11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 227d45a146SYinan Xuimport difftest._ 231d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 241d8f4dcbSJayimport xiangshan._ 251d8f4dcbSJayimport xiangshan.cache.mmu._ 261d8f4dcbSJayimport utils._ 273c02ee8fSwakafaimport utility._ 281d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 29f22cf846SJeniusimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle} 301d8f4dcbSJay 311d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 321d8f4dcbSJay{ 331d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 34b92f8445Sssszwic def vSetIdx = get_idx(vaddr) 351d8f4dcbSJay} 361d8f4dcbSJay 371d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 381d8f4dcbSJay{ 391d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 40a61a35e0Sssszwic // val registerData = UInt(blockBits.W) 41a61a35e0Sssszwic // val sramData = UInt(blockBits.W) 42a61a35e0Sssszwic // val select = Bool() 43b92f8445Sssszwic val data = UInt((blockBits).W) 441d8f4dcbSJay val paddr = UInt(PAddrBits.W) 45d0de7e4aSpeixiaokun val gpaddr = UInt(GPAddrBits.W) 461d8f4dcbSJay val tlbExcp = new Bundle{ 471d8f4dcbSJay val pageFault = Bool() 48d0de7e4aSpeixiaokun val guestPageFault = Bool() 491d8f4dcbSJay val accessFault = Bool() 501d8f4dcbSJay val mmio = Bool() 511d8f4dcbSJay } 521d8f4dcbSJay} 531d8f4dcbSJay 541d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 551d8f4dcbSJay{ 56c5c5edaeSJenius val req = Flipped(Decoupled(new FtqToICacheRequestBundle)) 57c5c5edaeSJenius val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp)) 58d2b20d1aSTang Haojin val topdownIcacheMiss = Output(Bool()) 59d2b20d1aSTang Haojin val topdownItlbMiss = Output(Bool()) 601d8f4dcbSJay} 611d8f4dcbSJay 621d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 63afed18b5SJenius val toIMeta = DecoupledIO(new ICacheReadBundle) 641d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 651d8f4dcbSJay} 661d8f4dcbSJay 671d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 68b92f8445Sssszwic val toIData = Vec(partWayNum, DecoupledIO(new ICacheReadBundle)) 691d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 701d8f4dcbSJay} 711d8f4dcbSJay 721d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 73b92f8445Sssszwic val req = Decoupled(new ICacheMissReq) 74b92f8445Sssszwic val resp = Flipped(ValidIO(new ICacheMissResp)) 751d8f4dcbSJay} 761d8f4dcbSJay 771d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 781d8f4dcbSJay val req = Valid(new PMPReqBundle()) 791d8f4dcbSJay val resp = Input(new PMPRespBundle()) 801d8f4dcbSJay} 811d8f4dcbSJay 821d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 831d8f4dcbSJay val only_0_hit = Bool() 841d8f4dcbSJay val only_0_miss = Bool() 851d8f4dcbSJay val hit_0_hit_1 = Bool() 861d8f4dcbSJay val hit_0_miss_1 = Bool() 871d8f4dcbSJay val miss_0_hit_1 = Bool() 881d8f4dcbSJay val miss_0_miss_1 = Bool() 89a108d429SJay val hit_0_except_1 = Bool() 90a108d429SJay val miss_0_except_1 = Bool() 91a108d429SJay val except_0 = Bool() 921d8f4dcbSJay val bank_hit = Vec(2,Bool()) 931d8f4dcbSJay val hit = Bool() 941d8f4dcbSJay} 951d8f4dcbSJay 961d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 97f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 982a3050c2SJay /*** internal interface ***/ 991d8f4dcbSJay val dataArray = new ICacheDataReqBundle 100b1ded4e8Sguohongyu /** prefetch io */ 101b92f8445Sssszwic val touch = Vec(PortNumber,ValidIO(new ReplacerTouch)) 102b92f8445Sssszwic val wayLookupRead = Flipped(DecoupledIO(new WayLookupInfo)) 103cb6e5d3cSssszwic 104b92f8445Sssszwic val mshr = new ICacheMSHRBundle 1050184a80eSYanqin Li val errors = Output(Vec(PortNumber, ValidIO(new L1CacheErrorInfo))) 1062a3050c2SJay /*** outside interface ***/ 107c5c5edaeSJenius //val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 108c5c5edaeSJenius /* when ftq.valid is high in T + 1 cycle 109c5c5edaeSJenius * the ftq component must be valid in T cycle 110c5c5edaeSJenius */ 111c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 1121d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 1131d8f4dcbSJay val respStall = Input(Bool()) 11458dbdfc2SJay 115ecccf78fSJay val csr_parity_enable = Input(Bool()) 116b92f8445Sssszwic val flush = Input(Bool()) 117b92f8445Sssszwic 118b92f8445Sssszwic val perfInfo = Output(new ICachePerfInfo) 1191d8f4dcbSJay} 1201d8f4dcbSJay 121f9c51548Sssszwicclass ICacheDB(implicit p: Parameters) extends ICacheBundle { 122f9c51548Sssszwic val blk_vaddr = UInt((VAddrBits - blockOffBits).W) 123f9c51548Sssszwic val blk_paddr = UInt((PAddrBits - blockOffBits).W) 124f9c51548Sssszwic val hit = Bool() 125f9c51548Sssszwic} 126f9c51548Sssszwic 1271d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1281d8f4dcbSJay{ 1291d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1301d8f4dcbSJay 13158dbdfc2SJay /** Input/Output port */ 132c5c5edaeSJenius val (fromFtq, toIFU) = (io.fetch.req, io.fetch.resp) 133b92f8445Sssszwic val (toData, fromData) = (io.dataArray.toIData, io.dataArray.fromIData) 134b92f8445Sssszwic val (toMSHR, fromMSHR) = (io.mshr.req, io.mshr.resp) 1351d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 136b92f8445Sssszwic val fromWayLookup = io.wayLookupRead 13758c354d0Sssszwic 13858c354d0Sssszwic // Statistics on the frequency distribution of FTQ fire interval 13958c354d0Sssszwic val cntFtqFireInterval = RegInit(0.U(32.W)) 14058c354d0Sssszwic cntFtqFireInterval := Mux(fromFtq.fire, 1.U, cntFtqFireInterval + 1.U) 141da05f2feSYangyu Chen XSPerfHistogram("ftq2icache_fire", 14258c354d0Sssszwic cntFtqFireInterval, fromFtq.fire, 14358c354d0Sssszwic 1, 300, 1, right_strict = true) 144b1ded4e8Sguohongyu 14558dbdfc2SJay /** pipeline control signal */ 146f1fe8698SLemover val s1_ready, s2_ready = Wire(Bool()) 147f1fe8698SLemover val s0_fire, s1_fire , s2_fire = Wire(Bool()) 148b92f8445Sssszwic val s0_flush, s1_flush , s2_flush = Wire(Bool()) 1491d8f4dcbSJay 1502a3050c2SJay /** 1512a3050c2SJay ****************************************************************************** 15258dbdfc2SJay * ICache Stage 0 153b92f8445Sssszwic * - send req to data SRAM 154b92f8445Sssszwic * - get waymask and tlb info from wayLookup 1552a3050c2SJay ****************************************************************************** 1562a3050c2SJay */ 1572a3050c2SJay 15858dbdfc2SJay /** s0 control */ 159b92f8445Sssszwic // 0,1,2,3 -> dataArray(data); 4 -> mainPipe 160b92f8445Sssszwic // Ftq RegNext Register 161b92f8445Sssszwic val fromFtqReq = fromFtq.bits.pcMemRead 162c5c5edaeSJenius val s0_valid = fromFtq.valid 163b92f8445Sssszwic val s0_req_valid_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i)) 164b92f8445Sssszwic val s0_req_vaddr_all = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart))) 165b92f8445Sssszwic val s0_req_vSetIdx_all = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr_all(i).map(get_idx(_)))) 166b92f8445Sssszwic val s0_req_offset_all = (0 until partWayNum + 1).map(i => s0_req_vaddr_all(i)(0)(log2Ceil(blockBytes)-1, 0)) 167b92f8445Sssszwic val s0_doubleline_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline) 1681d8f4dcbSJay 169b92f8445Sssszwic val s0_req_vaddr = s0_req_vaddr_all.last 170b92f8445Sssszwic val s0_req_vSetIdx = s0_req_vSetIdx_all.last 171b92f8445Sssszwic val s0_doubleline = s0_doubleline_all.last 17261e1db30SJay 173b92f8445Sssszwic /** 174b92f8445Sssszwic ****************************************************************************** 175b92f8445Sssszwic * get waymask and tlb info from wayLookup 176b92f8445Sssszwic ****************************************************************************** 177b92f8445Sssszwic */ 178b92f8445Sssszwic fromWayLookup.ready := s0_fire 179b92f8445Sssszwic val s0_waymasks = VecInit(fromWayLookup.bits.waymask.map(_.asTypeOf(Vec(nWays, Bool())))) 180b92f8445Sssszwic val s0_req_ptags = fromWayLookup.bits.ptag 181b92f8445Sssszwic val s0_req_gpaddr = fromWayLookup.bits.gpaddr 182b92f8445Sssszwic val s0_excp_tlb_af = fromWayLookup.bits.excp_tlb_af 183b92f8445Sssszwic val s0_excp_tlb_pf = fromWayLookup.bits.excp_tlb_pf 184b92f8445Sssszwic val s0_excp_tlb_gpf = fromWayLookup.bits.excp_tlb_gpf 185b92f8445Sssszwic val s0_meta_errors = fromWayLookup.bits.meta_errors 186b92f8445Sssszwic val s0_hits = VecInit((0 until PortNumber).map(i=> s0_waymasks(i).reduce(_||_))) 187f56177cbSJenius 188b92f8445Sssszwic when(s0_fire){ 189b92f8445Sssszwic assert((0 until PortNumber).map(i => s0_req_vSetIdx(i) === fromWayLookup.bits.vSetIdx(i)).reduce(_&&_), 190b92f8445Sssszwic "vSetIdxs from ftq and wayLookup are different! vaddr0=0x%x ftq: vidx0=0x%x vidx1=0x%x wayLookup: vidx0=0x%x vidx1=0x%x", 191b92f8445Sssszwic s0_req_vaddr(0), s0_req_vSetIdx(0), s0_req_vSetIdx(1), fromWayLookup.bits.vSetIdx(0), fromWayLookup.bits.vSetIdx(1)) 1921d8f4dcbSJay } 193afed18b5SJenius 194b92f8445Sssszwic /** 195b92f8445Sssszwic ****************************************************************************** 196b92f8445Sssszwic * data SRAM request 197b92f8445Sssszwic ****************************************************************************** 198b92f8445Sssszwic */ 199b92f8445Sssszwic for(i <- 0 until partWayNum) { 200b92f8445Sssszwic toData(i).valid := s0_req_valid_all(i) 201b92f8445Sssszwic toData(i).bits.isDoubleLine := s0_doubleline_all(i) 202b92f8445Sssszwic toData(i).bits.vSetIdx := s0_req_vSetIdx_all(i) 203b92f8445Sssszwic toData(i).bits.blkOffset := s0_req_offset_all(i) 204b92f8445Sssszwic toData(i).bits.wayMask := s0_waymasks 205b92f8445Sssszwic } 206afed18b5SJenius 207b92f8445Sssszwic val s0_can_go = toData.last.ready && fromWayLookup.valid && s1_ready 208b92f8445Sssszwic s0_flush := io.flush 209b92f8445Sssszwic s0_fire := s0_valid && s0_can_go && !s0_flush 2102a3050c2SJay 211c5c5edaeSJenius fromFtq.ready := s0_can_go 212f1fe8698SLemover 2132a3050c2SJay /** 2142a3050c2SJay ****************************************************************************** 21558dbdfc2SJay * ICache Stage 1 216b92f8445Sssszwic * - PMP check 217b92f8445Sssszwic * - get Data SRAM read responses (latched for pipeline stop) 218b92f8445Sssszwic * - monitor missUint response port 2192a3050c2SJay ****************************************************************************** 2202a3050c2SJay */ 221b92f8445Sssszwic val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = s1_flush, lastFlush = false.B) 2221d8f4dcbSJay 223b92f8445Sssszwic val s1_req_vaddr = RegEnable(s0_req_vaddr, 0.U.asTypeOf(s0_req_vaddr), s0_fire) 224b92f8445Sssszwic val s1_req_ptags = RegEnable(s0_req_ptags, 0.U.asTypeOf(s0_req_ptags), s0_fire) 225b92f8445Sssszwic val s1_req_gpaddr = RegEnable(s0_req_gpaddr, 0.U.asTypeOf(s0_req_gpaddr), s0_fire) 226b92f8445Sssszwic val s1_doubleline = RegEnable(s0_doubleline, 0.U.asTypeOf(s0_doubleline), s0_fire) 227b92f8445Sssszwic val s1_SRAMhits = RegEnable(s0_hits, 0.U.asTypeOf(s0_hits), s0_fire) 228b92f8445Sssszwic val s1_excp_tlb_af = RegEnable(s0_excp_tlb_af, 0.U.asTypeOf(s0_excp_tlb_af), s0_fire) 229b92f8445Sssszwic val s1_excp_tlb_pf = RegEnable(s0_excp_tlb_pf, 0.U.asTypeOf(s0_excp_tlb_pf), s0_fire) 230b92f8445Sssszwic val s1_excp_tlb_gpf = RegEnable(s0_excp_tlb_gpf, 0.U.asTypeOf(s0_excp_tlb_gpf), s0_fire) 231b92f8445Sssszwic val s1_waymasks = RegEnable(s0_waymasks, 0.U.asTypeOf(s0_waymasks), s0_fire) 232b92f8445Sssszwic val s1_meta_errors = RegEnable(s0_meta_errors, 0.U.asTypeOf(s0_meta_errors), s0_fire) 2331d8f4dcbSJay 234b92f8445Sssszwic val s1_req_vSetIdx = s1_req_vaddr.map(get_idx(_)) 235b92f8445Sssszwic val s1_req_paddr = s1_req_vaddr.zip(s1_req_ptags).map{case(vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag)} 236b92f8445Sssszwic val s1_req_offset = s1_req_vaddr(0)(log2Ceil(blockBytes)-1, 0) 237b1ded4e8Sguohongyu 2382a3050c2SJay /** 2392a3050c2SJay ****************************************************************************** 240b92f8445Sssszwic * update replacement status register 2412a3050c2SJay ****************************************************************************** 2422a3050c2SJay */ 243b92f8445Sssszwic (0 until PortNumber).foreach{ i => 244b92f8445Sssszwic io.touch(i).bits.vSetIdx := s1_req_vSetIdx(i) 245b92f8445Sssszwic io.touch(i).bits.way := OHToUInt(s1_waymasks(i)) 246b92f8445Sssszwic } 247b92f8445Sssszwic io.touch(0).valid := RegNext(s0_fire) && s1_SRAMhits(0) 248b92f8445Sssszwic io.touch(1).valid := RegNext(s0_fire) && s1_SRAMhits(1) && s1_doubleline 249f1fe8698SLemover 250a61a35e0Sssszwic /** 251a61a35e0Sssszwic ****************************************************************************** 252b92f8445Sssszwic * PMP check 253a61a35e0Sssszwic ****************************************************************************** 254a61a35e0Sssszwic */ 255b92f8445Sssszwic val pmpExcpAF = VecInit(Seq(fromPMP(0).instr, fromPMP(1).instr && s1_doubleline)) 256b92f8445Sssszwic val s1_excp_pmp_af = DataHoldBypass(pmpExcpAF, RegNext(s0_fire)) 257a61a35e0Sssszwic // pmp port 258a61a35e0Sssszwic toPMP.zipWithIndex.map { case (p, i) => 259b92f8445Sssszwic p.valid := s1_valid 260b92f8445Sssszwic p.bits.addr := s1_req_paddr(i) 261a61a35e0Sssszwic p.bits.size := 3.U // TODO 262a61a35e0Sssszwic p.bits.cmd := TlbCmd.exec 263a61a35e0Sssszwic } 2641d8f4dcbSJay 265a61a35e0Sssszwic /** 266a61a35e0Sssszwic ****************************************************************************** 267b92f8445Sssszwic * select data from MSHR, SRAM 268a61a35e0Sssszwic ****************************************************************************** 269a61a35e0Sssszwic */ 270b92f8445Sssszwic val s1_MSHR_match = VecInit((0 until PortNumber).map(i => (s1_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) && 271b92f8445Sssszwic (s1_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) && 272b92f8445Sssszwic fromMSHR.valid && !fromMSHR.bits.corrupt)) 273b92f8445Sssszwic val s1_MSHR_hits = Seq(s1_valid && s1_MSHR_match(0), 274b92f8445Sssszwic s1_valid && (s1_MSHR_match(1) && s1_doubleline)) 275b92f8445Sssszwic val s1_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits/ICacheDataBanks).W))) 27679b191f7SJay 277b92f8445Sssszwic val s1_hits = (0 until PortNumber).map(i => ValidHoldBypass(s1_MSHR_hits(i) || (RegNext(s0_fire) && s1_SRAMhits(i)), s1_fire || s1_flush)) 278a61a35e0Sssszwic 279b92f8445Sssszwic val s1_bankIdxLow = s1_req_offset >> log2Ceil(blockBytes/ICacheDataBanks) 280b92f8445Sssszwic val s1_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i => (i.U >= s1_bankIdxLow) && s1_MSHR_hits(0) || 281b92f8445Sssszwic (i.U < s1_bankIdxLow) && s1_MSHR_hits(1))) 282b92f8445Sssszwic val s1_datas = VecInit((0 until ICacheDataBanks).map(i => DataHoldBypass(Mux(s1_bankMSHRHit(i), s1_MSHR_datas(i), fromData.datas(i)), 283b92f8445Sssszwic s1_bankMSHRHit(i) || RegNext(s0_fire)))) 284b92f8445Sssszwic val s1_codes = DataHoldBypass(fromData.codes, RegNext(s0_fire)) 285a61a35e0Sssszwic 286b92f8445Sssszwic s1_flush := io.flush 287b92f8445Sssszwic s1_ready := s2_ready || !s1_valid 288b92f8445Sssszwic s1_fire := s1_valid && s2_ready && !s1_flush 289a61a35e0Sssszwic 290a61a35e0Sssszwic /** 291a61a35e0Sssszwic ****************************************************************************** 292b92f8445Sssszwic * ICache Stage 2 293b92f8445Sssszwic * - send request to MSHR if ICache miss 294b92f8445Sssszwic * - monitor missUint response port 295b92f8445Sssszwic * - response to IFU 296a61a35e0Sssszwic ****************************************************************************** 297a61a35e0Sssszwic */ 298a61a35e0Sssszwic 299b92f8445Sssszwic val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = s2_flush, lastFlush = false.B) 300a61a35e0Sssszwic 301b92f8445Sssszwic val s2_req_vaddr = RegEnable(s1_req_vaddr, 0.U.asTypeOf(s1_req_vaddr), s1_fire) 302b92f8445Sssszwic val s2_req_ptags = RegEnable(s1_req_ptags, 0.U.asTypeOf(s1_req_ptags), s1_fire) 303*b39ba14bSxu_zh val s2_req_gpaddr = RegEnable(s1_req_gpaddr, 0.U.asTypeOf(s1_req_gpaddr), s1_fire) 304b92f8445Sssszwic val s2_doubleline = RegEnable(s1_doubleline, 0.U.asTypeOf(s1_doubleline), s1_fire) 305b92f8445Sssszwic val s2_excp_tlb_af = RegEnable(s1_excp_tlb_af, 0.U.asTypeOf(s1_excp_tlb_af), s1_fire) 306b92f8445Sssszwic val s2_excp_tlb_pf = RegEnable(s1_excp_tlb_pf, 0.U.asTypeOf(s1_excp_tlb_pf), s1_fire) 307b92f8445Sssszwic val s2_excp_tlb_gpf = RegEnable(s1_excp_tlb_gpf, 0.U.asTypeOf(s1_excp_tlb_gpf), s1_fire) 308b92f8445Sssszwic val s2_excp_pmp_af = RegEnable(VecInit(fromPMP.map(_.instr)), 0.U.asTypeOf(VecInit(fromPMP.map(_.instr))), s1_fire) 309b92f8445Sssszwic val s2_excp_pmp_mmio = RegEnable(VecInit(fromPMP.map(_.mmio)), 0.U.asTypeOf(VecInit(fromPMP.map(_.mmio))), s1_fire) 310a61a35e0Sssszwic 311b92f8445Sssszwic val s2_req_vSetIdx = s2_req_vaddr.map(get_idx(_)) 312b92f8445Sssszwic val s2_req_offset = s2_req_vaddr(0)(log2Ceil(blockBytes)-1, 0) 313b92f8445Sssszwic val s2_req_paddr = s2_req_vaddr.zip(s2_req_ptags).map{case(vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag)} 314a61a35e0Sssszwic 315b92f8445Sssszwic val s2_SRAMhits = RegEnable(s1_SRAMhits, 0.U.asTypeOf(s1_SRAMhits), s1_fire) 316b92f8445Sssszwic val s2_codes = RegEnable(s1_codes, 0.U.asTypeOf(s1_codes), s1_fire) 317b92f8445Sssszwic val s2_hits = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 318b92f8445Sssszwic val s2_datas = RegInit(VecInit(Seq.fill(ICacheDataBanks)(0.U((blockBits/ICacheDataBanks).W)))) 319a61a35e0Sssszwic 320a61a35e0Sssszwic /** 321a61a35e0Sssszwic ****************************************************************************** 322b92f8445Sssszwic * report data parity error 323a61a35e0Sssszwic ****************************************************************************** 324a61a35e0Sssszwic */ 325b92f8445Sssszwic // check data error 326b92f8445Sssszwic val s2_bankSel = getBankSel(s2_req_offset, s2_valid) 327b92f8445Sssszwic val s2_bank_errors = (0 until ICacheDataBanks).map(i => (encode(s2_datas(i)) =/= s2_codes(i))) 328b92f8445Sssszwic val s2_data_errors = (0 until PortNumber).map(port => (0 until ICacheDataBanks).map(bank => 329b92f8445Sssszwic s2_bank_errors(bank) && s2_bankSel(port)(bank).asBool).reduce(_||_) && s2_SRAMhits(port)) 330b92f8445Sssszwic // meta error is checked in prefetch pipeline 331b92f8445Sssszwic val s2_meta_errors = RegEnable(s1_meta_errors, 0.U.asTypeOf(s1_meta_errors), s1_fire) 332b92f8445Sssszwic // send errors to top 333a61a35e0Sssszwic (0 until PortNumber).map{ i => 334b92f8445Sssszwic io.errors(i).valid := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_errors(i) || s2_data_errors(i)) 335b92f8445Sssszwic io.errors(i).bits.report_to_beu := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_errors(i) || s2_data_errors(i)) 336b92f8445Sssszwic io.errors(i).bits.paddr := s2_req_paddr(i) 3370184a80eSYanqin Li io.errors(i).bits.source := DontCare 338b92f8445Sssszwic io.errors(i).bits.source.tag := s2_meta_errors(i) 339b92f8445Sssszwic io.errors(i).bits.source.data := s2_data_errors(i) 3400184a80eSYanqin Li io.errors(i).bits.source.l2 := false.B 3410184a80eSYanqin Li io.errors(i).bits.opType := DontCare 3420184a80eSYanqin Li io.errors(i).bits.opType.fetch := true.B 34379b191f7SJay } 34479b191f7SJay 345b92f8445Sssszwic /** 346b92f8445Sssszwic ****************************************************************************** 347b92f8445Sssszwic * monitor missUint response port 348b92f8445Sssszwic ****************************************************************************** 349b92f8445Sssszwic */ 350b92f8445Sssszwic val s2_MSHR_match = VecInit((0 until PortNumber).map(i => (s2_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) && 351b92f8445Sssszwic (s2_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) && 352b92f8445Sssszwic fromMSHR.valid && !fromMSHR.bits.corrupt)) 353b92f8445Sssszwic val s2_MSHR_hits = Seq(s2_valid && s2_MSHR_match(0), 354b92f8445Sssszwic s2_valid && (s2_MSHR_match(1) && s2_doubleline)) 355b92f8445Sssszwic val s2_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits/ICacheDataBanks).W))) 356b92f8445Sssszwic 357b92f8445Sssszwic val s2_bankIdxLow = s2_req_offset >> log2Ceil(blockBytes/ICacheDataBanks) 358b92f8445Sssszwic val s2_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i => (i.U >= s2_bankIdxLow) && s2_MSHR_hits(0) || 359b92f8445Sssszwic (i.U < s2_bankIdxLow) && s2_MSHR_hits(1))) 360b92f8445Sssszwic 361b92f8445Sssszwic (0 until ICacheDataBanks).foreach{i => 362b92f8445Sssszwic when(s1_fire) { 363b92f8445Sssszwic s2_datas := s1_datas 364b92f8445Sssszwic }.elsewhen(s2_bankMSHRHit(i)) { 365b92f8445Sssszwic s2_datas(i) := s2_MSHR_datas(i) 366b92f8445Sssszwic } 367b92f8445Sssszwic } 368b92f8445Sssszwic 369b92f8445Sssszwic (0 until PortNumber).foreach{i => 370b92f8445Sssszwic when(s1_fire) { 371b92f8445Sssszwic s2_hits := s1_hits 372b92f8445Sssszwic }.elsewhen(s2_MSHR_hits(i)) { 373b92f8445Sssszwic s2_hits(i) := true.B 374b92f8445Sssszwic } 375b92f8445Sssszwic } 376b92f8445Sssszwic 377b92f8445Sssszwic val s2_corrupt = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 378b92f8445Sssszwic (0 until PortNumber).foreach{i => 379b92f8445Sssszwic when(s1_fire) { 380b92f8445Sssszwic s2_corrupt(i) := false.B 381b92f8445Sssszwic }.elsewhen(s2_MSHR_hits(i)) { 382b92f8445Sssszwic s2_corrupt(i) := fromMSHR.bits.corrupt 383b92f8445Sssszwic } 384b92f8445Sssszwic } 385b92f8445Sssszwic 386b92f8445Sssszwic /** 387b92f8445Sssszwic ****************************************************************************** 388b92f8445Sssszwic * send request to MSHR if ICache miss 389b92f8445Sssszwic ****************************************************************************** 390b92f8445Sssszwic */ 391b92f8445Sssszwic val s2_excp_tlb = VecInit((0 until PortNumber).map(i => s2_excp_tlb_af(i) || s2_excp_tlb_pf(i) || s2_excp_tlb_gpf(i))) 392b92f8445Sssszwic val s2_miss = Wire(Vec(2, Bool())) 393b92f8445Sssszwic s2_miss(0) := !s2_hits(0) && !s2_excp_tlb(0) && !s2_excp_pmp_af(0) && !s2_excp_pmp_mmio(0) 394b92f8445Sssszwic s2_miss(1) := s2_doubleline && !s2_hits(1) && !s2_excp_tlb(0) && !s2_excp_tlb(1) && 395b92f8445Sssszwic !s2_excp_pmp_af(0) && !s2_excp_pmp_af(1) && !s2_excp_pmp_mmio(0) 396b92f8445Sssszwic 397b92f8445Sssszwic val toMSHRArbiter = Module(new Arbiter(new ICacheMissReq, PortNumber)) 398b92f8445Sssszwic 399b92f8445Sssszwic // To avoid sending duplicate requests. 400b92f8445Sssszwic val has_send = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 401b92f8445Sssszwic (0 until PortNumber).foreach{ i => 402b92f8445Sssszwic when(s1_fire) { 403b92f8445Sssszwic has_send(i) := false.B 404b92f8445Sssszwic }.elsewhen(toMSHRArbiter.io.in(i).fire) { 405b92f8445Sssszwic has_send(i) := true.B 406b92f8445Sssszwic } 407b92f8445Sssszwic } 408b92f8445Sssszwic 409b92f8445Sssszwic (0 until PortNumber).map{ i => 410b92f8445Sssszwic toMSHRArbiter.io.in(i).valid := s2_valid && s2_miss(i) && !has_send(i) && !s2_flush 411b92f8445Sssszwic toMSHRArbiter.io.in(i).bits.blkPaddr := getBlkAddr(s2_req_paddr(i)) 412b92f8445Sssszwic toMSHRArbiter.io.in(i).bits.vSetIdx := s2_req_vSetIdx(i) 413b92f8445Sssszwic } 414b92f8445Sssszwic toMSHR <> toMSHRArbiter.io.out 415b92f8445Sssszwic 416b92f8445Sssszwic XSPerfAccumulate("to_missUnit_stall", toMSHR.valid && !toMSHR.ready) 417b92f8445Sssszwic 418b92f8445Sssszwic val s2_fetch_finish = !s2_miss.reduce(_||_) 419b92f8445Sssszwic 420b92f8445Sssszwic /** 421b92f8445Sssszwic ****************************************************************************** 422b92f8445Sssszwic * response to IFU 423b92f8445Sssszwic ****************************************************************************** 424b92f8445Sssszwic */ 4251a5af821Sxu_zh (0 until PortNumber).foreach{ i => 426b92f8445Sssszwic if(i == 0) { 427b92f8445Sssszwic toIFU(i).valid := s2_fire 428b92f8445Sssszwic toIFU(i).bits.tlbExcp.pageFault := s2_excp_tlb_pf(i) 429b92f8445Sssszwic toIFU(i).bits.tlbExcp.guestPageFault := s2_excp_tlb_gpf(i) 430b92f8445Sssszwic toIFU(i).bits.tlbExcp.accessFault := s2_excp_tlb_af(i) || s2_excp_pmp_af(i) || s2_corrupt(i) 431b92f8445Sssszwic toIFU(i).bits.tlbExcp.mmio := s2_excp_pmp_mmio(0) && !s2_excp_tlb(0) && !s2_excp_pmp_af(0) 432b92f8445Sssszwic toIFU(i).bits.data := s2_datas.asTypeOf(UInt(blockBits.W)) 433b92f8445Sssszwic } else { 4341a5af821Sxu_zh /* Note: toIFU(1).bits.tlbExcp.xxx is already "&&ed" with doubleline before it goes into WayLookup (see IPrefetch.scala) 4351a5af821Sxu_zh * so we actually don't need do "&&" again here, 4361a5af821Sxu_zh * but as excp_pmp_xxx and corrupt does not, we keep all the "&&" logic here for clarity 4371a5af821Sxu_zh */ 438b92f8445Sssszwic toIFU(i).valid := s2_fire && s2_doubleline 439b92f8445Sssszwic toIFU(i).bits.tlbExcp.pageFault := s2_excp_tlb_pf(i) && s2_doubleline 440b92f8445Sssszwic toIFU(i).bits.tlbExcp.guestPageFault := s2_excp_tlb_gpf(i) && s2_doubleline 441b92f8445Sssszwic toIFU(i).bits.tlbExcp.accessFault := (s2_excp_tlb_af(i) || s2_excp_pmp_af(i) || s2_corrupt(i)) && s2_doubleline 442b92f8445Sssszwic toIFU(i).bits.tlbExcp.mmio := (s2_excp_pmp_mmio(0) && !s2_excp_tlb(0) && !s2_excp_pmp_af(0)) && s2_doubleline 443b92f8445Sssszwic toIFU(i).bits.data := DontCare 444b92f8445Sssszwic } 445b92f8445Sssszwic toIFU(i).bits.vaddr := s2_req_vaddr(i) 446b92f8445Sssszwic toIFU(i).bits.paddr := s2_req_paddr(i) 4471a5af821Sxu_zh toIFU(i).bits.gpaddr := s2_req_gpaddr // Note: toIFU(1).bits.gpaddr is actually DontCare in current design 448b92f8445Sssszwic } 449b92f8445Sssszwic 450b92f8445Sssszwic s2_flush := io.flush 451b92f8445Sssszwic s2_ready := (s2_fetch_finish && !io.respStall) || !s2_valid 452b92f8445Sssszwic s2_fire := s2_valid && s2_fetch_finish && !io.respStall && !s2_flush 453b92f8445Sssszwic 454b92f8445Sssszwic /** 455b92f8445Sssszwic ****************************************************************************** 456b92f8445Sssszwic * report Tilelink corrupt error 457b92f8445Sssszwic ****************************************************************************** 458b92f8445Sssszwic */ 459a61a35e0Sssszwic (0 until PortNumber).map{ i => 460a61a35e0Sssszwic when(RegNext(s2_fire && s2_corrupt(i))){ 461a61a35e0Sssszwic io.errors(i).valid := true.B 4620184a80eSYanqin Li io.errors(i).bits.report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 463b92f8445Sssszwic io.errors(i).bits.paddr := RegNext(s2_req_paddr(i)) 4640184a80eSYanqin Li io.errors(i).bits.source.tag := false.B 4650184a80eSYanqin Li io.errors(i).bits.source.data := false.B 4660184a80eSYanqin Li io.errors(i).bits.source.l2 := true.B 4671d8f4dcbSJay } 4681d8f4dcbSJay } 4691d8f4dcbSJay 470a61a35e0Sssszwic /** 471a61a35e0Sssszwic ****************************************************************************** 472a61a35e0Sssszwic * performance info. TODO: need to simplify the logic 473a61a35e0Sssszwic ***********************************************************s******************* 474a61a35e0Sssszwic */ 475b92f8445Sssszwic io.perfInfo.only_0_hit := s2_hits(0) && !s2_doubleline 476b92f8445Sssszwic io.perfInfo.only_0_miss := !s2_hits(0) && !s2_doubleline 477b92f8445Sssszwic io.perfInfo.hit_0_hit_1 := s2_hits(0) && s2_hits(1) && s2_doubleline 478b92f8445Sssszwic io.perfInfo.hit_0_miss_1 := s2_hits(0) && !s2_hits(1) && s2_doubleline 479b92f8445Sssszwic io.perfInfo.miss_0_hit_1 := !s2_hits(0) && s2_hits(1) && s2_doubleline 480b92f8445Sssszwic io.perfInfo.miss_0_miss_1 := !s2_hits(0) && !s2_hits(1) && s2_doubleline 481b92f8445Sssszwic io.perfInfo.hit_0_except_1 := s2_hits(0) && (s2_excp_tlb(1) || s2_excp_pmp_af(1)) && s2_doubleline 482b92f8445Sssszwic io.perfInfo.miss_0_except_1 := !s2_hits(0) && (s2_excp_tlb(1) || s2_excp_pmp_af(1)) && s2_doubleline 483b92f8445Sssszwic io.perfInfo.bank_hit(0) := s2_hits(0) 484b92f8445Sssszwic io.perfInfo.bank_hit(1) := s2_hits(1) && s2_doubleline 485b92f8445Sssszwic io.perfInfo.except_0 := s2_excp_tlb(0) || s2_excp_pmp_af(0) 486b92f8445Sssszwic io.perfInfo.hit := s2_hits(0) && (!s2_doubleline || s2_hits(1)) 48758dbdfc2SJay 48858dbdfc2SJay /** <PERF> fetch bubble generated by icache miss */ 48900240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 490b92f8445Sssszwic XSPerfAccumulate("icache_bubble_s0_wayLookup", s0_valid && !fromWayLookup.ready) 491b92f8445Sssszwic 492b92f8445Sssszwic io.fetch.topdownIcacheMiss := !s2_fetch_finish 493b92f8445Sssszwic io.fetch.topdownItlbMiss := s0_valid && !fromWayLookup.ready 494b92f8445Sssszwic 495b92f8445Sssszwic // class ICacheTouchDB(implicit p: Parameters) extends ICacheBundle{ 496b92f8445Sssszwic // val blkPaddr = UInt((PAddrBits - blockOffBits).W) 497b92f8445Sssszwic // val vSetIdx = UInt(idxBits.W) 498b92f8445Sssszwic // val waymask = UInt(log2Ceil(nWays).W) 499b92f8445Sssszwic // } 500b92f8445Sssszwic 501b92f8445Sssszwic // val isWriteICacheTouchTable = WireInit(Constantin.createRecord("isWriteICacheTouchTable" + p(XSCoreParamsKey).HartId.toString)) 502b92f8445Sssszwic // val ICacheTouchTable = ChiselDB.createTable("ICacheTouchTable" + p(XSCoreParamsKey).HartId.toString, new ICacheTouchDB) 503b92f8445Sssszwic 504b92f8445Sssszwic // val ICacheTouchDumpData = Wire(Vec(PortNumber, new ICacheTouchDB)) 505b92f8445Sssszwic // (0 until PortNumber).foreach{ i => 506b92f8445Sssszwic // ICacheTouchDumpData(i).blkPaddr := getBlkAddr(s2_req_paddr(i)) 507b92f8445Sssszwic // ICacheTouchDumpData(i).vSetIdx := s2_req_vSetIdx(i) 508b92f8445Sssszwic // ICacheTouchDumpData(i).waymask := OHToUInt(s2_tag_match_vec(i)) 509b92f8445Sssszwic // ICacheTouchTable.log( 510b92f8445Sssszwic // data = ICacheTouchDumpData(i), 511b92f8445Sssszwic // en = io.touch(i).valid, 512b92f8445Sssszwic // site = "req_" + i.toString, 513b92f8445Sssszwic // clock = clock, 514b92f8445Sssszwic // reset = reset 515b92f8445Sssszwic // ) 516b92f8445Sssszwic // } 51758dbdfc2SJay 518a61a35e0Sssszwic /** 519a61a35e0Sssszwic ****************************************************************************** 520a61a35e0Sssszwic * difftest refill check 521a61a35e0Sssszwic ****************************************************************************** 522a61a35e0Sssszwic */ 523afa866b1Sguohongyu if (env.EnableDifftest) { 524afa866b1Sguohongyu val discards = (0 until PortNumber).map { i => 525b436d3b6Speixiaokun val discard = toIFU(i).bits.tlbExcp.pageFault || toIFU(i).bits.tlbExcp.guestPageFault || toIFU(i).bits.tlbExcp.accessFault || toIFU(i).bits.tlbExcp.mmio 526afa866b1Sguohongyu discard 527afa866b1Sguohongyu } 528b92f8445Sssszwic val blkPaddrAll = s2_req_paddr.map(addr => addr(PAddrBits - 1, blockOffBits) << blockOffBits) 529b92f8445Sssszwic (0 until ICacheDataBanks).map { i => 530a0c65233SYinan Xu val diffMainPipeOut = DifftestModule(new DiffRefillEvent, dontCare = true) 5317d45a146SYinan Xu diffMainPipeOut.coreid := io.hartId 532b92f8445Sssszwic diffMainPipeOut.index := (3 + i).U 533b92f8445Sssszwic 534b92f8445Sssszwic val bankSel = getBankSel(s2_req_offset, s2_valid).reduce(_|_) 535b92f8445Sssszwic val lineSel = getLineSel(s2_req_offset) 536b92f8445Sssszwic 537b92f8445Sssszwic diffMainPipeOut.valid := s2_fire && bankSel(i).asBool && Mux(lineSel(i), !discards(1), !discards(0)) 538b92f8445Sssszwic diffMainPipeOut.addr := Mux(lineSel(i), blkPaddrAll(1) + (i.U << (log2Ceil(blockBytes/ICacheDataBanks))), 539b92f8445Sssszwic blkPaddrAll(0) + (i.U << (log2Ceil(blockBytes/ICacheDataBanks)))) 540b92f8445Sssszwic 541b92f8445Sssszwic diffMainPipeOut.data := s2_datas(i).asTypeOf(diffMainPipeOut.data) 542b92f8445Sssszwic diffMainPipeOut.idtfr := DontCare 543afa866b1Sguohongyu } 544afa866b1Sguohongyu } 5451d8f4dcbSJay}