11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 231d8f4dcbSJayimport xiangshan._ 241d8f4dcbSJayimport xiangshan.cache.mmu._ 251d8f4dcbSJayimport utils._ 261d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 271d8f4dcbSJay 281d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 291d8f4dcbSJay{ 301d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 311d8f4dcbSJay def vsetIdx = get_idx(vaddr) 321d8f4dcbSJay} 331d8f4dcbSJay 341d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 351d8f4dcbSJay{ 361d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 371d8f4dcbSJay val readData = UInt(blockBits.W) 381d8f4dcbSJay val paddr = UInt(PAddrBits.W) 391d8f4dcbSJay val tlbExcp = new Bundle{ 401d8f4dcbSJay val pageFault = Bool() 411d8f4dcbSJay val accessFault = Bool() 421d8f4dcbSJay val mmio = Bool() 431d8f4dcbSJay } 441d8f4dcbSJay} 451d8f4dcbSJay 461d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 471d8f4dcbSJay{ 481d8f4dcbSJay val req = Flipped(DecoupledIO(new ICacheMainPipeReq)) 491d8f4dcbSJay val resp = ValidIO(new ICacheMainPipeResp) 501d8f4dcbSJay} 511d8f4dcbSJay 521d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 531d8f4dcbSJay val toIMeta = Decoupled(new ICacheReadBundle) 541d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 551d8f4dcbSJay} 561d8f4dcbSJay 571d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 581d8f4dcbSJay val toIData = Decoupled(new ICacheReadBundle) 591d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 601d8f4dcbSJay} 611d8f4dcbSJay 621d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 631d8f4dcbSJay val toMSHR = Decoupled(new ICacheMissReq) 641d8f4dcbSJay val fromMSHR = Flipped(ValidIO(new ICacheMissResp)) 651d8f4dcbSJay} 661d8f4dcbSJay 671d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 681d8f4dcbSJay val req = Valid(new PMPReqBundle()) 691d8f4dcbSJay val resp = Input(new PMPRespBundle()) 701d8f4dcbSJay} 711d8f4dcbSJay 721d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 731d8f4dcbSJay val only_0_hit = Bool() 741d8f4dcbSJay val only_0_miss = Bool() 751d8f4dcbSJay val hit_0_hit_1 = Bool() 761d8f4dcbSJay val hit_0_miss_1 = Bool() 771d8f4dcbSJay val miss_0_hit_1 = Bool() 781d8f4dcbSJay val miss_0_miss_1 = Bool() 79a108d429SJay val hit_0_except_1 = Bool() 80a108d429SJay val miss_0_except_1 = Bool() 81a108d429SJay val except_0 = Bool() 821d8f4dcbSJay val bank_hit = Vec(2,Bool()) 831d8f4dcbSJay val hit = Bool() 841d8f4dcbSJay} 851d8f4dcbSJay 861d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 872a3050c2SJay /*** internal interface ***/ 881d8f4dcbSJay val metaArray = new ICacheMetaReqBundle 891d8f4dcbSJay val dataArray = new ICacheDataReqBundle 901d8f4dcbSJay val mshr = Vec(PortNumber, new ICacheMSHRBundle) 9158dbdfc2SJay val errors = Output(Vec(PortNumber, new L1CacheErrorInfo)) 922a3050c2SJay /*** outside interface ***/ 931d8f4dcbSJay val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 941d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 9591df15e5SJay val itlb = Vec(PortNumber * 2, new BlockTlbRequestIO) 961d8f4dcbSJay val respStall = Input(Bool()) 971d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 9858dbdfc2SJay 99a108d429SJay val prefetchEnable = Output(Bool()) 100a108d429SJay val prefetchDisable = Output(Bool()) 101ecccf78fSJay val csr_parity_enable = Input(Bool()) 102ecccf78fSJay 1031d8f4dcbSJay} 1041d8f4dcbSJay 1051d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1061d8f4dcbSJay{ 1071d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1081d8f4dcbSJay 10958dbdfc2SJay /** Input/Output port */ 1101d8f4dcbSJay val (fromIFU, toIFU) = (io.fetch.map(_.req), io.fetch.map(_.resp)) 1112a3050c2SJay val (toMeta, metaResp) = (io.metaArray.toIMeta, io.metaArray.fromIMeta) 1122a3050c2SJay val (toData, dataResp) = (io.dataArray.toIData, io.dataArray.fromIData) 1131d8f4dcbSJay val (toMSHR, fromMSHR) = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR)) 1141d8f4dcbSJay val (toITLB, fromITLB) = (io.itlb.map(_.req), io.itlb.map(_.resp)) 1151d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 1161d8f4dcbSJay 11758dbdfc2SJay /** pipeline control signal */ 1181d8f4dcbSJay val s0_ready, s1_ready, s2_ready = WireInit(false.B) 1191d8f4dcbSJay val s0_fire, s1_fire , s2_fire = WireInit(false.B) 1201d8f4dcbSJay 1217052722fSJay val missSwitchBit = RegInit(false.B) 1227052722fSJay 123a108d429SJay io.prefetchEnable := false.B 124a108d429SJay io.prefetchDisable := false.B 12558dbdfc2SJay /** replacement status register */ 12658dbdfc2SJay val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W)))) 12758dbdfc2SJay val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) ) 12858dbdfc2SJay 1292a3050c2SJay /** 1302a3050c2SJay ****************************************************************************** 13158dbdfc2SJay * ICache Stage 0 13258dbdfc2SJay * - send req to ITLB and wait for tlb miss fixing 13358dbdfc2SJay * - send req to Meta/Data SRAM 1342a3050c2SJay ****************************************************************************** 1352a3050c2SJay */ 1362a3050c2SJay 13758dbdfc2SJay /** s0 control */ 1381d8f4dcbSJay val s0_valid = fromIFU.map(_.valid).reduce(_||_) 1391d8f4dcbSJay val s0_req_vaddr = VecInit(fromIFU.map(_.bits.vaddr)) 1401d8f4dcbSJay val s0_req_vsetIdx = VecInit(fromIFU.map(_.bits.vsetIdx)) 14161e1db30SJay val s0_only_first = fromIFU(0).valid && !fromIFU(0).valid 1421d8f4dcbSJay val s0_double_line = fromIFU(0).valid && fromIFU(1).valid 1431d8f4dcbSJay 14491df15e5SJay val s0_slot_fire = WireInit(false.B) 14591df15e5SJay val s0_fetch_fire = WireInit(false.B) 14691df15e5SJay 14791df15e5SJay val s0_can_go = WireInit(false.B) 14891df15e5SJay 14961e1db30SJay /** s0 tlb */ 15061e1db30SJay class tlbMissSlot(implicit p: Parameters) extends ICacheBundle{ 15161e1db30SJay val valid = Bool() 15261e1db30SJay val only_first = Bool() 15361e1db30SJay val double_line = Bool() 15461e1db30SJay val req_vaddr = Vec(PortNumber,UInt(VAddrBits.W)) 15561e1db30SJay val req_vsetIdx = Vec(PortNumber, UInt(idxBits.W)) 15661e1db30SJay } 15761e1db30SJay 15861e1db30SJay val tlb_slot = RegInit(0.U.asTypeOf(new tlbMissSlot)) 15961e1db30SJay 16061e1db30SJay val s0_final_vaddr = Mux(tlb_slot.valid,tlb_slot.req_vaddr ,s0_req_vaddr) 16161e1db30SJay val s0_final_vsetIdx = Mux(tlb_slot.valid,tlb_slot.req_vsetIdx ,s0_req_vsetIdx) 16261e1db30SJay val s0_final_only_first = Mux(tlb_slot.valid,tlb_slot.only_first ,s0_only_first) 16361e1db30SJay val s0_final_double_line = Mux(tlb_slot.valid,tlb_slot.double_line ,s0_double_line) 16461e1db30SJay 16561e1db30SJay 16661e1db30SJay 16758dbdfc2SJay /** SRAM request */ 1681d8f4dcbSJay val fetch_req = List(toMeta, toData) 1691d8f4dcbSJay for(i <- 0 until 2) { 17061e1db30SJay fetch_req(i).valid := (s0_valid || tlb_slot.valid) && !missSwitchBit 17161e1db30SJay fetch_req(i).bits.isDoubleLine := s0_final_double_line 17261e1db30SJay fetch_req(i).bits.vSetIdx := s0_final_vsetIdx 1731d8f4dcbSJay } 1742a3050c2SJay 175*b127c1edSJay toITLB(0).valid := s0_valid 1762a3050c2SJay toITLB(0).bits.size := 3.U // TODO: fix the size 17791df15e5SJay toITLB(0).bits.vaddr := s0_req_vaddr(0) 17891df15e5SJay toITLB(0).bits.debug.pc := s0_req_vaddr(0) 1792a3050c2SJay 180*b127c1edSJay toITLB(1).valid := s0_valid && s0_double_line 1812a3050c2SJay toITLB(1).bits.size := 3.U // TODO: fix the size 18291df15e5SJay toITLB(1).bits.vaddr := s0_req_vaddr(1) 18391df15e5SJay toITLB(1).bits.debug.pc := s0_req_vaddr(1) 18491df15e5SJay 185*b127c1edSJay toITLB(2).valid := tlb_slot.valid 18691df15e5SJay toITLB(2).bits.size := 3.U // TODO: fix the size 18791df15e5SJay toITLB(2).bits.vaddr := tlb_slot.req_vaddr(0) 18891df15e5SJay toITLB(2).bits.debug.pc := tlb_slot.req_vaddr(0) 18991df15e5SJay 190*b127c1edSJay toITLB(3).valid := tlb_slot.valid && tlb_slot.double_line 19191df15e5SJay toITLB(3).bits.size := 3.U // TODO: fix the size 19291df15e5SJay toITLB(3).bits.vaddr := tlb_slot.req_vaddr(1) 19391df15e5SJay toITLB(3).bits.debug.pc := tlb_slot.req_vaddr(1) 1942a3050c2SJay 1952a3050c2SJay toITLB.map{port => 1962a3050c2SJay port.bits.cmd := TlbCmd.exec 1972a3050c2SJay port.bits.robIdx := DontCare 1982a3050c2SJay port.bits.debug.isFirstIssue := DontCare 1992a3050c2SJay } 2002a3050c2SJay 20158dbdfc2SJay /** ITLB miss wait logic */ 2022a3050c2SJay 20391df15e5SJay //** tlb 0/1 port result **// 2042a3050c2SJay val tlb_miss_vec = VecInit((0 until PortNumber).map( i => toITLB(i).valid && fromITLB(i).bits.miss )) 20561e1db30SJay val tlb_has_miss = tlb_miss_vec.reduce(_||_) 20691df15e5SJay val tlb_miss_flush = RegNext(tlb_has_miss) && RegNext(s0_fetch_fire) 20791df15e5SJay 20891df15e5SJay //** tlb 2/3 port result **// 20958dbdfc2SJay val tlb_resp = Wire(Vec(2, Bool())) 21091df15e5SJay tlb_resp(0) := !fromITLB(2).bits.miss && toITLB(2).valid 21191df15e5SJay tlb_resp(1) := (!fromITLB(3).bits.miss && toITLB(3).valid) || !tlb_slot.double_line 21291df15e5SJay val tlb_all_resp = RegNext(tlb_resp.reduce(_&&_)) 2132a3050c2SJay 21400240ba6SJay XSPerfAccumulate("icache_bubble_s0_tlb_miss", s0_valid && tlb_has_miss ) 21500240ba6SJay 21661e1db30SJay when(tlb_has_miss && !tlb_slot.valid){ 21761e1db30SJay tlb_slot.valid := s0_valid 21861e1db30SJay tlb_slot.only_first := s0_only_first 21961e1db30SJay tlb_slot.double_line := s0_double_line 22061e1db30SJay tlb_slot.req_vaddr := s0_req_vaddr 22161e1db30SJay tlb_slot.req_vsetIdx := s0_req_vsetIdx 2222a3050c2SJay } 2232a3050c2SJay 22491df15e5SJay 22591df15e5SJay when(tlb_slot.valid && tlb_all_resp && s0_can_go){ 22661e1db30SJay tlb_slot.valid := false.B 2272a3050c2SJay } 2282a3050c2SJay 22991df15e5SJay s0_can_go := !missSwitchBit && s1_ready && fetch_req(0).ready && fetch_req(1).ready 23091df15e5SJay s0_slot_fire := tlb_slot.valid && tlb_all_resp && s0_can_go 23191df15e5SJay s0_fetch_fire := s0_valid && !tlb_slot.valid && s0_can_go 23291df15e5SJay s0_fire := s0_slot_fire || s0_fetch_fire 2337052722fSJay 2347052722fSJay //TODO: fix GTimer() condition 2357052722fSJay fromIFU.map(_.ready := fetch_req(0).ready && fetch_req(1).ready && !missSwitchBit && 23661e1db30SJay !tlb_slot.valid && 2372a3050c2SJay s1_ready && GTimer() > 500.U ) 2382a3050c2SJay /** 2392a3050c2SJay ****************************************************************************** 24058dbdfc2SJay * ICache Stage 1 24158dbdfc2SJay * - get tlb resp data (exceptiong info and physical addresses) 24258dbdfc2SJay * - get Meta/Data SRAM read responses (latched for pipeline stop) 24358dbdfc2SJay * - tag compare/hit check 2442a3050c2SJay ****************************************************************************** 2452a3050c2SJay */ 2461d8f4dcbSJay 24758dbdfc2SJay /** s1 control */ 2481d8f4dcbSJay val tlbRespAllValid = WireInit(false.B) 2491d8f4dcbSJay 25091df15e5SJay val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = tlb_miss_flush, lastFlush = false.B) 2511d8f4dcbSJay 25261e1db30SJay val s1_req_vaddr = RegEnable(next = s0_final_vaddr, enable = s0_fire) 25361e1db30SJay val s1_req_vsetIdx = RegEnable(next = s0_final_vsetIdx, enable = s0_fire) 25461e1db30SJay val s1_only_first = RegEnable(next = s0_final_only_first, enable = s0_fire) 25561e1db30SJay val s1_double_line = RegEnable(next = s0_final_double_line, enable = s0_fire) 25691df15e5SJay val s1_tlb_miss = RegEnable(next = tlb_slot.valid, enable = s0_fire) 2571d8f4dcbSJay 2581d8f4dcbSJay s1_ready := s2_ready && tlbRespAllValid || !s1_valid 25991df15e5SJay s1_fire := s1_valid && tlbRespAllValid && s2_ready && !tlb_miss_flush 2601d8f4dcbSJay 2611d8f4dcbSJay fromITLB.map(_.ready := true.B) 2621d8f4dcbSJay 26358dbdfc2SJay /** tlb response latch for pipeline stop */ 26458dbdfc2SJay val s1_tlb_all_resp_wire = RegNext(s0_fire) 2652a3050c2SJay val s1_tlb_all_resp_reg = RegInit(false.B) 2661d8f4dcbSJay 26791df15e5SJay when(s1_valid && s1_tlb_all_resp_wire && !tlb_miss_flush && !s2_ready) {s1_tlb_all_resp_reg := true.B} 2682a3050c2SJay .elsewhen(s1_fire && s1_tlb_all_resp_reg) {s1_tlb_all_resp_reg := false.B} 2692a3050c2SJay 2702a3050c2SJay tlbRespAllValid := s1_tlb_all_resp_wire || s1_tlb_all_resp_reg 2712a3050c2SJay 27291df15e5SJay val hit_tlbRespPAddr = ResultHoldBypass(valid = RegNext(s0_fire), data = VecInit((0 until PortNumber).map( i => fromITLB(i).bits.paddr))) 27391df15e5SJay val hit_tlbExcpPF = ResultHoldBypass(valid = RegNext(s0_fire), data = VecInit((0 until PortNumber).map( i => fromITLB(i).bits.excp.pf.instr && fromITLB(i).valid))) 27491df15e5SJay val hit_tlbExcpAF = ResultHoldBypass(valid = RegNext(s0_fire), data = VecInit((0 until PortNumber).map( i => fromITLB(i).bits.excp.af.instr && fromITLB(i).valid))) 27591df15e5SJay 27691df15e5SJay val miss_tlbRespPAddr = ResultHoldBypass(valid = RegNext(s0_fire), data = VecInit((PortNumber until PortNumber * 2).map( i => fromITLB(i).bits.paddr))) 27791df15e5SJay val miss_tlbExcpPF = ResultHoldBypass(valid = RegNext(s0_fire), data = VecInit((PortNumber until PortNumber * 2).map( i => fromITLB(i).bits.excp.pf.instr && fromITLB(i).valid))) 27891df15e5SJay val miss_tlbExcpAF = ResultHoldBypass(valid = RegNext(s0_fire), data = VecInit((PortNumber until PortNumber * 2).map( i => fromITLB(i).bits.excp.af.instr && fromITLB(i).valid))) 27991df15e5SJay 28091df15e5SJay val tlbRespPAddr = Mux(s1_tlb_miss,miss_tlbRespPAddr,hit_tlbRespPAddr ) 28191df15e5SJay val tlbExcpPF = Mux(s1_tlb_miss,miss_tlbExcpPF,hit_tlbExcpPF ) 28291df15e5SJay val tlbExcpAF = Mux(s1_tlb_miss,miss_tlbExcpAF,hit_tlbExcpAF ) 2831d8f4dcbSJay 28458dbdfc2SJay /** s1 hit check/tag compare */ 2851d8f4dcbSJay val s1_req_paddr = tlbRespPAddr 2861d8f4dcbSJay val s1_req_ptags = VecInit(s1_req_paddr.map(get_phy_tag(_))) 2871d8f4dcbSJay 288ccfc2e22SJay val s1_meta_ptags = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire)) 289ccfc2e22SJay val s1_meta_cohs = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(s0_fire)) 29058dbdfc2SJay val s1_meta_errors = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire)) 29158dbdfc2SJay 292ccfc2e22SJay val s1_data_cacheline = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire)) 29379b191f7SJay val s1_data_errorBits = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire)) 2941d8f4dcbSJay 2951d8f4dcbSJay val s1_tag_eq_vec = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w => s1_meta_ptags(p)(w) === s1_req_ptags(p) )))) 2961d8f4dcbSJay val s1_tag_match_vec = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_cohs(k)(w).isValid()}))) 2971d8f4dcbSJay val s1_tag_match = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector))) 2981d8f4dcbSJay 2991d8f4dcbSJay val s1_port_hit = VecInit(Seq(s1_tag_match(0) && s1_valid && !tlbExcpPF(0) && !tlbExcpAF(0), s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcpPF(1) && !tlbExcpAF(1) )) 3001d8f4dcbSJay val s1_bank_miss = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcpPF(0) && !tlbExcpAF(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcpPF(1) && !tlbExcpAF(1) )) 3011d8f4dcbSJay val s1_hit = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0)) 3021d8f4dcbSJay 3031d8f4dcbSJay /** choose victim cacheline */ 3041d8f4dcbSJay val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber)) 305ccfc2e22SJay val s1_victim_oh = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire)) 3061d8f4dcbSJay 3071d8f4dcbSJay val s1_victim_coh = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))}) 3081d8f4dcbSJay 3091d8f4dcbSJay assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe") 3101d8f4dcbSJay 3111d8f4dcbSJay ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)} 3121d8f4dcbSJay 3131d8f4dcbSJay val s1_hit_data = VecInit(s1_data_cacheline.zipWithIndex.map { case(bank, i) => 3141d8f4dcbSJay val port_hit_data = Mux1H(s1_tag_match_vec(i).asUInt, bank) 3151d8f4dcbSJay port_hit_data 3161d8f4dcbSJay }) 3171d8f4dcbSJay 31858dbdfc2SJay /** <PERF> replace victim way number */ 31958dbdfc2SJay 3201d8f4dcbSJay (0 until nWays).map{ w => 3211d8f4dcbSJay XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10), s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0)) === w.U) 3221d8f4dcbSJay } 3231d8f4dcbSJay 3241d8f4dcbSJay (0 until nWays).map{ w => 3251d8f4dcbSJay XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10), s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0)) === w.U) 3261d8f4dcbSJay } 3271d8f4dcbSJay 3281d8f4dcbSJay (0 until nWays).map{ w => 3291d8f4dcbSJay XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1)) === w.U) 3301d8f4dcbSJay } 3311d8f4dcbSJay 3321d8f4dcbSJay (0 until nWays).map{ w => 3331d8f4dcbSJay XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1)) === w.U) 3341d8f4dcbSJay } 3351d8f4dcbSJay 3362a3050c2SJay /** 3372a3050c2SJay ****************************************************************************** 33858dbdfc2SJay * ICache Stage 2 33958dbdfc2SJay * - send request to MSHR if ICache miss 34058dbdfc2SJay * - generate secondary miss status/data registers 34158dbdfc2SJay * - response to IFU 3422a3050c2SJay ****************************************************************************** 3432a3050c2SJay */ 34458dbdfc2SJay 34558dbdfc2SJay /** s2 control */ 3461d8f4dcbSJay val s2_fetch_finish = Wire(Bool()) 3471d8f4dcbSJay 34891df15e5SJay val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = tlb_miss_flush) 3491d8f4dcbSJay val s2_miss_available = Wire(Bool()) 3501d8f4dcbSJay 3511d8f4dcbSJay s2_ready := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available) 3521d8f4dcbSJay s2_fire := s2_valid && s2_fetch_finish && !io.respStall 3531d8f4dcbSJay 35458dbdfc2SJay /** s2 data */ 3551d8f4dcbSJay val mmio = fromPMP.map(port => port.mmio) // TODO: handle it 3561d8f4dcbSJay 3571d8f4dcbSJay val (s2_req_paddr , s2_req_vaddr) = (RegEnable(next = s1_req_paddr, enable = s1_fire), RegEnable(next = s1_req_vaddr, enable = s1_fire)) 3581d8f4dcbSJay val s2_req_vsetIdx = RegEnable(next = s1_req_vsetIdx, enable = s1_fire) 3591d8f4dcbSJay val s2_req_ptags = RegEnable(next = s1_req_ptags, enable = s1_fire) 36061e1db30SJay val s2_only_first = RegEnable(next = s1_only_first, enable = s1_fire) 3611d8f4dcbSJay val s2_double_line = RegEnable(next = s1_double_line, enable = s1_fire) 3621d8f4dcbSJay val s2_hit = RegEnable(next = s1_hit , enable = s1_fire) 3631d8f4dcbSJay val s2_port_hit = RegEnable(next = s1_port_hit, enable = s1_fire) 3641d8f4dcbSJay val s2_bank_miss = RegEnable(next = s1_bank_miss, enable = s1_fire) 36558dbdfc2SJay val s2_waymask = RegEnable(next = s1_victim_oh, enable = s1_fire) 36658dbdfc2SJay val s2_victim_coh = RegEnable(next = s1_victim_coh, enable = s1_fire) 36761e1db30SJay val s2_tag_match_vec = RegEnable(next = s1_tag_match_vec, enable = s1_fire) 3681d8f4dcbSJay 36958dbdfc2SJay /** status imply that s2 is a secondary miss (no need to resend miss request) */ 3701d8f4dcbSJay val sec_meet_vec = Wire(Vec(2, Bool())) 3711d8f4dcbSJay val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i))) 3721d8f4dcbSJay val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line) 3731d8f4dcbSJay 37479b191f7SJay val s2_meta_errors = RegEnable(next = s1_meta_errors, enable = s1_fire) 37579b191f7SJay val s2_data_errorBits = RegEnable(next = s1_data_errorBits, enable = s1_fire) 37679b191f7SJay val s2_data_cacheline = RegEnable(next = s1_data_cacheline, enable = s1_fire) 37779b191f7SJay 37879b191f7SJay val s2_data_errors = Wire(Vec(PortNumber,Vec(nWays, Bool()))) 37979b191f7SJay 38079b191f7SJay (0 until PortNumber).map{ i => 38179b191f7SJay val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W)))) 38279b191f7SJay val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W)))) 38379b191f7SJay val data_full_wayBits = VecInit((0 until nWays).map( w => 38479b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 38579b191f7SJay Cat(read_codes(w)(u), read_datas(w)(u)))))) 38679b191f7SJay val data_error_wayBits = VecInit((0 until nWays).map( w => 38779b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 38879b191f7SJay cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error )))) 38979b191f7SJay if(i == 0){ 39079b191f7SJay (0 until nWays).map{ w => 39179b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_) 39279b191f7SJay } 39379b191f7SJay } else { 39479b191f7SJay (0 until nWays).map{ w => 39579b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_) 39679b191f7SJay } 39779b191f7SJay } 39879b191f7SJay } 39979b191f7SJay 40079b191f7SJay val s2_parity_meta_error = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable)) 40179b191f7SJay val s2_parity_data_error = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable)) 40279b191f7SJay val s2_parity_error = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i))) 40379b191f7SJay 40479b191f7SJay for(i <- 0 until PortNumber){ 405e8e4462cSJay io.errors(i).valid := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 406e8e4462cSJay io.errors(i).report_to_beu := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 40779b191f7SJay io.errors(i).paddr := RegNext(RegNext(s2_req_paddr(i))) 40879b191f7SJay io.errors(i).source := DontCare 40979b191f7SJay io.errors(i).source.tag := RegNext(RegNext(s2_parity_meta_error(i))) 41079b191f7SJay io.errors(i).source.data := RegNext(s2_parity_data_error(i)) 41179b191f7SJay io.errors(i).source.l2 := false.B 41279b191f7SJay io.errors(i).opType := DontCare 41379b191f7SJay io.errors(i).opType.fetch := true.B 41479b191f7SJay } 415e8e4462cSJay XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!") 41679b191f7SJay 41779b191f7SJay 4182a25dbb4SJay /** exception and pmp logic **/ 4192a3050c2SJay //PMP Result 4202a3050c2SJay val pmpExcpAF = Wire(Vec(PortNumber, Bool())) 4212a3050c2SJay pmpExcpAF(0) := fromPMP(0).instr 4222a3050c2SJay pmpExcpAF(1) := fromPMP(1).instr && s2_double_line 4231d8f4dcbSJay //exception information 4242a3050c2SJay val s2_except_pf = RegEnable(next =tlbExcpPF, enable = s1_fire) 42579b191f7SJay val s2_except_af = VecInit(RegEnable(next = tlbExcpAF, enable = s1_fire).zip(pmpExcpAF).map{ 42679b191f7SJay case(tlbAf, pmpAf) => tlbAf || DataHoldBypass(pmpAf, RegNext(s1_fire)).asBool}) 4271d8f4dcbSJay val s2_except = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_af(i)}) 4281d8f4dcbSJay val s2_has_except = s2_valid && (s2_except_af.reduce(_||_) || s2_except_pf.reduce(_||_)) 4291d8f4dcbSJay //MMIO 4301d8f4dcbSJay val s2_mmio = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() 4311d8f4dcbSJay 43258dbdfc2SJay //send physical address to PMP 4331d8f4dcbSJay io.pmp.zipWithIndex.map { case (p, i) => 434de7689fcSJay p.req.valid := s2_valid && !missSwitchBit 4351d8f4dcbSJay p.req.bits.addr := s2_req_paddr(i) 4361d8f4dcbSJay p.req.bits.size := 3.U // TODO 4371d8f4dcbSJay p.req.bits.cmd := TlbCmd.exec 4381d8f4dcbSJay } 4391d8f4dcbSJay 4401d8f4dcbSJay /*** cacheline miss logic ***/ 4411d8f4dcbSJay val wait_idle :: wait_queue_ready :: wait_send_req :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: Nil = Enum(8) 4421d8f4dcbSJay val wait_state = RegInit(wait_idle) 4431d8f4dcbSJay 4441d8f4dcbSJay val port_miss_fix = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0), fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) )) 4451d8f4dcbSJay 44658dbdfc2SJay // secondary miss record registers 4472a3050c2SJay class MissSlot(implicit p: Parameters) extends ICacheBundle { 4481d8f4dcbSJay val m_vSetIdx = UInt(idxBits.W) 4491d8f4dcbSJay val m_pTag = UInt(tagBits.W) 4501d8f4dcbSJay val m_data = UInt(blockBits.W) 45158dbdfc2SJay val m_corrupt = Bool() 4521d8f4dcbSJay } 4531d8f4dcbSJay 4541d8f4dcbSJay val missSlot = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot))) 4551d8f4dcbSJay val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6) 4561d8f4dcbSJay val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) ) 4571d8f4dcbSJay val reservedRefillData = Wire(Vec(2, UInt(blockBits.W))) 4581d8f4dcbSJay 4591d8f4dcbSJay s2_miss_available := VecInit(missStateQueue.map(entry => entry === m_invalid || entry === m_wait_sec_miss)).reduce(_&&_) 4601d8f4dcbSJay 4611d8f4dcbSJay val fix_sec_miss = Wire(Vec(4, Bool())) 4621d8f4dcbSJay val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2) 4631d8f4dcbSJay val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3) 4641d8f4dcbSJay sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss )) 4651d8f4dcbSJay 4662a3050c2SJay /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/ 46742b952e2SJay val cacheline_0_hit = (s2_port_hit(0) || sec_meet_0_miss) 46842b952e2SJay val cacheline_0_miss = !s2_port_hit(0) && !sec_meet_0_miss 4691d8f4dcbSJay 47042b952e2SJay val cacheline_1_hit = (s2_port_hit(1) || sec_meet_1_miss) 47142b952e2SJay val cacheline_1_miss = !s2_port_hit(1) && !sec_meet_1_miss 47242b952e2SJay 47342b952e2SJay val only_0_miss = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio 47442b952e2SJay val only_0_hit = RegNext(s1_fire) && cacheline_0_hit && !s2_double_line && !s2_mmio 47542b952e2SJay val hit_0_hit_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_hit && s2_double_line && !s2_mmio 47642b952e2SJay val hit_0_miss_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 47742b952e2SJay val miss_0_hit_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line && !s2_has_except && !s2_mmio 47842b952e2SJay val miss_0_miss_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 47942b952e2SJay 48042b952e2SJay val hit_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_hit 48142b952e2SJay val miss_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_miss 4821d8f4dcbSJay val except_0 = RegNext(s1_fire) && s2_except(0) 4831d8f4dcbSJay 4841d8f4dcbSJay def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={ 4851d8f4dcbSJay val bit = RegInit(false.B) 4861d8f4dcbSJay when(flush) { bit := false.B } 4871d8f4dcbSJay .elsewhen(valid && !release) { bit := true.B } 4881d8f4dcbSJay .elsewhen(release) { bit := false.B} 4891d8f4dcbSJay bit || valid 4901d8f4dcbSJay } 4911d8f4dcbSJay 4922a3050c2SJay /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/ 4931d8f4dcbSJay val miss_0_hit_1_latch = holdReleaseLatch(valid = miss_0_hit_1, release = s2_fire, flush = false.B) 4941d8f4dcbSJay val miss_0_miss_1_latch = holdReleaseLatch(valid = miss_0_miss_1, release = s2_fire, flush = false.B) 4951d8f4dcbSJay val only_0_miss_latch = holdReleaseLatch(valid = only_0_miss, release = s2_fire, flush = false.B) 4961d8f4dcbSJay val hit_0_miss_1_latch = holdReleaseLatch(valid = hit_0_miss_1, release = s2_fire, flush = false.B) 4971d8f4dcbSJay 4981d8f4dcbSJay val miss_0_except_1_latch = holdReleaseLatch(valid = miss_0_except_1, release = s2_fire, flush = false.B) 4991d8f4dcbSJay val except_0_latch = holdReleaseLatch(valid = except_0, release = s2_fire, flush = false.B) 5001d8f4dcbSJay val hit_0_except_1_latch = holdReleaseLatch(valid = hit_0_except_1, release = s2_fire, flush = false.B) 5011d8f4dcbSJay 5021d8f4dcbSJay val only_0_hit_latch = holdReleaseLatch(valid = only_0_hit, release = s2_fire, flush = false.B) 5031d8f4dcbSJay val hit_0_hit_1_latch = holdReleaseLatch(valid = hit_0_hit_1, release = s2_fire, flush = false.B) 5041d8f4dcbSJay 5051d8f4dcbSJay 50658dbdfc2SJay /*** secondary miss judegment ***/ 50758dbdfc2SJay 5081d8f4dcbSJay def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss) 5091d8f4dcbSJay 5101d8f4dcbSJay def getMissSituat(slotNum : Int, missNum : Int ) :Bool = { 51161e1db30SJay RegNext(s1_fire) && (missSlot(slotNum).m_vSetIdx === s2_req_vsetIdx(missNum)) && (missSlot(slotNum).m_pTag === s2_req_ptags(missNum)) && !s2_port_hit(missNum) && waitSecondComeIn(missStateQueue(slotNum)) //&& !s2_mmio 5121d8f4dcbSJay } 5131d8f4dcbSJay 5141d8f4dcbSJay val miss_0_s2_0 = getMissSituat(slotNum = 0, missNum = 0) 5151d8f4dcbSJay val miss_0_s2_1 = getMissSituat(slotNum = 0, missNum = 1) 5161d8f4dcbSJay val miss_1_s2_0 = getMissSituat(slotNum = 1, missNum = 0) 5171d8f4dcbSJay val miss_1_s2_1 = getMissSituat(slotNum = 1, missNum = 1) 5181d8f4dcbSJay 5191d8f4dcbSJay val miss_0_s2_0_latch = holdReleaseLatch(valid = miss_0_s2_0, release = s2_fire, flush = false.B) 5201d8f4dcbSJay val miss_0_s2_1_latch = holdReleaseLatch(valid = miss_0_s2_1, release = s2_fire, flush = false.B) 5211d8f4dcbSJay val miss_1_s2_0_latch = holdReleaseLatch(valid = miss_1_s2_0, release = s2_fire, flush = false.B) 5221d8f4dcbSJay val miss_1_s2_1_latch = holdReleaseLatch(valid = miss_1_s2_1, release = s2_fire, flush = false.B) 5231d8f4dcbSJay 5241d8f4dcbSJay 5251d8f4dcbSJay val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1) 5261d8f4dcbSJay val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3) 5271d8f4dcbSJay val slot_slove = VecInit(Seq(slot_0_solve, slot_1_solve)) 5281d8f4dcbSJay 5291d8f4dcbSJay fix_sec_miss := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch)) 5301d8f4dcbSJay 53158dbdfc2SJay /*** reserved data for secondary miss ***/ 53258dbdfc2SJay 5331d8f4dcbSJay reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1) 5341d8f4dcbSJay reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1) 5351d8f4dcbSJay 53658dbdfc2SJay /*** miss state machine ***/ 53758dbdfc2SJay 5381d8f4dcbSJay switch(wait_state){ 5391d8f4dcbSJay is(wait_idle){ 5401d8f4dcbSJay when(miss_0_except_1_latch){ 5411d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 5421d8f4dcbSJay }.elsewhen( only_0_miss_latch || miss_0_hit_1_latch){ 5431d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 5441d8f4dcbSJay }.elsewhen(hit_0_miss_1_latch){ 5451d8f4dcbSJay wait_state := Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle ) 5461d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 5471d8f4dcbSJay wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle) 5481d8f4dcbSJay } 5491d8f4dcbSJay } 5501d8f4dcbSJay 5511d8f4dcbSJay is(wait_queue_ready){ 5521d8f4dcbSJay wait_state := wait_send_req 5531d8f4dcbSJay } 5541d8f4dcbSJay 5551d8f4dcbSJay is(wait_send_req) { 5561d8f4dcbSJay when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){ 5571d8f4dcbSJay wait_state := wait_one_resp 5581d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 5591d8f4dcbSJay wait_state := wait_two_resp 5601d8f4dcbSJay } 5611d8f4dcbSJay } 5621d8f4dcbSJay 5631d8f4dcbSJay is(wait_one_resp) { 5641d8f4dcbSJay when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){ 5651d8f4dcbSJay wait_state := wait_finish 5661d8f4dcbSJay }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){ 5671d8f4dcbSJay wait_state := wait_finish 5681d8f4dcbSJay } 5691d8f4dcbSJay } 5701d8f4dcbSJay 5711d8f4dcbSJay is(wait_two_resp) { 5721d8f4dcbSJay when(fromMSHR(0).fire() && fromMSHR(1).fire()){ 5731d8f4dcbSJay wait_state := wait_finish 5741d8f4dcbSJay }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){ 5751d8f4dcbSJay wait_state := wait_0_resp 5761d8f4dcbSJay }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){ 5771d8f4dcbSJay wait_state := wait_1_resp 5781d8f4dcbSJay } 5791d8f4dcbSJay } 5801d8f4dcbSJay 5811d8f4dcbSJay is(wait_0_resp) { 5821d8f4dcbSJay when(fromMSHR(0).fire()){ 5831d8f4dcbSJay wait_state := wait_finish 5841d8f4dcbSJay } 5851d8f4dcbSJay } 5861d8f4dcbSJay 5871d8f4dcbSJay is(wait_1_resp) { 5881d8f4dcbSJay when(fromMSHR(1).fire()){ 5891d8f4dcbSJay wait_state := wait_finish 5901d8f4dcbSJay } 5911d8f4dcbSJay } 5921d8f4dcbSJay 5932a25dbb4SJay is(wait_finish) {when(s2_fire) {wait_state := wait_idle } 5941d8f4dcbSJay } 5951d8f4dcbSJay } 5961d8f4dcbSJay 5971d8f4dcbSJay 59858dbdfc2SJay /*** send request to MissUnit ***/ 59958dbdfc2SJay 6001d8f4dcbSJay (0 until 2).map { i => 6011d8f4dcbSJay if(i == 1) toMSHR(i).valid := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio 6021d8f4dcbSJay else toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio 6031d8f4dcbSJay toMSHR(i).bits.paddr := s2_req_paddr(i) 6041d8f4dcbSJay toMSHR(i).bits.vaddr := s2_req_vaddr(i) 6051d8f4dcbSJay toMSHR(i).bits.waymask := s2_waymask(i) 6061d8f4dcbSJay toMSHR(i).bits.coh := s2_victim_coh(i) 6071d8f4dcbSJay 6081d8f4dcbSJay 6091d8f4dcbSJay when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){ 6101d8f4dcbSJay missStateQueue(i) := m_valid 6111d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 6121d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 6131d8f4dcbSJay } 6141d8f4dcbSJay 6151d8f4dcbSJay when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){ 6161d8f4dcbSJay missStateQueue(i) := m_refilled 6171d8f4dcbSJay missSlot(i).m_data := fromMSHR(i).bits.data 61858dbdfc2SJay missSlot(i).m_corrupt := fromMSHR(i).bits.corrupt 6191d8f4dcbSJay } 6201d8f4dcbSJay 6211d8f4dcbSJay 6221d8f4dcbSJay when(s2_fire && missStateQueue(i) === m_refilled){ 6231d8f4dcbSJay missStateQueue(i) := m_wait_sec_miss 6241d8f4dcbSJay } 6251d8f4dcbSJay 6262a3050c2SJay /*** Only the first cycle to check whether meet the secondary miss ***/ 6271d8f4dcbSJay when(missStateQueue(i) === m_wait_sec_miss){ 6282a3050c2SJay /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/ 6291d8f4dcbSJay when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) { 6301d8f4dcbSJay missStateQueue(i) := m_invalid 6311d8f4dcbSJay } 6322a3050c2SJay /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/ 6331d8f4dcbSJay .elsewhen((slot_slove(i) && !s2_fire && s2_valid) || (s2_valid && !slot_slove(i) && !s2_fire) ){ 6341d8f4dcbSJay missStateQueue(i) := m_check_final 6351d8f4dcbSJay } 6361d8f4dcbSJay } 6371d8f4dcbSJay 6381d8f4dcbSJay when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){ 6391d8f4dcbSJay missStateQueue(i) := m_valid 6401d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 6411d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 6421d8f4dcbSJay }.elsewhen(missStateQueue(i) === m_check_final) { 6431d8f4dcbSJay missStateQueue(i) := m_invalid 6441d8f4dcbSJay } 6451d8f4dcbSJay } 6461d8f4dcbSJay 6477052722fSJay when(toMSHR.map(_.valid).reduce(_||_)){ 6487052722fSJay missSwitchBit := true.B 649a108d429SJay io.prefetchEnable := true.B 6507052722fSJay }.elsewhen(missSwitchBit && s2_fetch_finish){ 6517052722fSJay missSwitchBit := false.B 652a108d429SJay io.prefetchDisable := true.B 6537052722fSJay } 6547052722fSJay 655a108d429SJay 6561d8f4dcbSJay val miss_all_fix = wait_state === wait_finish 6572a3050c2SJay s2_fetch_finish := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch || s2_mmio) 6581d8f4dcbSJay 65958dbdfc2SJay /** update replacement status register: 0 is hit access/ 1 is miss access */ 6601d8f4dcbSJay (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) => 66161e1db30SJay t_s(0) := s2_req_vsetIdx(i) 66261e1db30SJay t_w(0).valid := s2_valid && s2_port_hit(i) 66361e1db30SJay t_w(0).bits := OHToUInt(s2_tag_match_vec(i)) 6641d8f4dcbSJay 6651d8f4dcbSJay t_s(1) := s2_req_vsetIdx(i) 6661d8f4dcbSJay t_w(1).valid := s2_valid && !s2_port_hit(i) 6671d8f4dcbSJay t_w(1).bits := OHToUInt(s2_waymask(i)) 6681d8f4dcbSJay } 6691d8f4dcbSJay 6701d8f4dcbSJay val s2_hit_datas = RegEnable(next = s1_hit_data, enable = s1_fire) 6711d8f4dcbSJay val s2_datas = Wire(Vec(2, UInt(blockBits.W))) 6721d8f4dcbSJay 6731d8f4dcbSJay s2_datas.zipWithIndex.map{case(bank,i) => 6741d8f4dcbSJay if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))) 6751d8f4dcbSJay else bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))) 6761d8f4dcbSJay } 6771d8f4dcbSJay 67858dbdfc2SJay /** response to IFU */ 6791d8f4dcbSJay 6801d8f4dcbSJay (0 until PortNumber).map{ i => 6811d8f4dcbSJay if(i ==0) toIFU(i).valid := s2_fire 6821d8f4dcbSJay else toIFU(i).valid := s2_fire && s2_double_line 6831d8f4dcbSJay toIFU(i).bits.readData := s2_datas(i) 6841d8f4dcbSJay toIFU(i).bits.paddr := s2_req_paddr(i) 6851d8f4dcbSJay toIFU(i).bits.vaddr := s2_req_vaddr(i) 6861d8f4dcbSJay toIFU(i).bits.tlbExcp.pageFault := s2_except_pf(i) 68758dbdfc2SJay toIFU(i).bits.tlbExcp.accessFault := s2_except_af(i) || missSlot(i).m_corrupt 6881d8f4dcbSJay toIFU(i).bits.tlbExcp.mmio := s2_mmio 6899ef181f4SWilliam Wang 6909ef181f4SWilliam Wang when(RegNext(s2_fire && missSlot(i).m_corrupt)){ 6919ef181f4SWilliam Wang io.errors(i).valid := true.B 6920f59c834SWilliam Wang io.errors(i).report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 6930f59c834SWilliam Wang io.errors(i).paddr := RegNext(s2_req_paddr(i)) 6949ef181f4SWilliam Wang io.errors(i).source.tag := false.B 6959ef181f4SWilliam Wang io.errors(i).source.data := false.B 6969ef181f4SWilliam Wang io.errors(i).source.l2 := true.B 6979ef181f4SWilliam Wang } 6981d8f4dcbSJay } 6991d8f4dcbSJay 700a108d429SJay io.perfInfo.only_0_hit := only_0_hit_latch 7011d8f4dcbSJay io.perfInfo.only_0_miss := only_0_miss_latch 7021d8f4dcbSJay io.perfInfo.hit_0_hit_1 := hit_0_hit_1_latch 7031d8f4dcbSJay io.perfInfo.hit_0_miss_1 := hit_0_miss_1_latch 7041d8f4dcbSJay io.perfInfo.miss_0_hit_1 := miss_0_hit_1_latch 7051d8f4dcbSJay io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch 706a108d429SJay io.perfInfo.hit_0_except_1 := hit_0_except_1_latch 707a108d429SJay io.perfInfo.miss_0_except_1 := miss_0_except_1_latch 708a108d429SJay io.perfInfo.except_0 := except_0_latch 7091d8f4dcbSJay io.perfInfo.bank_hit(0) := only_0_miss_latch || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch 7101d8f4dcbSJay io.perfInfo.bank_hit(1) := miss_0_hit_1_latch || hit_0_hit_1_latch 711a108d429SJay io.perfInfo.hit := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch 71258dbdfc2SJay 71358dbdfc2SJay /** <PERF> fetch bubble generated by icache miss*/ 71458dbdfc2SJay 71500240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 71658dbdfc2SJay 7171d8f4dcbSJay} 718