11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 231d8f4dcbSJayimport xiangshan._ 241d8f4dcbSJayimport xiangshan.cache.mmu._ 251d8f4dcbSJayimport utils._ 261d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 27f22cf846SJeniusimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle} 281d8f4dcbSJay 291d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 301d8f4dcbSJay{ 311d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 321d8f4dcbSJay def vsetIdx = get_idx(vaddr) 331d8f4dcbSJay} 341d8f4dcbSJay 351d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 361d8f4dcbSJay{ 371d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 381d8f4dcbSJay val readData = UInt(blockBits.W) 391d8f4dcbSJay val paddr = UInt(PAddrBits.W) 401d8f4dcbSJay val tlbExcp = new Bundle{ 411d8f4dcbSJay val pageFault = Bool() 421d8f4dcbSJay val accessFault = Bool() 431d8f4dcbSJay val mmio = Bool() 441d8f4dcbSJay } 451d8f4dcbSJay} 461d8f4dcbSJay 471d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 481d8f4dcbSJay{ 49c5c5edaeSJenius val req = Flipped(Decoupled(new FtqToICacheRequestBundle)) 50c5c5edaeSJenius val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp)) 511d8f4dcbSJay} 521d8f4dcbSJay 531d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 54*afed18b5SJenius val toIMeta = DecoupledIO(new ICacheReadBundle) 551d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 561d8f4dcbSJay} 571d8f4dcbSJay 581d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 592da4ac8cSJenius val toIData = DecoupledIO(Vec(partWayNum, new ICacheReadBundle)) 601d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 611d8f4dcbSJay} 621d8f4dcbSJay 631d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 641d8f4dcbSJay val toMSHR = Decoupled(new ICacheMissReq) 651d8f4dcbSJay val fromMSHR = Flipped(ValidIO(new ICacheMissResp)) 661d8f4dcbSJay} 671d8f4dcbSJay 681d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 691d8f4dcbSJay val req = Valid(new PMPReqBundle()) 701d8f4dcbSJay val resp = Input(new PMPRespBundle()) 711d8f4dcbSJay} 721d8f4dcbSJay 731d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 741d8f4dcbSJay val only_0_hit = Bool() 751d8f4dcbSJay val only_0_miss = Bool() 761d8f4dcbSJay val hit_0_hit_1 = Bool() 771d8f4dcbSJay val hit_0_miss_1 = Bool() 781d8f4dcbSJay val miss_0_hit_1 = Bool() 791d8f4dcbSJay val miss_0_miss_1 = Bool() 80a108d429SJay val hit_0_except_1 = Bool() 81a108d429SJay val miss_0_except_1 = Bool() 82a108d429SJay val except_0 = Bool() 831d8f4dcbSJay val bank_hit = Vec(2,Bool()) 841d8f4dcbSJay val hit = Bool() 851d8f4dcbSJay} 861d8f4dcbSJay 871d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 882a3050c2SJay /*** internal interface ***/ 891d8f4dcbSJay val metaArray = new ICacheMetaReqBundle 901d8f4dcbSJay val dataArray = new ICacheDataReqBundle 911d8f4dcbSJay val mshr = Vec(PortNumber, new ICacheMSHRBundle) 9258dbdfc2SJay val errors = Output(Vec(PortNumber, new L1CacheErrorInfo)) 932a3050c2SJay /*** outside interface ***/ 94c5c5edaeSJenius //val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 95c5c5edaeSJenius /* when ftq.valid is high in T + 1 cycle 96c5c5edaeSJenius * the ftq component must be valid in T cycle 97c5c5edaeSJenius */ 98c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 991d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 100f1fe8698SLemover val itlb = Vec(PortNumber, new TlbRequestIO) 1011d8f4dcbSJay val respStall = Input(Bool()) 1021d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 10358dbdfc2SJay 104a108d429SJay val prefetchEnable = Output(Bool()) 105a108d429SJay val prefetchDisable = Output(Bool()) 106ecccf78fSJay val csr_parity_enable = Input(Bool()) 107ecccf78fSJay 1081d8f4dcbSJay} 1091d8f4dcbSJay 1101d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1111d8f4dcbSJay{ 1121d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1131d8f4dcbSJay 11458dbdfc2SJay /** Input/Output port */ 115c5c5edaeSJenius val (fromFtq, toIFU) = (io.fetch.req, io.fetch.resp) 1162a3050c2SJay val (toMeta, metaResp) = (io.metaArray.toIMeta, io.metaArray.fromIMeta) 1172a3050c2SJay val (toData, dataResp) = (io.dataArray.toIData, io.dataArray.fromIData) 1181d8f4dcbSJay val (toMSHR, fromMSHR) = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR)) 1191d8f4dcbSJay val (toITLB, fromITLB) = (io.itlb.map(_.req), io.itlb.map(_.resp)) 1201d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 121c3b763d0SYinan Xu io.itlb.foreach(_.req_kill := false.B) 1221d8f4dcbSJay 123c5c5edaeSJenius //Ftq RegNext Register 124f22cf846SJenius val pcMemReadReg = Reg(Vec(partWayNum, new FtqICacheInfo)) 125f22cf846SJenius val fromFtqReq = Wire(Vec(partWayNum, new FtqICacheInfo)) 126f22cf846SJenius pcMemReadReg.map( _ := fromFtq.bits.pcMemRead) 127f22cf846SJenius 128f22cf846SJenius fromFtqReq.zipWithIndex.map{case(req,i) => req := Mux(fromFtq.bits.bypassSelect, fromFtq.bits.bpuBypassWrite(i), pcMemReadReg(i) )} 129f22cf846SJenius dontTouch(pcMemReadReg) 130c5c5edaeSJenius 13158dbdfc2SJay /** pipeline control signal */ 132f1fe8698SLemover val s1_ready, s2_ready = Wire(Bool()) 133f1fe8698SLemover val s0_fire, s1_fire , s2_fire = Wire(Bool()) 1341d8f4dcbSJay 1357052722fSJay val missSwitchBit = RegInit(false.B) 1367052722fSJay 13758dbdfc2SJay /** replacement status register */ 13858dbdfc2SJay val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W)))) 13958dbdfc2SJay val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) ) 14058dbdfc2SJay 1412a3050c2SJay /** 1422a3050c2SJay ****************************************************************************** 14358dbdfc2SJay * ICache Stage 0 14458dbdfc2SJay * - send req to ITLB and wait for tlb miss fixing 14558dbdfc2SJay * - send req to Meta/Data SRAM 1462a3050c2SJay ****************************************************************************** 1472a3050c2SJay */ 1482a3050c2SJay 14958dbdfc2SJay /** s0 control */ 150c5c5edaeSJenius val s0_valid = fromFtq.valid 151f22cf846SJenius val s0_req_vaddr = (0 until partWayNum).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart))) 152f22cf846SJenius val s0_req_vsetIdx = (0 until partWayNum).map(i => VecInit(s0_req_vaddr(i).map(get_idx(_)))) 153f22cf846SJenius val s0_only_first = (0 until partWayNum).map(i => fromFtq.valid && !fromFtqReq(i).crossCacheline) 154f22cf846SJenius val s0_double_line = (0 until partWayNum).map(i => fromFtq.valid && fromFtqReq(i).crossCacheline) 1551d8f4dcbSJay 156f1fe8698SLemover val s0_final_valid = s0_valid 157fd0ecf27SLingrui98 val s0_final_vaddr = s0_req_vaddr.head 158fd0ecf27SLingrui98 val s0_final_vsetIdx = s0_req_vsetIdx.head 159fd0ecf27SLingrui98 val s0_final_only_first = s0_only_first.head 160fd0ecf27SLingrui98 val s0_final_double_line = s0_double_line.head 16161e1db30SJay 16258dbdfc2SJay /** SRAM request */ 163*afed18b5SJenius //0 -> metaread, 1,2,3 -> data, 3 -> code 164fd0ecf27SLingrui98 for(i <- 0 until partWayNum) { 165*afed18b5SJenius toData.valid := s0_valid && !missSwitchBit 166*afed18b5SJenius toData.bits(i).isDoubleLine := s0_double_line(i) 167*afed18b5SJenius toData.bits(i).vSetIdx := s0_req_vsetIdx(i) 1681d8f4dcbSJay } 169*afed18b5SJenius 170*afed18b5SJenius toMeta.valid := s0_valid && !missSwitchBit 171*afed18b5SJenius toMeta.bits.isDoubleLine := s0_double_line.head 172*afed18b5SJenius toMeta.bits.vSetIdx := s0_req_vsetIdx.head 173*afed18b5SJenius 174*afed18b5SJenius 175b127c1edSJay toITLB(0).valid := s0_valid 1762a3050c2SJay toITLB(0).bits.size := 3.U // TODO: fix the size 1772da4ac8cSJenius toITLB(0).bits.vaddr := s0_req_vaddr.head(0) 1782da4ac8cSJenius toITLB(0).bits.debug.pc := s0_req_vaddr.head(0) 1792a3050c2SJay 1802da4ac8cSJenius toITLB(1).valid := s0_valid && s0_double_line.head 1812a3050c2SJay toITLB(1).bits.size := 3.U // TODO: fix the size 1822da4ac8cSJenius toITLB(1).bits.vaddr := s0_req_vaddr.head(1) 1832da4ac8cSJenius toITLB(1).bits.debug.pc := s0_req_vaddr.head(1) 18491df15e5SJay 1852a3050c2SJay toITLB.map{port => 1862a3050c2SJay port.bits.cmd := TlbCmd.exec 187f1fe8698SLemover port.bits.debug.robIdx := DontCare 1882a3050c2SJay port.bits.debug.isFirstIssue := DontCare 1892a3050c2SJay } 1902a3050c2SJay 191f1fe8698SLemover /** ITLB & ICACHE sync case 192f1fe8698SLemover * when icache is not ready, but itlb is ready 193f1fe8698SLemover * because itlb is non-block, then the req will take the port 194f1fe8698SLemover * then itlb will unset the ready?? itlb is wrongly blocked. 195f1fe8698SLemover * Solution: maybe give itlb a signal to tell whether acquire the slot? 196f1fe8698SLemover */ 1972a3050c2SJay 198f1fe8698SLemover val itlb_can_go = toITLB(0).ready && toITLB(1).ready 199*afed18b5SJenius val icache_can_go = toData.ready && toMeta.ready 200f1fe8698SLemover val pipe_can_go = !missSwitchBit && s1_ready 201f1fe8698SLemover val s0_can_go = itlb_can_go && icache_can_go && pipe_can_go 202f1fe8698SLemover val s0_fetch_fire = s0_valid && s0_can_go 203f1fe8698SLemover s0_fire := s0_fetch_fire 204f1fe8698SLemover toITLB.map{port => port.bits.kill := !icache_can_go || !pipe_can_go} 2057052722fSJay 2067052722fSJay //TODO: fix GTimer() condition 207c5c5edaeSJenius fromFtq.ready := s0_can_go 208f1fe8698SLemover 2092a3050c2SJay /** 2102a3050c2SJay ****************************************************************************** 21158dbdfc2SJay * ICache Stage 1 21258dbdfc2SJay * - get tlb resp data (exceptiong info and physical addresses) 21358dbdfc2SJay * - get Meta/Data SRAM read responses (latched for pipeline stop) 21458dbdfc2SJay * - tag compare/hit check 2152a3050c2SJay ****************************************************************************** 2162a3050c2SJay */ 2171d8f4dcbSJay 21858dbdfc2SJay /** s1 control */ 2191d8f4dcbSJay 220f1fe8698SLemover val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B) 2211d8f4dcbSJay 222005e809bSJiuyang Liu val s1_req_vaddr = RegEnable(s0_final_vaddr, s0_fire) 223005e809bSJiuyang Liu val s1_req_vsetIdx = RegEnable(s0_final_vsetIdx, s0_fire) 224005e809bSJiuyang Liu val s1_only_first = RegEnable(s0_final_only_first, s0_fire) 225005e809bSJiuyang Liu val s1_double_line = RegEnable(s0_final_double_line, s0_fire) 2261d8f4dcbSJay 22758dbdfc2SJay /** tlb response latch for pipeline stop */ 228f1fe8698SLemover val tlb_back = fromITLB.map(_.fire()) 229f1fe8698SLemover val tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(s0_fire && toITLB(i).fire(), s1_fire, false.B))) 230f1fe8698SLemover val tlb_already_recv = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 231f1fe8698SLemover val tlb_ready_recv = VecInit((0 until PortNumber).map(i => RegNext(s0_fire, false.B) || (s1_valid && !tlb_already_recv(i)))) 232f1fe8698SLemover val tlb_resp_valid = Wire(Vec(2, Bool())) 233f1fe8698SLemover for (i <- 0 until PortNumber) { 234f1fe8698SLemover tlb_resp_valid(i) := tlb_already_recv(i) || (tlb_ready_recv(i) && tlb_back(i)) 235f1fe8698SLemover when (tlb_already_recv(i) && s1_fire) { 236f1fe8698SLemover tlb_already_recv(i) := false.B 237f1fe8698SLemover } 238f1fe8698SLemover when (tlb_back(i) && tlb_ready_recv(i) && !s1_fire) { 239f1fe8698SLemover tlb_already_recv(i) := true.B 240f1fe8698SLemover } 241f1fe8698SLemover fromITLB(i).ready := tlb_ready_recv(i) 242f1fe8698SLemover } 243f1fe8698SLemover assert(RegNext(Cat((0 until PortNumber).map(i => tlb_need_back(i) || !tlb_resp_valid(i))).andR(), true.B), 244f1fe8698SLemover "when tlb should not back, tlb should not resp valid") 245f1fe8698SLemover assert(RegNext(!s1_valid || Cat(tlb_need_back).orR, true.B), "when s1_valid, need at least one tlb_need_back") 246f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_need_back).orR, true.B), "when !s1_valid, all the tlb_need_back should be false") 247f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_already_recv).orR, true.B), "when !s1_valid, should not tlb_already_recv") 248f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_resp_valid).orR, true.B), "when !s1_valid, should not tlb_resp_valid") 2491d8f4dcbSJay 25003efd994Shappy-lx val tlbRespPAddr = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.paddr(0)))) 25103efd994Shappy-lx val tlbExcpPF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).pf.instr) && tlb_need_back(i))) 25203efd994Shappy-lx val tlbExcpAF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).af.instr) && tlb_need_back(i))) 253f1fe8698SLemover val tlbExcp = VecInit((0 until PortNumber).map(i => tlbExcpPF(i) || tlbExcpPF(i))) 2542a3050c2SJay 255f1fe8698SLemover val tlbRespAllValid = Cat((0 until PortNumber).map(i => !tlb_need_back(i) || tlb_resp_valid(i))).andR 256f1fe8698SLemover s1_ready := s2_ready && tlbRespAllValid || !s1_valid 257f1fe8698SLemover s1_fire := s1_valid && tlbRespAllValid && s2_ready 2581d8f4dcbSJay 25958dbdfc2SJay /** s1 hit check/tag compare */ 2601d8f4dcbSJay val s1_req_paddr = tlbRespPAddr 2611d8f4dcbSJay val s1_req_ptags = VecInit(s1_req_paddr.map(get_phy_tag(_))) 2621d8f4dcbSJay 263ccfc2e22SJay val s1_meta_ptags = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire)) 264ccfc2e22SJay val s1_meta_cohs = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(s0_fire)) 26558dbdfc2SJay val s1_meta_errors = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire)) 26658dbdfc2SJay 267ccfc2e22SJay val s1_data_cacheline = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire)) 26879b191f7SJay val s1_data_errorBits = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire)) 2691d8f4dcbSJay 2701d8f4dcbSJay val s1_tag_eq_vec = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w => s1_meta_ptags(p)(w) === s1_req_ptags(p) )))) 2711d8f4dcbSJay val s1_tag_match_vec = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_cohs(k)(w).isValid()}))) 2721d8f4dcbSJay val s1_tag_match = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector))) 2731d8f4dcbSJay 274f1fe8698SLemover val s1_port_hit = VecInit(Seq(s1_tag_match(0) && s1_valid && !tlbExcp(0), s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) )) 275f1fe8698SLemover val s1_bank_miss = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcp(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) )) 2761d8f4dcbSJay val s1_hit = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0)) 2771d8f4dcbSJay 2781d8f4dcbSJay /** choose victim cacheline */ 2791d8f4dcbSJay val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber)) 280ccfc2e22SJay val s1_victim_oh = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire)) 2811d8f4dcbSJay 2821d8f4dcbSJay val s1_victim_coh = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))}) 2831d8f4dcbSJay 2841d8f4dcbSJay assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe") 2851d8f4dcbSJay 2861d8f4dcbSJay ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)} 2871d8f4dcbSJay 2881d8f4dcbSJay 28958dbdfc2SJay /** <PERF> replace victim way number */ 29058dbdfc2SJay 2911d8f4dcbSJay (0 until nWays).map{ w => 2921d8f4dcbSJay XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10), s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0)) === w.U) 2931d8f4dcbSJay } 2941d8f4dcbSJay 2951d8f4dcbSJay (0 until nWays).map{ w => 2961d8f4dcbSJay XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10), s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0)) === w.U) 2971d8f4dcbSJay } 2981d8f4dcbSJay 2991d8f4dcbSJay (0 until nWays).map{ w => 3001d8f4dcbSJay XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1)) === w.U) 3011d8f4dcbSJay } 3021d8f4dcbSJay 3031d8f4dcbSJay (0 until nWays).map{ w => 3041d8f4dcbSJay XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1)) === w.U) 3051d8f4dcbSJay } 3061d8f4dcbSJay 3072a3050c2SJay /** 3082a3050c2SJay ****************************************************************************** 30958dbdfc2SJay * ICache Stage 2 31058dbdfc2SJay * - send request to MSHR if ICache miss 31158dbdfc2SJay * - generate secondary miss status/data registers 31258dbdfc2SJay * - response to IFU 3132a3050c2SJay ****************************************************************************** 3142a3050c2SJay */ 31558dbdfc2SJay 31658dbdfc2SJay /** s2 control */ 3171d8f4dcbSJay val s2_fetch_finish = Wire(Bool()) 3181d8f4dcbSJay 319f1fe8698SLemover val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B) 3201d8f4dcbSJay val s2_miss_available = Wire(Bool()) 3211d8f4dcbSJay 3221d8f4dcbSJay s2_ready := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available) 3231d8f4dcbSJay s2_fire := s2_valid && s2_fetch_finish && !io.respStall 3241d8f4dcbSJay 32558dbdfc2SJay /** s2 data */ 3261d8f4dcbSJay val mmio = fromPMP.map(port => port.mmio) // TODO: handle it 3271d8f4dcbSJay 328005e809bSJiuyang Liu val (s2_req_paddr , s2_req_vaddr) = (RegEnable(s1_req_paddr, s1_fire), RegEnable(s1_req_vaddr, s1_fire)) 329005e809bSJiuyang Liu val s2_req_vsetIdx = RegEnable(s1_req_vsetIdx, s1_fire) 330005e809bSJiuyang Liu val s2_req_ptags = RegEnable(s1_req_ptags, s1_fire) 331005e809bSJiuyang Liu val s2_only_first = RegEnable(s1_only_first, s1_fire) 332005e809bSJiuyang Liu val s2_double_line = RegEnable(s1_double_line, s1_fire) 333005e809bSJiuyang Liu val s2_hit = RegEnable(s1_hit , s1_fire) 334005e809bSJiuyang Liu val s2_port_hit = RegEnable(s1_port_hit, s1_fire) 335005e809bSJiuyang Liu val s2_bank_miss = RegEnable(s1_bank_miss, s1_fire) 336005e809bSJiuyang Liu val s2_waymask = RegEnable(s1_victim_oh, s1_fire) 337005e809bSJiuyang Liu val s2_victim_coh = RegEnable(s1_victim_coh, s1_fire) 338005e809bSJiuyang Liu val s2_tag_match_vec = RegEnable(s1_tag_match_vec, s1_fire) 3391d8f4dcbSJay 340f1fe8698SLemover assert(RegNext(!s2_valid || s2_req_paddr(0)(11,0) === s2_req_vaddr(0)(11,0), true.B)) 341f1fe8698SLemover 34258dbdfc2SJay /** status imply that s2 is a secondary miss (no need to resend miss request) */ 3431d8f4dcbSJay val sec_meet_vec = Wire(Vec(2, Bool())) 3441d8f4dcbSJay val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i))) 3451d8f4dcbSJay val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line) 3461d8f4dcbSJay 347005e809bSJiuyang Liu val s2_meta_errors = RegEnable(s1_meta_errors, s1_fire) 348005e809bSJiuyang Liu val s2_data_errorBits = RegEnable(s1_data_errorBits, s1_fire) 349005e809bSJiuyang Liu val s2_data_cacheline = RegEnable(s1_data_cacheline, s1_fire) 35079b191f7SJay 35179b191f7SJay val s2_data_errors = Wire(Vec(PortNumber,Vec(nWays, Bool()))) 35279b191f7SJay 35379b191f7SJay (0 until PortNumber).map{ i => 35479b191f7SJay val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W)))) 35579b191f7SJay val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W)))) 35679b191f7SJay val data_full_wayBits = VecInit((0 until nWays).map( w => 35779b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 35879b191f7SJay Cat(read_codes(w)(u), read_datas(w)(u)))))) 35979b191f7SJay val data_error_wayBits = VecInit((0 until nWays).map( w => 36079b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 36179b191f7SJay cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error )))) 36279b191f7SJay if(i == 0){ 36379b191f7SJay (0 until nWays).map{ w => 36479b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_) 36579b191f7SJay } 36679b191f7SJay } else { 36779b191f7SJay (0 until nWays).map{ w => 36879b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_) 36979b191f7SJay } 37079b191f7SJay } 37179b191f7SJay } 37279b191f7SJay 37379b191f7SJay val s2_parity_meta_error = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable)) 37479b191f7SJay val s2_parity_data_error = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable)) 37579b191f7SJay val s2_parity_error = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i))) 37679b191f7SJay 37779b191f7SJay for(i <- 0 until PortNumber){ 378e8e4462cSJay io.errors(i).valid := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 379e8e4462cSJay io.errors(i).report_to_beu := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 38079b191f7SJay io.errors(i).paddr := RegNext(RegNext(s2_req_paddr(i))) 38179b191f7SJay io.errors(i).source := DontCare 38279b191f7SJay io.errors(i).source.tag := RegNext(RegNext(s2_parity_meta_error(i))) 38379b191f7SJay io.errors(i).source.data := RegNext(s2_parity_data_error(i)) 38479b191f7SJay io.errors(i).source.l2 := false.B 38579b191f7SJay io.errors(i).opType := DontCare 38679b191f7SJay io.errors(i).opType.fetch := true.B 38779b191f7SJay } 388e8e4462cSJay XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!") 38979b191f7SJay 39079b191f7SJay 3912a25dbb4SJay /** exception and pmp logic **/ 3922a3050c2SJay //PMP Result 393f1fe8698SLemover val s2_tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(tlb_need_back(i) && s1_fire, s2_fire, false.B))) 3942a3050c2SJay val pmpExcpAF = Wire(Vec(PortNumber, Bool())) 395f1fe8698SLemover pmpExcpAF(0) := fromPMP(0).instr && s2_tlb_need_back(0) 396f1fe8698SLemover pmpExcpAF(1) := fromPMP(1).instr && s2_double_line && s2_tlb_need_back(1) 3971d8f4dcbSJay //exception information 398227f2b93SJenius //short delay exception signal 399227f2b93SJenius val s2_except_pf = RegEnable(tlbExcpPF, s1_fire) 400227f2b93SJenius val s2_except_tlb_af = RegEnable(tlbExcpAF, s1_fire) 401227f2b93SJenius //long delay exception signal 402227f2b93SJenius val s2_except_pmp_af = DataHoldBypass(pmpExcpAF, RegNext(s1_fire)) 403227f2b93SJenius // val s2_except_parity_af = VecInit(s2_parity_error(i) && RegNext(RegNext(s1_fire)) ) 404227f2b93SJenius 405227f2b93SJenius val s2_except = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_tlb_af(i)}) 406227f2b93SJenius val s2_has_except = s2_valid && (s2_except_tlb_af.reduce(_||_) || s2_except_pf.reduce(_||_)) 4071d8f4dcbSJay //MMIO 408227f2b93SJenius val s2_mmio = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_tlb_af(0) && !s2_except_pmp_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() && s2_valid 4091d8f4dcbSJay 41058dbdfc2SJay //send physical address to PMP 4111d8f4dcbSJay io.pmp.zipWithIndex.map { case (p, i) => 412de7689fcSJay p.req.valid := s2_valid && !missSwitchBit 4131d8f4dcbSJay p.req.bits.addr := s2_req_paddr(i) 4141d8f4dcbSJay p.req.bits.size := 3.U // TODO 4151d8f4dcbSJay p.req.bits.cmd := TlbCmd.exec 4161d8f4dcbSJay } 4171d8f4dcbSJay 4181d8f4dcbSJay /*** cacheline miss logic ***/ 419227f2b93SJenius val wait_idle :: wait_queue_ready :: wait_send_req :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: wait_pmp_except :: Nil = Enum(9) 4201d8f4dcbSJay val wait_state = RegInit(wait_idle) 4211d8f4dcbSJay 4221d8f4dcbSJay val port_miss_fix = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0), fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) )) 4231d8f4dcbSJay 42458dbdfc2SJay // secondary miss record registers 4252a3050c2SJay class MissSlot(implicit p: Parameters) extends ICacheBundle { 4261d8f4dcbSJay val m_vSetIdx = UInt(idxBits.W) 4271d8f4dcbSJay val m_pTag = UInt(tagBits.W) 4281d8f4dcbSJay val m_data = UInt(blockBits.W) 42958dbdfc2SJay val m_corrupt = Bool() 4301d8f4dcbSJay } 4311d8f4dcbSJay 4321d8f4dcbSJay val missSlot = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot))) 4331d8f4dcbSJay val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6) 4341d8f4dcbSJay val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) ) 4351d8f4dcbSJay val reservedRefillData = Wire(Vec(2, UInt(blockBits.W))) 4361d8f4dcbSJay 4371d8f4dcbSJay s2_miss_available := VecInit(missStateQueue.map(entry => entry === m_invalid || entry === m_wait_sec_miss)).reduce(_&&_) 4381d8f4dcbSJay 4391d8f4dcbSJay val fix_sec_miss = Wire(Vec(4, Bool())) 4401d8f4dcbSJay val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2) 4411d8f4dcbSJay val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3) 4421d8f4dcbSJay sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss )) 4431d8f4dcbSJay 4442a3050c2SJay /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/ 44542b952e2SJay val cacheline_0_hit = (s2_port_hit(0) || sec_meet_0_miss) 44642b952e2SJay val cacheline_0_miss = !s2_port_hit(0) && !sec_meet_0_miss 4471d8f4dcbSJay 44842b952e2SJay val cacheline_1_hit = (s2_port_hit(1) || sec_meet_1_miss) 44942b952e2SJay val cacheline_1_miss = !s2_port_hit(1) && !sec_meet_1_miss 45042b952e2SJay 45142b952e2SJay val only_0_miss = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio 45242b952e2SJay val only_0_hit = RegNext(s1_fire) && cacheline_0_hit && !s2_double_line && !s2_mmio 45342b952e2SJay val hit_0_hit_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_hit && s2_double_line && !s2_mmio 45442b952e2SJay val hit_0_miss_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 45542b952e2SJay val miss_0_hit_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line && !s2_has_except && !s2_mmio 45642b952e2SJay val miss_0_miss_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 45742b952e2SJay 45842b952e2SJay val hit_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_hit 45942b952e2SJay val miss_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_miss 4601d8f4dcbSJay val except_0 = RegNext(s1_fire) && s2_except(0) 4611d8f4dcbSJay 4621d8f4dcbSJay def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={ 4631d8f4dcbSJay val bit = RegInit(false.B) 4641d8f4dcbSJay when(flush) { bit := false.B } 4651d8f4dcbSJay .elsewhen(valid && !release) { bit := true.B } 4661d8f4dcbSJay .elsewhen(release) { bit := false.B } 4671d8f4dcbSJay bit || valid 4681d8f4dcbSJay } 4691d8f4dcbSJay 4702a3050c2SJay /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/ 4711d8f4dcbSJay val miss_0_hit_1_latch = holdReleaseLatch(valid = miss_0_hit_1, release = s2_fire, flush = false.B) 4721d8f4dcbSJay val miss_0_miss_1_latch = holdReleaseLatch(valid = miss_0_miss_1, release = s2_fire, flush = false.B) 4731d8f4dcbSJay val only_0_miss_latch = holdReleaseLatch(valid = only_0_miss, release = s2_fire, flush = false.B) 4741d8f4dcbSJay val hit_0_miss_1_latch = holdReleaseLatch(valid = hit_0_miss_1, release = s2_fire, flush = false.B) 4751d8f4dcbSJay 4761d8f4dcbSJay val miss_0_except_1_latch = holdReleaseLatch(valid = miss_0_except_1, release = s2_fire, flush = false.B) 4771d8f4dcbSJay val except_0_latch = holdReleaseLatch(valid = except_0, release = s2_fire, flush = false.B) 4781d8f4dcbSJay val hit_0_except_1_latch = holdReleaseLatch(valid = hit_0_except_1, release = s2_fire, flush = false.B) 4791d8f4dcbSJay 4801d8f4dcbSJay val only_0_hit_latch = holdReleaseLatch(valid = only_0_hit, release = s2_fire, flush = false.B) 4811d8f4dcbSJay val hit_0_hit_1_latch = holdReleaseLatch(valid = hit_0_hit_1, release = s2_fire, flush = false.B) 4821d8f4dcbSJay 4831d8f4dcbSJay 4841c746d3aScui fliter /*** secondary miss judgment ***/ 48558dbdfc2SJay 4861d8f4dcbSJay def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss) 4871d8f4dcbSJay 4881d8f4dcbSJay def getMissSituat(slotNum : Int, missNum : Int ) :Bool = { 489227f2b93SJenius RegNext(s1_fire) && 490227f2b93SJenius RegNext(missSlot(slotNum).m_vSetIdx === s1_req_vsetIdx(missNum)) && 491227f2b93SJenius RegNext(missSlot(slotNum).m_pTag === s1_req_ptags(missNum)) && 492227f2b93SJenius !s2_port_hit(missNum) && 493227f2b93SJenius waitSecondComeIn(missStateQueue(slotNum)) 4941d8f4dcbSJay } 4951d8f4dcbSJay 4961d8f4dcbSJay val miss_0_s2_0 = getMissSituat(slotNum = 0, missNum = 0) 4971d8f4dcbSJay val miss_0_s2_1 = getMissSituat(slotNum = 0, missNum = 1) 4981d8f4dcbSJay val miss_1_s2_0 = getMissSituat(slotNum = 1, missNum = 0) 4991d8f4dcbSJay val miss_1_s2_1 = getMissSituat(slotNum = 1, missNum = 1) 5001d8f4dcbSJay 5011d8f4dcbSJay val miss_0_s2_0_latch = holdReleaseLatch(valid = miss_0_s2_0, release = s2_fire, flush = false.B) 5021d8f4dcbSJay val miss_0_s2_1_latch = holdReleaseLatch(valid = miss_0_s2_1, release = s2_fire, flush = false.B) 5031d8f4dcbSJay val miss_1_s2_0_latch = holdReleaseLatch(valid = miss_1_s2_0, release = s2_fire, flush = false.B) 5041d8f4dcbSJay val miss_1_s2_1_latch = holdReleaseLatch(valid = miss_1_s2_1, release = s2_fire, flush = false.B) 5051d8f4dcbSJay 5061d8f4dcbSJay 5071d8f4dcbSJay val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1) 5081d8f4dcbSJay val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3) 5091d8f4dcbSJay val slot_slove = VecInit(Seq(slot_0_solve, slot_1_solve)) 5101d8f4dcbSJay 5111d8f4dcbSJay fix_sec_miss := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch)) 5121d8f4dcbSJay 51358dbdfc2SJay /*** reserved data for secondary miss ***/ 51458dbdfc2SJay 5151d8f4dcbSJay reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1) 5161d8f4dcbSJay reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1) 5171d8f4dcbSJay 51858dbdfc2SJay /*** miss state machine ***/ 5192f12ee53SJenius def only_pmp_af(portNum: Int) = s2_except_pmp_af(portNum) && !s2_port_hit(portNum) && !s2_except(portNum) && s2_valid 52058dbdfc2SJay 5211d8f4dcbSJay switch(wait_state){ 5221d8f4dcbSJay is(wait_idle){ 5234a9944cbSJenius when(only_pmp_af(0) || only_pmp_af(1) || s2_mmio){ 524227f2b93SJenius //should not send req to MissUnit when there is an access exception in PMP 525227f2b93SJenius //But to avoid using pmp exception in control signal (like s2_fire), should delay 1 cycle. 526227f2b93SJenius //NOTE: pmp exception cache line also could hit in ICache, but the result is meaningless. Just give the exception signals. 527227f2b93SJenius wait_state := wait_finish 528227f2b93SJenius }.elsewhen(miss_0_except_1_latch){ 5291d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 5301d8f4dcbSJay }.elsewhen( only_0_miss_latch || miss_0_hit_1_latch){ 5311d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 5321d8f4dcbSJay }.elsewhen(hit_0_miss_1_latch){ 5331d8f4dcbSJay wait_state := Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle ) 5341d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 5351d8f4dcbSJay wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle) 5361d8f4dcbSJay } 5371d8f4dcbSJay } 5381d8f4dcbSJay 5391d8f4dcbSJay is(wait_queue_ready){ 5401d8f4dcbSJay wait_state := wait_send_req 5411d8f4dcbSJay } 5421d8f4dcbSJay 5431d8f4dcbSJay is(wait_send_req) { 5441d8f4dcbSJay when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){ 5451d8f4dcbSJay wait_state := wait_one_resp 5461d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 5471d8f4dcbSJay wait_state := wait_two_resp 5481d8f4dcbSJay } 5491d8f4dcbSJay } 5501d8f4dcbSJay 5511d8f4dcbSJay is(wait_one_resp) { 5521d8f4dcbSJay when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){ 5531d8f4dcbSJay wait_state := wait_finish 5541d8f4dcbSJay }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){ 5551d8f4dcbSJay wait_state := wait_finish 5561d8f4dcbSJay } 5571d8f4dcbSJay } 5581d8f4dcbSJay 5591d8f4dcbSJay is(wait_two_resp) { 5601d8f4dcbSJay when(fromMSHR(0).fire() && fromMSHR(1).fire()){ 5611d8f4dcbSJay wait_state := wait_finish 5621d8f4dcbSJay }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){ 5631d8f4dcbSJay wait_state := wait_0_resp 5641d8f4dcbSJay }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){ 5651d8f4dcbSJay wait_state := wait_1_resp 5661d8f4dcbSJay } 5671d8f4dcbSJay } 5681d8f4dcbSJay 5691d8f4dcbSJay is(wait_0_resp) { 5701d8f4dcbSJay when(fromMSHR(0).fire()){ 5711d8f4dcbSJay wait_state := wait_finish 5721d8f4dcbSJay } 5731d8f4dcbSJay } 5741d8f4dcbSJay 5751d8f4dcbSJay is(wait_1_resp) { 5761d8f4dcbSJay when(fromMSHR(1).fire()){ 5771d8f4dcbSJay wait_state := wait_finish 5781d8f4dcbSJay } 5791d8f4dcbSJay } 5801d8f4dcbSJay 5812a25dbb4SJay is(wait_finish) {when(s2_fire) {wait_state := wait_idle } 5821d8f4dcbSJay } 5831d8f4dcbSJay } 5841d8f4dcbSJay 5851d8f4dcbSJay 58658dbdfc2SJay /*** send request to MissUnit ***/ 58758dbdfc2SJay 5881d8f4dcbSJay (0 until 2).map { i => 5891d8f4dcbSJay if(i == 1) toMSHR(i).valid := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio 5901d8f4dcbSJay else toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio 5911d8f4dcbSJay toMSHR(i).bits.paddr := s2_req_paddr(i) 5921d8f4dcbSJay toMSHR(i).bits.vaddr := s2_req_vaddr(i) 5931d8f4dcbSJay toMSHR(i).bits.waymask := s2_waymask(i) 5941d8f4dcbSJay toMSHR(i).bits.coh := s2_victim_coh(i) 5951d8f4dcbSJay 5961d8f4dcbSJay 5971d8f4dcbSJay when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){ 5981d8f4dcbSJay missStateQueue(i) := m_valid 5991d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 6001d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 6011d8f4dcbSJay } 6021d8f4dcbSJay 6031d8f4dcbSJay when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){ 6041d8f4dcbSJay missStateQueue(i) := m_refilled 6051d8f4dcbSJay missSlot(i).m_data := fromMSHR(i).bits.data 60658dbdfc2SJay missSlot(i).m_corrupt := fromMSHR(i).bits.corrupt 6071d8f4dcbSJay } 6081d8f4dcbSJay 6091d8f4dcbSJay 6101d8f4dcbSJay when(s2_fire && missStateQueue(i) === m_refilled){ 6111d8f4dcbSJay missStateQueue(i) := m_wait_sec_miss 6121d8f4dcbSJay } 6131d8f4dcbSJay 6142a3050c2SJay /*** Only the first cycle to check whether meet the secondary miss ***/ 6151d8f4dcbSJay when(missStateQueue(i) === m_wait_sec_miss){ 6162a3050c2SJay /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/ 6171d8f4dcbSJay when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) { 6181d8f4dcbSJay missStateQueue(i) := m_invalid 6191d8f4dcbSJay } 6202a3050c2SJay /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/ 6211d8f4dcbSJay .elsewhen((slot_slove(i) && !s2_fire && s2_valid) || (s2_valid && !slot_slove(i) && !s2_fire) ){ 6221d8f4dcbSJay missStateQueue(i) := m_check_final 6231d8f4dcbSJay } 6241d8f4dcbSJay } 6251d8f4dcbSJay 6261d8f4dcbSJay when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){ 6271d8f4dcbSJay missStateQueue(i) := m_valid 6281d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 6291d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 6301d8f4dcbSJay }.elsewhen(missStateQueue(i) === m_check_final) { 6311d8f4dcbSJay missStateQueue(i) := m_invalid 6321d8f4dcbSJay } 6331d8f4dcbSJay } 6341d8f4dcbSJay 635f1fe8698SLemover io.prefetchEnable := false.B 636f1fe8698SLemover io.prefetchDisable := false.B 6377052722fSJay when(toMSHR.map(_.valid).reduce(_||_)){ 6387052722fSJay missSwitchBit := true.B 639a108d429SJay io.prefetchEnable := true.B 6407052722fSJay }.elsewhen(missSwitchBit && s2_fetch_finish){ 6417052722fSJay missSwitchBit := false.B 642a108d429SJay io.prefetchDisable := true.B 6437052722fSJay } 6447052722fSJay 645a108d429SJay 646a8fabd82SJenius val miss_all_fix = wait_state === wait_finish 647227f2b93SJenius 648227f2b93SJenius s2_fetch_finish := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch) 6491d8f4dcbSJay 65058dbdfc2SJay /** update replacement status register: 0 is hit access/ 1 is miss access */ 6511d8f4dcbSJay (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) => 65261e1db30SJay t_s(0) := s2_req_vsetIdx(i) 65361e1db30SJay t_w(0).valid := s2_valid && s2_port_hit(i) 65461e1db30SJay t_w(0).bits := OHToUInt(s2_tag_match_vec(i)) 6551d8f4dcbSJay 6561d8f4dcbSJay t_s(1) := s2_req_vsetIdx(i) 6571d8f4dcbSJay t_w(1).valid := s2_valid && !s2_port_hit(i) 6581d8f4dcbSJay t_w(1).bits := OHToUInt(s2_waymask(i)) 6591d8f4dcbSJay } 6601d8f4dcbSJay 6613fbf8eafSJenius //** use hit one-hot select data 6623fbf8eafSJenius val s2_hit_datas = VecInit(s2_data_cacheline.zipWithIndex.map { case(bank, i) => 6633fbf8eafSJenius val port_hit_data = Mux1H(s2_tag_match_vec(i).asUInt, bank) 6643fbf8eafSJenius port_hit_data 6653fbf8eafSJenius }) 6663fbf8eafSJenius 6671d8f4dcbSJay val s2_datas = Wire(Vec(2, UInt(blockBits.W))) 6681d8f4dcbSJay 6691d8f4dcbSJay s2_datas.zipWithIndex.map{case(bank,i) => 6701d8f4dcbSJay if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))) 6711d8f4dcbSJay else bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))) 6721d8f4dcbSJay } 6731d8f4dcbSJay 67458dbdfc2SJay /** response to IFU */ 6751d8f4dcbSJay 6761d8f4dcbSJay (0 until PortNumber).map{ i => 6771d8f4dcbSJay if(i ==0) toIFU(i).valid := s2_fire 6781d8f4dcbSJay else toIFU(i).valid := s2_fire && s2_double_line 6791d8f4dcbSJay toIFU(i).bits.readData := s2_datas(i) 6801d8f4dcbSJay toIFU(i).bits.paddr := s2_req_paddr(i) 6811d8f4dcbSJay toIFU(i).bits.vaddr := s2_req_vaddr(i) 6821d8f4dcbSJay toIFU(i).bits.tlbExcp.pageFault := s2_except_pf(i) 683227f2b93SJenius toIFU(i).bits.tlbExcp.accessFault := s2_except_tlb_af(i) || missSlot(i).m_corrupt || s2_except_pmp_af(i) 684227f2b93SJenius toIFU(i).bits.tlbExcp.mmio := s2_mmio 6859ef181f4SWilliam Wang 6869ef181f4SWilliam Wang when(RegNext(s2_fire && missSlot(i).m_corrupt)){ 6879ef181f4SWilliam Wang io.errors(i).valid := true.B 6880f59c834SWilliam Wang io.errors(i).report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 6890f59c834SWilliam Wang io.errors(i).paddr := RegNext(s2_req_paddr(i)) 6909ef181f4SWilliam Wang io.errors(i).source.tag := false.B 6919ef181f4SWilliam Wang io.errors(i).source.data := false.B 6929ef181f4SWilliam Wang io.errors(i).source.l2 := true.B 6939ef181f4SWilliam Wang } 6941d8f4dcbSJay } 6951d8f4dcbSJay 696a108d429SJay io.perfInfo.only_0_hit := only_0_hit_latch 6971d8f4dcbSJay io.perfInfo.only_0_miss := only_0_miss_latch 6981d8f4dcbSJay io.perfInfo.hit_0_hit_1 := hit_0_hit_1_latch 6991d8f4dcbSJay io.perfInfo.hit_0_miss_1 := hit_0_miss_1_latch 7001d8f4dcbSJay io.perfInfo.miss_0_hit_1 := miss_0_hit_1_latch 7011d8f4dcbSJay io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch 702a108d429SJay io.perfInfo.hit_0_except_1 := hit_0_except_1_latch 703a108d429SJay io.perfInfo.miss_0_except_1 := miss_0_except_1_latch 704a108d429SJay io.perfInfo.except_0 := except_0_latch 7051d8f4dcbSJay io.perfInfo.bank_hit(0) := only_0_miss_latch || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch 7061d8f4dcbSJay io.perfInfo.bank_hit(1) := miss_0_hit_1_latch || hit_0_hit_1_latch 707a108d429SJay io.perfInfo.hit := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch 70858dbdfc2SJay 70958dbdfc2SJay /** <PERF> fetch bubble generated by icache miss*/ 71058dbdfc2SJay 71100240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 71258dbdfc2SJay 7131d8f4dcbSJay} 714