xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision afa866b17fff8ad30c0f66b938c198e92dcbe9ae)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters
201d8f4dcbSJayimport chisel3._
211d8f4dcbSJayimport chisel3.util._
22*afa866b1Sguohongyuimport difftest.DifftestRefillEvent
231d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates
241d8f4dcbSJayimport xiangshan._
251d8f4dcbSJayimport xiangshan.cache.mmu._
261d8f4dcbSJayimport utils._
273c02ee8fSwakafaimport utility._
281d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29f22cf846SJeniusimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle}
301d8f4dcbSJay
311d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle
321d8f4dcbSJay{
331d8f4dcbSJay  val vaddr  = UInt(VAddrBits.W)
341d8f4dcbSJay  def vsetIdx = get_idx(vaddr)
351d8f4dcbSJay}
361d8f4dcbSJay
371d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle
381d8f4dcbSJay{
391d8f4dcbSJay  val vaddr    = UInt(VAddrBits.W)
40dc270d3bSJenius  val registerData = UInt(blockBits.W)
41dc270d3bSJenius  val sramData = UInt(blockBits.W)
42dc270d3bSJenius  val select   = Bool()
431d8f4dcbSJay  val paddr    = UInt(PAddrBits.W)
441d8f4dcbSJay  val tlbExcp  = new Bundle{
451d8f4dcbSJay    val pageFault = Bool()
461d8f4dcbSJay    val accessFault = Bool()
471d8f4dcbSJay    val mmio = Bool()
481d8f4dcbSJay  }
491d8f4dcbSJay}
501d8f4dcbSJay
511d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle
521d8f4dcbSJay{
53c5c5edaeSJenius  val req  = Flipped(Decoupled(new FtqToICacheRequestBundle))
54c5c5edaeSJenius  val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
551d8f4dcbSJay}
561d8f4dcbSJay
571d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{
58afed18b5SJenius  val toIMeta       = DecoupledIO(new ICacheReadBundle)
591d8f4dcbSJay  val fromIMeta     = Input(new ICacheMetaRespBundle)
601d8f4dcbSJay}
611d8f4dcbSJay
621d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{
632da4ac8cSJenius  val toIData       = DecoupledIO(Vec(partWayNum, new ICacheReadBundle))
641d8f4dcbSJay  val fromIData     = Input(new ICacheDataRespBundle)
651d8f4dcbSJay}
661d8f4dcbSJay
671d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{
681d8f4dcbSJay  val toMSHR        = Decoupled(new ICacheMissReq)
691d8f4dcbSJay  val fromMSHR      = Flipped(ValidIO(new ICacheMissResp))
701d8f4dcbSJay}
711d8f4dcbSJay
721d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{
731d8f4dcbSJay  val req  = Valid(new PMPReqBundle())
741d8f4dcbSJay  val resp = Input(new PMPRespBundle())
751d8f4dcbSJay}
761d8f4dcbSJay
771d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{
781d8f4dcbSJay  val only_0_hit     = Bool()
791d8f4dcbSJay  val only_0_miss    = Bool()
801d8f4dcbSJay  val hit_0_hit_1    = Bool()
811d8f4dcbSJay  val hit_0_miss_1   = Bool()
821d8f4dcbSJay  val miss_0_hit_1   = Bool()
831d8f4dcbSJay  val miss_0_miss_1  = Bool()
84a108d429SJay  val hit_0_except_1 = Bool()
85a108d429SJay  val miss_0_except_1 = Bool()
86a108d429SJay  val except_0       = Bool()
871d8f4dcbSJay  val bank_hit       = Vec(2,Bool())
881d8f4dcbSJay  val hit            = Bool()
891d8f4dcbSJay}
901d8f4dcbSJay
911d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
922a3050c2SJay  /*** internal interface ***/
931d8f4dcbSJay  val metaArray   = new ICacheMetaReqBundle
941d8f4dcbSJay  val dataArray   = new ICacheDataReqBundle
95b1ded4e8Sguohongyu  /** prefetch io */
96b1ded4e8Sguohongyu  val iprefetchBuf = Flipped(new IPFBufferRead)
97b1ded4e8Sguohongyu  val PIQ          = Flipped(Vec(nPrefetchEntries,new PIQToMainPipe))
98b1ded4e8Sguohongyu  val IPFBufMove   = Flipped(new IPFBufferMove)
99b1ded4e8Sguohongyu  val mainPipeMissInfo = new MainPipeMissInfo()
100974a902cSguohongyu  val missSlotInfo = Vec(PortNumber, ValidIO(new MainPipeToPrefetchPipe))
101b1ded4e8Sguohongyu
1021d8f4dcbSJay  val mshr        = Vec(PortNumber, new ICacheMSHRBundle)
10358dbdfc2SJay  val errors      = Output(Vec(PortNumber, new L1CacheErrorInfo))
1042a3050c2SJay  /*** outside interface ***/
105c5c5edaeSJenius  //val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
106c5c5edaeSJenius  /* when ftq.valid is high in T + 1 cycle
107c5c5edaeSJenius   * the ftq component must be valid in T cycle
108c5c5edaeSJenius   */
109c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
1101d8f4dcbSJay  val pmp         = Vec(PortNumber, new ICachePMPBundle)
111f1fe8698SLemover  val itlb        = Vec(PortNumber, new TlbRequestIO)
1121d8f4dcbSJay  val respStall   = Input(Bool())
1131d8f4dcbSJay  val perfInfo = Output(new ICachePerfInfo)
11458dbdfc2SJay
115a108d429SJay  val prefetchEnable = Output(Bool())
116a108d429SJay  val prefetchDisable = Output(Bool())
117ecccf78fSJay  val csr_parity_enable = Input(Bool())
118ecccf78fSJay
1191d8f4dcbSJay}
1201d8f4dcbSJay
1211d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule
1221d8f4dcbSJay{
1231d8f4dcbSJay  val io = IO(new ICacheMainPipeInterface)
1241d8f4dcbSJay
12558dbdfc2SJay  /** Input/Output port */
126c5c5edaeSJenius  val (fromFtq, toIFU)    = (io.fetch.req, io.fetch.resp)
1272a3050c2SJay  val (toMeta, metaResp)  = (io.metaArray.toIMeta, io.metaArray.fromIMeta)
1282a3050c2SJay  val (toData, dataResp)  = (io.dataArray.toIData,  io.dataArray.fromIData)
129b1ded4e8Sguohongyu  val (toIPF,  fromIPF)   = (io.iprefetchBuf.req,   io.iprefetchBuf.resp)
1301d8f4dcbSJay  val (toMSHR, fromMSHR)  = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR))
1311d8f4dcbSJay  val (toITLB, fromITLB)  = (io.itlb.map(_.req), io.itlb.map(_.resp))
1321d8f4dcbSJay  val (toPMP,  fromPMP)   = (io.pmp.map(_.req), io.pmp.map(_.resp))
133b1ded4e8Sguohongyu  val fromPIQ             = io.PIQ.map(_.info)
134b1ded4e8Sguohongyu  val IPFBufferMove       = io.IPFBufMove
135974a902cSguohongyu  val missSlotInfo        = io.missSlotInfo
136b1ded4e8Sguohongyu  val mainPipeMissInfo    = io.mainPipeMissInfo
137b1ded4e8Sguohongyu
138c3b763d0SYinan Xu  io.itlb.foreach(_.req_kill := false.B)
1391d8f4dcbSJay
140b1ded4e8Sguohongyu
141c5c5edaeSJenius  //Ftq RegNext Register
142b004fa13SJenius  val fromFtqReq = fromFtq.bits.pcMemRead
143c5c5edaeSJenius
14458dbdfc2SJay  /** pipeline control signal */
145f1fe8698SLemover  val s1_ready, s2_ready = Wire(Bool())
146f1fe8698SLemover  val s0_fire,  s1_fire , s2_fire  = Wire(Bool())
1471d8f4dcbSJay
1487052722fSJay  val missSwitchBit = RegInit(false.B)
1497052722fSJay
15058dbdfc2SJay  /** replacement status register */
15158dbdfc2SJay  val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W))))
15258dbdfc2SJay  val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) )
15358dbdfc2SJay
1542a3050c2SJay  /**
1552a3050c2SJay    ******************************************************************************
15658dbdfc2SJay    * ICache Stage 0
15758dbdfc2SJay    * - send req to ITLB and wait for tlb miss fixing
15858dbdfc2SJay    * - send req to Meta/Data SRAM
1592a3050c2SJay    ******************************************************************************
1602a3050c2SJay    */
1612a3050c2SJay
16258dbdfc2SJay  /** s0 control */
163c5c5edaeSJenius  val s0_valid       = fromFtq.valid
164f56177cbSJenius  val s0_req_vaddr   = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart)))
165f56177cbSJenius  val s0_req_vsetIdx = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr(i).map(get_idx(_))))
166dc270d3bSJenius  val s0_only_first  = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && !fromFtqReq(i).crossCacheline)
167dc270d3bSJenius  val s0_double_line = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) &&  fromFtqReq(i).crossCacheline)
1681d8f4dcbSJay
169f1fe8698SLemover  val s0_final_valid        = s0_valid
170fd0ecf27SLingrui98  val s0_final_vaddr        = s0_req_vaddr.head
171fd0ecf27SLingrui98  val s0_final_vsetIdx      = s0_req_vsetIdx.head
172fd0ecf27SLingrui98  val s0_final_only_first   = s0_only_first.head
173fd0ecf27SLingrui98  val s0_final_double_line  = s0_double_line.head
17461e1db30SJay
17558dbdfc2SJay  /** SRAM request */
176f56177cbSJenius  //0 -> metaread, 1,2,3 -> data, 3 -> code 4 -> itlb
17738160951Sguohongyu  // TODO: it seems like 0,1,2,3 -> dataArray(data); 3 -> dataArray(code); 0 -> metaArray; 4 -> itlb
178f56177cbSJenius  val ftq_req_to_data_doubleline  = s0_double_line.init
179f56177cbSJenius  val ftq_req_to_data_vset_idx    = s0_req_vsetIdx.init
180dc270d3bSJenius  val ftq_req_to_data_valid       = fromFtq.bits.readValid.init
181f56177cbSJenius
182f56177cbSJenius  val ftq_req_to_meta_doubleline  = s0_double_line.head
183f56177cbSJenius  val ftq_req_to_meta_vset_idx    = s0_req_vsetIdx.head
184f56177cbSJenius
185f56177cbSJenius  val ftq_req_to_itlb_only_first  = s0_only_first.last
186f56177cbSJenius  val ftq_req_to_itlb_doubleline  = s0_double_line.last
187f56177cbSJenius  val ftq_req_to_itlb_vaddr       = s0_req_vaddr.last
188f56177cbSJenius  val ftq_req_to_itlb_vset_idx    = s0_req_vsetIdx.last
189f56177cbSJenius
190f56177cbSJenius
191fd0ecf27SLingrui98  for(i <- 0 until partWayNum) {
192dc270d3bSJenius    toData.valid                  := ftq_req_to_data_valid(i) && !missSwitchBit
193f56177cbSJenius    toData.bits(i).isDoubleLine   := ftq_req_to_data_doubleline(i)
194f56177cbSJenius    toData.bits(i).vSetIdx        := ftq_req_to_data_vset_idx(i)
1951d8f4dcbSJay  }
196afed18b5SJenius
197afed18b5SJenius  toMeta.valid               := s0_valid && !missSwitchBit
198f56177cbSJenius  toMeta.bits.isDoubleLine   := ftq_req_to_meta_doubleline
199f56177cbSJenius  toMeta.bits.vSetIdx        := ftq_req_to_meta_vset_idx
200afed18b5SJenius
201afed18b5SJenius
202b127c1edSJay  toITLB(0).valid         := s0_valid
2032a3050c2SJay  toITLB(0).bits.size     := 3.U // TODO: fix the size
204f56177cbSJenius  toITLB(0).bits.vaddr    := ftq_req_to_itlb_vaddr(0)
205f56177cbSJenius  toITLB(0).bits.debug.pc := ftq_req_to_itlb_vaddr(0)
2062a3050c2SJay
207f56177cbSJenius  toITLB(1).valid         := s0_valid && ftq_req_to_itlb_doubleline
2082a3050c2SJay  toITLB(1).bits.size     := 3.U // TODO: fix the size
209f56177cbSJenius  toITLB(1).bits.vaddr    := ftq_req_to_itlb_vaddr(1)
210f56177cbSJenius  toITLB(1).bits.debug.pc := ftq_req_to_itlb_vaddr(1)
21191df15e5SJay
2122a3050c2SJay  toITLB.map{port =>
2132a3050c2SJay    port.bits.cmd                 := TlbCmd.exec
2148744445eSMaxpicca-Li    port.bits.memidx              := DontCare
215f1fe8698SLemover    port.bits.debug.robIdx        := DontCare
216b52348aeSWilliam Wang    port.bits.no_translate        := false.B
2172a3050c2SJay    port.bits.debug.isFirstIssue  := DontCare
2182a3050c2SJay  }
2192a3050c2SJay
220f1fe8698SLemover  /** ITLB & ICACHE sync case
221f1fe8698SLemover   * when icache is not ready, but itlb is ready
222f1fe8698SLemover   * because itlb is non-block, then the req will take the port
223f1fe8698SLemover   * then itlb will unset the ready?? itlb is wrongly blocked.
224f1fe8698SLemover   * Solution: maybe give itlb a signal to tell whether acquire the slot?
225f1fe8698SLemover   */
2262a3050c2SJay
227f1fe8698SLemover  val itlb_can_go    = toITLB(0).ready && toITLB(1).ready
228afed18b5SJenius  val icache_can_go  = toData.ready && toMeta.ready
229f1fe8698SLemover  val pipe_can_go    = !missSwitchBit && s1_ready
230f1fe8698SLemover  val s0_can_go      = itlb_can_go && icache_can_go && pipe_can_go
231f1fe8698SLemover  val s0_fetch_fire  = s0_valid && s0_can_go
232f1fe8698SLemover  s0_fire        := s0_fetch_fire
233f1fe8698SLemover  toITLB.map{port => port.bits.kill := !icache_can_go || !pipe_can_go}
2347052722fSJay
2357052722fSJay  //TODO: fix GTimer() condition
236c5c5edaeSJenius  fromFtq.ready := s0_can_go
237f1fe8698SLemover
2382a3050c2SJay  /**
2392a3050c2SJay    ******************************************************************************
24058dbdfc2SJay    * ICache Stage 1
24158dbdfc2SJay    * - get tlb resp data (exceptiong info and physical addresses)
24258dbdfc2SJay    * - get Meta/Data SRAM read responses (latched for pipeline stop)
24358dbdfc2SJay    * - tag compare/hit check
2442a3050c2SJay    ******************************************************************************
2452a3050c2SJay    */
2461d8f4dcbSJay
24758dbdfc2SJay  /** s1 control */
2481d8f4dcbSJay
249f1fe8698SLemover  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B)
2501d8f4dcbSJay
251005e809bSJiuyang Liu  val s1_req_vaddr   = RegEnable(s0_final_vaddr, s0_fire)
252005e809bSJiuyang Liu  val s1_req_vsetIdx = RegEnable(s0_final_vsetIdx, s0_fire)
253005e809bSJiuyang Liu  val s1_only_first  = RegEnable(s0_final_only_first, s0_fire)
254005e809bSJiuyang Liu  val s1_double_line = RegEnable(s0_final_double_line, s0_fire)
255b1ded4e8Sguohongyu  val s1_wait        = Wire(Bool())
2561d8f4dcbSJay
25758dbdfc2SJay  /** tlb response latch for pipeline stop */
258f1fe8698SLemover  val tlb_back = fromITLB.map(_.fire())
259f1fe8698SLemover  val tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(s0_fire && toITLB(i).fire(), s1_fire, false.B)))
260f1fe8698SLemover  val tlb_already_recv = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
261f1fe8698SLemover  val tlb_ready_recv = VecInit((0 until PortNumber).map(i => RegNext(s0_fire, false.B) || (s1_valid && !tlb_already_recv(i))))
262f1fe8698SLemover  val tlb_resp_valid = Wire(Vec(2, Bool()))
263f1fe8698SLemover  for (i <- 0 until PortNumber) {
264f1fe8698SLemover    tlb_resp_valid(i) := tlb_already_recv(i) || (tlb_ready_recv(i) && tlb_back(i))
265f1fe8698SLemover    when (tlb_already_recv(i) && s1_fire) {
266f1fe8698SLemover      tlb_already_recv(i) := false.B
267f1fe8698SLemover    }
268f1fe8698SLemover    when (tlb_back(i) && tlb_ready_recv(i) && !s1_fire) {
269f1fe8698SLemover      tlb_already_recv(i) := true.B
270f1fe8698SLemover    }
271f1fe8698SLemover    fromITLB(i).ready := tlb_ready_recv(i)
272f1fe8698SLemover  }
273f1fe8698SLemover  assert(RegNext(Cat((0 until PortNumber).map(i => tlb_need_back(i) || !tlb_resp_valid(i))).andR(), true.B),
274f1fe8698SLemover    "when tlb should not back, tlb should not resp valid")
275f1fe8698SLemover  assert(RegNext(!s1_valid || Cat(tlb_need_back).orR, true.B), "when s1_valid, need at least one tlb_need_back")
276f1fe8698SLemover  assert(RegNext(s1_valid || !Cat(tlb_need_back).orR, true.B), "when !s1_valid, all the tlb_need_back should be false")
277f1fe8698SLemover  assert(RegNext(s1_valid || !Cat(tlb_already_recv).orR, true.B), "when !s1_valid, should not tlb_already_recv")
278f1fe8698SLemover  assert(RegNext(s1_valid || !Cat(tlb_resp_valid).orR, true.B), "when !s1_valid, should not tlb_resp_valid")
2791d8f4dcbSJay
28003efd994Shappy-lx  val tlbRespPAddr = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.paddr(0))))
28103efd994Shappy-lx  val tlbExcpPF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).pf.instr) && tlb_need_back(i)))
28203efd994Shappy-lx  val tlbExcpAF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).af.instr) && tlb_need_back(i)))
283f1fe8698SLemover  val tlbExcp = VecInit((0 until PortNumber).map(i => tlbExcpPF(i) || tlbExcpPF(i)))
2842a3050c2SJay
285f1fe8698SLemover  val tlbRespAllValid = Cat((0 until PortNumber).map(i => !tlb_need_back(i) || tlb_resp_valid(i))).andR
286b1ded4e8Sguohongyu  s1_ready := s2_ready && tlbRespAllValid && !s1_wait  || !s1_valid
287b1ded4e8Sguohongyu  s1_fire  := s1_valid && tlbRespAllValid && s2_ready && !s1_wait
2881d8f4dcbSJay
28958dbdfc2SJay  /** s1 hit check/tag compare */
2901d8f4dcbSJay  val s1_req_paddr              = tlbRespPAddr
2911d8f4dcbSJay  val s1_req_ptags              = VecInit(s1_req_paddr.map(get_phy_tag(_)))
2921d8f4dcbSJay
293ccfc2e22SJay  val s1_meta_ptags              = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire))
29460672d5eSguohongyu  val s1_meta_valids             = ResultHoldBypass(data = metaResp.entryValid, valid = RegNext(s0_fire))
29558dbdfc2SJay  val s1_meta_errors             = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire))
29658dbdfc2SJay
297ccfc2e22SJay  val s1_data_cacheline          = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire))
29879b191f7SJay  val s1_data_errorBits          = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire))
2991d8f4dcbSJay
3001d8f4dcbSJay  val s1_tag_eq_vec        = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w =>  s1_meta_ptags(p)(w) ===  s1_req_ptags(p) ))))
30160672d5eSguohongyu  val s1_tag_match_vec     = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_valids(k)(w) /*s1_meta_cohs(k)(w).isValid()*/})))
3021d8f4dcbSJay  val s1_tag_match         = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector)))
3031d8f4dcbSJay
304f1fe8698SLemover  val s1_port_hit          = VecInit(Seq(s1_tag_match(0) && s1_valid  && !tlbExcp(0),  s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) ))
305f1fe8698SLemover  val s1_bank_miss         = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcp(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) ))
3061d8f4dcbSJay  val s1_hit               = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0))
3071d8f4dcbSJay
3081d8f4dcbSJay  /** choose victim cacheline */
3095b0cc873Sguohongyu  val replacers       = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber))
3105b0cc873Sguohongyu  val s1_victim_oh    = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)(highestIdxBit, 1)))}), valid = RegNext(s0_fire))
3111d8f4dcbSJay
3121d8f4dcbSJay
31340c35714Sguohongyu  when(s1_fire){
31440c35714Sguohongyu    when (!(PopCount(s1_tag_match_vec(0)) <= 1.U && (PopCount(s1_tag_match_vec(1)) <= 1.U || !s1_double_line))) {
31540c35714Sguohongyu      printf("Multiple hit in main pipe\n")
31640c35714Sguohongyu    }
31740c35714Sguohongyu//    assert(PopCount(s1_tag_match_vec(0)) <= 1.U && (PopCount(s1_tag_match_vec(1)) <= 1.U || !s1_double_line),
31840c35714Sguohongyu//      "Multiple hit in main pipe, port0:is=%d,ptag=0x%x,vidx=0x%x,vaddr=0x%x port1:is=%d,ptag=0x%x,vidx=0x%x,vaddr=0x%x ",
31940c35714Sguohongyu//      PopCount(s1_tag_match_vec(0)) > 1.U,s1_req_ptags(0), get_idx(s1_req_vaddr(0)), s1_req_vaddr(0),
32040c35714Sguohongyu//      PopCount(s1_tag_match_vec(1)) > 1.U && s1_double_line, s1_req_ptags(1), get_idx(s1_req_vaddr(1)), s1_req_vaddr(1))
321ff1018c6SJenius  }
3221d8f4dcbSJay
3231d8f4dcbSJay  ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)}
3241d8f4dcbSJay
325b1ded4e8Sguohongyu  IPFBufferMove.waymask := UIntToOH(replacers(0).way(IPFBufferMove.vsetIdx))
326b1ded4e8Sguohongyu  /** check ipf */
327b1ded4e8Sguohongyu  toIPF(0).valid := s1_valid && tlb_resp_valid(0)
328b1ded4e8Sguohongyu  toIPF(1).valid := s1_valid && s1_double_line && tlb_resp_valid(1)
329b1ded4e8Sguohongyu  (0 until PortNumber).foreach { i =>
330b1ded4e8Sguohongyu    toIPF(i).bits.vaddr := s1_req_vaddr(i)
331b1ded4e8Sguohongyu    toIPF(i).bits.paddr := s1_req_paddr(i)
332b1ded4e8Sguohongyu  }
333b1ded4e8Sguohongyu  val s1_ipf_hit = VecInit((0 until PortNumber).map(i => toIPF(i).valid && fromIPF(i).valid && fromIPF(i).bits.ipf_hit)) // check in same cycle
334b1ded4e8Sguohongyu  val s1_ipf_hit_latch = VecInit((0 until PortNumber).map(i => holdReleaseLatch(valid = s1_ipf_hit(i), release = s1_fire, flush = false.B))) // when ipf return hit data, latch it!
335b1ded4e8Sguohongyu  val s1_ipf_data = VecInit((0 until PortNumber).map(i => ResultHoldBypass(data = fromIPF(i).bits.cacheline, valid = s1_ipf_hit(i))))
336b1ded4e8Sguohongyu
337b1ded4e8Sguohongyu  /** check in PIQ, if hit, wait until prefetch port hit */
338b1ded4e8Sguohongyu  //TODO: move this to PIQ
339b1ded4e8Sguohongyu  val PIQ_hold_res = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
340b1ded4e8Sguohongyu  fromPIQ.foreach(_.ready := true.B)
341b1ded4e8Sguohongyu  val PIQ_hit_oh = VecInit((0 until PortNumber).map(i =>
342b1ded4e8Sguohongyu    VecInit(fromPIQ.map(entry => entry.valid &&
343b1ded4e8Sguohongyu      entry.bits.vSetIdx === s1_req_vsetIdx(i) &&
3440cd417d2Sguohongyu      entry.bits.ptage === s1_req_ptags(i))))) // TODO : when piq1 has data piq0 miss but both hit,now we still need stall
345b1ded4e8Sguohongyu  val PIQ_hit         = VecInit(Seq(PIQ_hit_oh(0).reduce(_||_) && s1_valid && tlbRespAllValid, PIQ_hit_oh(1).reduce(_||_) && s1_valid && s1_double_line && tlbRespAllValid)) // TODO: Handle TLB blocking in the PIQ
3460cd417d2Sguohongyu  val PIQ_hit_data    = VecInit((0 until PortNumber).map(i => PriorityMux(PIQ_hit_oh(i), fromPIQ.map(_.bits.cacheline))))
3470cd417d2Sguohongyu  val PIQ_data_valid  = VecInit((0 until PortNumber).map(i => PriorityMux(PIQ_hit_oh(i), fromPIQ.map(_.bits.writeBack)))) // TODO opt better timing
348b1ded4e8Sguohongyu  val s1_wait_vec     = VecInit((0 until PortNumber).map(i => !s1_port_hit(i) && !s1_ipf_hit_latch(i) && PIQ_hit(i) && !PIQ_data_valid(i) && !PIQ_hold_res(i)))
349b1ded4e8Sguohongyu  val PIQ_write_back  = VecInit((0 until PortNumber).map(i => !s1_port_hit(i) && !s1_ipf_hit_latch(i) && PIQ_hit(i) && PIQ_data_valid(i)))
350b1ded4e8Sguohongyu  val s1_PIQ_hit      = VecInit((0 until PortNumber).map(i => PIQ_write_back(i) || PIQ_hold_res(i)))
3510cd417d2Sguohongyu  s1_wait := s1_valid && ((s1_wait_vec(0) && !tlbExcp(0)) || (s1_double_line && s1_wait_vec(1) && !tlbExcp(0) && !tlbExcp(1)))
352b1ded4e8Sguohongyu
353b1ded4e8Sguohongyu  (0 until PortNumber).foreach(i =>
354b1ded4e8Sguohongyu    when(s1_fire){
355b1ded4e8Sguohongyu      PIQ_hold_res(i) := false.B
356b1ded4e8Sguohongyu    }.elsewhen(PIQ_write_back(i)){
357b1ded4e8Sguohongyu      PIQ_hold_res(i) := true.B
358b1ded4e8Sguohongyu    }
359b1ded4e8Sguohongyu  )
360b1ded4e8Sguohongyu
361b1ded4e8Sguohongyu  val s1_PIQ_data = VecInit((0 until PortNumber).map(
362b1ded4e8Sguohongyu    i =>
363b1ded4e8Sguohongyu      ResultHoldBypass(data = PIQ_hit_data(i), valid = PIQ_write_back(i))
364b1ded4e8Sguohongyu  ))
365b1ded4e8Sguohongyu
366b1ded4e8Sguohongyu  val s1_prefetch_hit = VecInit((0 until PortNumber).map(i => s1_ipf_hit_latch(i) || s1_PIQ_hit(i)))
367b1ded4e8Sguohongyu  val s1_prefetch_hit_data = VecInit((0 until PortNumber).map(i => Mux(s1_ipf_hit_latch(i),s1_ipf_data(i), s1_PIQ_data(i))))
368b1ded4e8Sguohongyu
369*afa866b1Sguohongyu  (0 until PortNumber).foreach { i =>
370*afa866b1Sguohongyu    val diffPIQ = Module(new DifftestRefillEvent)
371*afa866b1Sguohongyu    diffPIQ.io.clock := clock
372*afa866b1Sguohongyu    diffPIQ.io.coreid := 0.U
373*afa866b1Sguohongyu    diffPIQ.io.cacheid := (i + 7).U
374*afa866b1Sguohongyu    if (i == 0) diffPIQ.io.valid := s1_fire && !s1_port_hit(i) && !s1_ipf_hit_latch(i) && s1_PIQ_hit(i) && !tlbExcp(0)
375*afa866b1Sguohongyu    else        diffPIQ.io.valid := s1_fire && !s1_port_hit(i) && !s1_ipf_hit_latch(i) && s1_PIQ_hit(i) && s1_double_line && !tlbExcp(0) && !tlbExcp(1)
376*afa866b1Sguohongyu    diffPIQ.io.addr := s1_req_paddr(i)
377*afa866b1Sguohongyu    diffPIQ.io.data := s1_PIQ_data(i).asTypeOf(diffPIQ.io.data)
378*afa866b1Sguohongyu  }
379*afa866b1Sguohongyu
380b1ded4e8Sguohongyu  /** when tlb stall, ipfBuffer stage2 need also stall */
381b1ded4e8Sguohongyu  mainPipeMissInfo.s1_already_check_ipf := s1_valid && tlbRespAllValid // when tlb back, s1 must has already check ipf
382b1ded4e8Sguohongyu
38358dbdfc2SJay  /** <PERF> replace victim way number */
38458dbdfc2SJay
3851d8f4dcbSJay  (0 until nWays).map{ w =>
3861d8f4dcbSJay    XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0))  === w.U)
3871d8f4dcbSJay  }
3881d8f4dcbSJay
3891d8f4dcbSJay  (0 until nWays).map{ w =>
3901d8f4dcbSJay    XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10),  s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0))  === w.U)
3911d8f4dcbSJay  }
3921d8f4dcbSJay
3931d8f4dcbSJay  (0 until nWays).map{ w =>
3941d8f4dcbSJay    XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1))  === w.U)
3951d8f4dcbSJay  }
3961d8f4dcbSJay
3971d8f4dcbSJay  (0 until nWays).map{ w =>
3981d8f4dcbSJay    XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1))  === w.U)
3991d8f4dcbSJay  }
4001d8f4dcbSJay
401b1ded4e8Sguohongyu  XSPerfAccumulate("mainPipe_stage1_block_by_piq_cycles", s1_valid && s1_wait)
402b1ded4e8Sguohongyu
4032a3050c2SJay  /**
4042a3050c2SJay    ******************************************************************************
40558dbdfc2SJay    * ICache Stage 2
40658dbdfc2SJay    * - send request to MSHR if ICache miss
40758dbdfc2SJay    * - generate secondary miss status/data registers
40858dbdfc2SJay    * - response to IFU
4092a3050c2SJay    ******************************************************************************
4102a3050c2SJay    */
41158dbdfc2SJay
41258dbdfc2SJay  /** s2 control */
4131d8f4dcbSJay  val s2_fetch_finish = Wire(Bool())
4141d8f4dcbSJay
415f1fe8698SLemover  val s2_valid          = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B)
4161d8f4dcbSJay  val s2_miss_available = Wire(Bool())
4171d8f4dcbSJay
4181d8f4dcbSJay  s2_ready      := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available)
4191d8f4dcbSJay  s2_fire       := s2_valid && s2_fetch_finish && !io.respStall
4201d8f4dcbSJay
42158dbdfc2SJay  /** s2 data */
4221d8f4dcbSJay  val mmio = fromPMP.map(port => port.mmio) // TODO: handle it
4231d8f4dcbSJay
424005e809bSJiuyang Liu  val (s2_req_paddr , s2_req_vaddr)   = (RegEnable(s1_req_paddr, s1_fire), RegEnable(s1_req_vaddr, s1_fire))
425005e809bSJiuyang Liu  val s2_req_vsetIdx  = RegEnable(s1_req_vsetIdx, s1_fire)
426005e809bSJiuyang Liu  val s2_req_ptags    = RegEnable(s1_req_ptags, s1_fire)
427005e809bSJiuyang Liu  val s2_only_first   = RegEnable(s1_only_first, s1_fire)
428005e809bSJiuyang Liu  val s2_double_line  = RegEnable(s1_double_line, s1_fire)
429005e809bSJiuyang Liu  val s2_hit          = RegEnable(s1_hit   , s1_fire)
430005e809bSJiuyang Liu  val s2_port_hit     = RegEnable(s1_port_hit, s1_fire)
431005e809bSJiuyang Liu  val s2_bank_miss    = RegEnable(s1_bank_miss, s1_fire)
432005e809bSJiuyang Liu  val s2_waymask      = RegEnable(s1_victim_oh, s1_fire)
433005e809bSJiuyang Liu  val s2_tag_match_vec = RegEnable(s1_tag_match_vec, s1_fire)
434b1ded4e8Sguohongyu  val s2_prefetch_hit = RegEnable(s1_prefetch_hit, s1_fire)
435b1ded4e8Sguohongyu  val s2_prefetch_hit_data = RegEnable(s1_prefetch_hit_data, s1_fire)
436*afa866b1Sguohongyu  val s2_prefetch_hit_in_ipf = RegEnable(s1_ipf_hit_latch, s1_fire)
437*afa866b1Sguohongyu  val s2_prefetch_hit_in_piq = RegEnable(s1_PIQ_hit, s1_fire)
4381d8f4dcbSJay
439f1fe8698SLemover  assert(RegNext(!s2_valid || s2_req_paddr(0)(11,0) === s2_req_vaddr(0)(11,0), true.B))
440f1fe8698SLemover
44158dbdfc2SJay  /** status imply that s2 is a secondary miss (no need to resend miss request) */
4421d8f4dcbSJay  val sec_meet_vec = Wire(Vec(2, Bool()))
443b1ded4e8Sguohongyu  val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || s2_prefetch_hit(i) || sec_meet_vec(i)))
4441d8f4dcbSJay  val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line)
4451d8f4dcbSJay
446005e809bSJiuyang Liu  val s2_meta_errors    = RegEnable(s1_meta_errors,    s1_fire)
447005e809bSJiuyang Liu  val s2_data_errorBits = RegEnable(s1_data_errorBits, s1_fire)
448005e809bSJiuyang Liu  val s2_data_cacheline = RegEnable(s1_data_cacheline, s1_fire)
44979b191f7SJay
45079b191f7SJay  val s2_data_errors    = Wire(Vec(PortNumber,Vec(nWays, Bool())))
45179b191f7SJay
45279b191f7SJay  (0 until PortNumber).map{ i =>
45379b191f7SJay    val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W))))
45479b191f7SJay    val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W))))
45579b191f7SJay    val data_full_wayBits = VecInit((0 until nWays).map( w =>
45679b191f7SJay                                  VecInit((0 until dataCodeUnitNum).map(u =>
45779b191f7SJay                                        Cat(read_codes(w)(u), read_datas(w)(u))))))
45879b191f7SJay    val data_error_wayBits = VecInit((0 until nWays).map( w =>
45979b191f7SJay                                  VecInit((0 until dataCodeUnitNum).map(u =>
46079b191f7SJay                                       cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error ))))
46179b191f7SJay    if(i == 0){
46279b191f7SJay      (0 until nWays).map{ w =>
46379b191f7SJay        s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_)
46479b191f7SJay      }
46579b191f7SJay    } else {
46679b191f7SJay      (0 until nWays).map{ w =>
46779b191f7SJay        s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_)
46879b191f7SJay      }
46979b191f7SJay    }
47079b191f7SJay  }
47179b191f7SJay
47279b191f7SJay  val s2_parity_meta_error  = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable))
47379b191f7SJay  val s2_parity_data_error  = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable))
47479b191f7SJay  val s2_parity_error       = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i)))
47579b191f7SJay
47679b191f7SJay  for(i <- 0 until PortNumber){
477e8e4462cSJay    io.errors(i).valid            := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire)))
478e8e4462cSJay    io.errors(i).report_to_beu    := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire)))
47979b191f7SJay    io.errors(i).paddr            := RegNext(RegNext(s2_req_paddr(i)))
48079b191f7SJay    io.errors(i).source           := DontCare
48179b191f7SJay    io.errors(i).source.tag       := RegNext(RegNext(s2_parity_meta_error(i)))
48279b191f7SJay    io.errors(i).source.data      := RegNext(s2_parity_data_error(i))
48379b191f7SJay    io.errors(i).source.l2        := false.B
48479b191f7SJay    io.errors(i).opType           := DontCare
48579b191f7SJay    io.errors(i).opType.fetch     := true.B
48679b191f7SJay  }
487e8e4462cSJay  XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!")
48879b191f7SJay
48979b191f7SJay
4902a25dbb4SJay  /** exception and pmp logic **/
4912a3050c2SJay  //PMP Result
492f1fe8698SLemover  val s2_tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(tlb_need_back(i) && s1_fire, s2_fire, false.B)))
4932a3050c2SJay  val pmpExcpAF = Wire(Vec(PortNumber, Bool()))
494f1fe8698SLemover  pmpExcpAF(0)  := fromPMP(0).instr && s2_tlb_need_back(0)
495f1fe8698SLemover  pmpExcpAF(1)  := fromPMP(1).instr && s2_double_line && s2_tlb_need_back(1)
4961d8f4dcbSJay  //exception information
497227f2b93SJenius  //short delay exception signal
498227f2b93SJenius  val s2_except_pf        = RegEnable(tlbExcpPF, s1_fire)
499227f2b93SJenius  val s2_except_tlb_af    = RegEnable(tlbExcpAF, s1_fire)
500227f2b93SJenius  //long delay exception signal
501227f2b93SJenius  val s2_except_pmp_af    =  DataHoldBypass(pmpExcpAF, RegNext(s1_fire))
502227f2b93SJenius  // val s2_except_parity_af =  VecInit(s2_parity_error(i) && RegNext(RegNext(s1_fire))                      )
503227f2b93SJenius
504227f2b93SJenius  val s2_except    = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_tlb_af(i)})
505227f2b93SJenius  val s2_has_except = s2_valid && (s2_except_tlb_af.reduce(_||_) || s2_except_pf.reduce(_||_))
5061d8f4dcbSJay  //MMIO
507227f2b93SJenius  val s2_mmio      = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_tlb_af(0) && !s2_except_pmp_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() && s2_valid
5081d8f4dcbSJay
50958dbdfc2SJay  //send physical address to PMP
5101d8f4dcbSJay  io.pmp.zipWithIndex.map { case (p, i) =>
511de7689fcSJay    p.req.valid := s2_valid && !missSwitchBit
5121d8f4dcbSJay    p.req.bits.addr := s2_req_paddr(i)
5131d8f4dcbSJay    p.req.bits.size := 3.U // TODO
5141d8f4dcbSJay    p.req.bits.cmd := TlbCmd.exec
5151d8f4dcbSJay  }
5161d8f4dcbSJay
5171d8f4dcbSJay  /*** cacheline miss logic ***/
518227f2b93SJenius  val wait_idle :: wait_queue_ready :: wait_send_req  :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: wait_pmp_except :: Nil = Enum(9)
5191d8f4dcbSJay  val wait_state = RegInit(wait_idle)
5201d8f4dcbSJay
521b1ded4e8Sguohongyu//  val port_miss_fix  = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0),   fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) ))
5221d8f4dcbSJay
52358dbdfc2SJay  // secondary miss record registers
5242a3050c2SJay  class MissSlot(implicit p: Parameters) extends  ICacheBundle {
5251d8f4dcbSJay    val m_vSetIdx   = UInt(idxBits.W)
5261d8f4dcbSJay    val m_pTag      = UInt(tagBits.W)
5271d8f4dcbSJay    val m_data      = UInt(blockBits.W)
52858dbdfc2SJay    val m_corrupt   = Bool()
5291d8f4dcbSJay  }
5301d8f4dcbSJay
5311d8f4dcbSJay  val missSlot    = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot)))
5321d8f4dcbSJay  val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6)
5331d8f4dcbSJay  val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) )
5341d8f4dcbSJay  val reservedRefillData = Wire(Vec(2, UInt(blockBits.W)))
5351d8f4dcbSJay
5361d8f4dcbSJay  s2_miss_available :=  VecInit(missStateQueue.map(entry => entry === m_invalid  || entry === m_wait_sec_miss)).reduce(_&&_)
5371d8f4dcbSJay
5381d8f4dcbSJay  val fix_sec_miss     = Wire(Vec(4, Bool()))
5391d8f4dcbSJay  val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2)
5401d8f4dcbSJay  val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3)
5411d8f4dcbSJay  sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss ))
5421d8f4dcbSJay
5432a3050c2SJay  /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/
544b1ded4e8Sguohongyu  val cacheline_0_hit  = (s2_port_hit(0) || s2_prefetch_hit(0) || sec_meet_0_miss)
545b1ded4e8Sguohongyu  val cacheline_0_miss = !s2_port_hit(0) && !s2_prefetch_hit(0) && !sec_meet_0_miss
5461d8f4dcbSJay
547b1ded4e8Sguohongyu  val cacheline_1_hit  = (s2_port_hit(1) || s2_prefetch_hit(1) || sec_meet_1_miss)
548b1ded4e8Sguohongyu  val cacheline_1_miss = !s2_port_hit(1) && !s2_prefetch_hit(1) && !sec_meet_1_miss
54942b952e2SJay
55042b952e2SJay  val  only_0_miss      = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio
55142b952e2SJay  val  only_0_hit       = RegNext(s1_fire) && cacheline_0_hit  && !s2_double_line && !s2_mmio
55242b952e2SJay  val  hit_0_hit_1      = RegNext(s1_fire) && cacheline_0_hit  && cacheline_1_hit  && s2_double_line && !s2_mmio
55342b952e2SJay  val  hit_0_miss_1     = RegNext(s1_fire) && cacheline_0_hit  && cacheline_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
55442b952e2SJay  val  miss_0_hit_1     = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line  && !s2_has_except && !s2_mmio
55542b952e2SJay  val  miss_0_miss_1    = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
55642b952e2SJay
55742b952e2SJay  val  hit_0_except_1   = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  cacheline_0_hit
55842b952e2SJay  val  miss_0_except_1  = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  cacheline_0_miss
5591d8f4dcbSJay  val  except_0         = RegNext(s1_fire) && s2_except(0)
5601d8f4dcbSJay
5612a3050c2SJay  /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/
5621d8f4dcbSJay  val  miss_0_hit_1_latch     =   holdReleaseLatch(valid = miss_0_hit_1,    release = s2_fire,      flush = false.B)
5631d8f4dcbSJay  val  miss_0_miss_1_latch    =   holdReleaseLatch(valid = miss_0_miss_1,   release = s2_fire,      flush = false.B)
5641d8f4dcbSJay  val  only_0_miss_latch      =   holdReleaseLatch(valid = only_0_miss,     release = s2_fire,      flush = false.B)
5651d8f4dcbSJay  val  hit_0_miss_1_latch     =   holdReleaseLatch(valid = hit_0_miss_1,    release = s2_fire,      flush = false.B)
5661d8f4dcbSJay
5671d8f4dcbSJay  val  miss_0_except_1_latch  =   holdReleaseLatch(valid = miss_0_except_1, release = s2_fire,      flush = false.B)
5681d8f4dcbSJay  val  except_0_latch          =   holdReleaseLatch(valid = except_0,    release = s2_fire,      flush = false.B)
5691d8f4dcbSJay  val  hit_0_except_1_latch         =    holdReleaseLatch(valid = hit_0_except_1,    release = s2_fire,      flush = false.B)
5701d8f4dcbSJay
5711d8f4dcbSJay  val only_0_hit_latch        = holdReleaseLatch(valid = only_0_hit,   release = s2_fire,      flush = false.B)
5721d8f4dcbSJay  val hit_0_hit_1_latch        = holdReleaseLatch(valid = hit_0_hit_1,   release = s2_fire,      flush = false.B)
5731d8f4dcbSJay
5741d8f4dcbSJay
5751c746d3aScui fliter  /*** secondary miss judgment ***/
57658dbdfc2SJay
5771d8f4dcbSJay  def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss)
5781d8f4dcbSJay
5791d8f4dcbSJay  def getMissSituat(slotNum : Int, missNum : Int ) :Bool =  {
580227f2b93SJenius    RegNext(s1_fire) &&
581227f2b93SJenius    RegNext(missSlot(slotNum).m_vSetIdx === s1_req_vsetIdx(missNum)) &&
582227f2b93SJenius    RegNext(missSlot(slotNum).m_pTag  === s1_req_ptags(missNum)) &&
583b1ded4e8Sguohongyu    !s2_port_hit(missNum) && !s2_prefetch_hit(missNum) &&
584227f2b93SJenius    waitSecondComeIn(missStateQueue(slotNum))
5851d8f4dcbSJay  }
5861d8f4dcbSJay
5871d8f4dcbSJay  val miss_0_s2_0 =   getMissSituat(slotNum = 0, missNum = 0)
5881d8f4dcbSJay  val miss_0_s2_1 =   getMissSituat(slotNum = 0, missNum = 1)
5891d8f4dcbSJay  val miss_1_s2_0 =   getMissSituat(slotNum = 1, missNum = 0)
5901d8f4dcbSJay  val miss_1_s2_1 =   getMissSituat(slotNum = 1, missNum = 1)
5911d8f4dcbSJay
5921d8f4dcbSJay  val miss_0_s2_0_latch =   holdReleaseLatch(valid = miss_0_s2_0,    release = s2_fire,      flush = false.B)
5931d8f4dcbSJay  val miss_0_s2_1_latch =   holdReleaseLatch(valid = miss_0_s2_1,    release = s2_fire,      flush = false.B)
5941d8f4dcbSJay  val miss_1_s2_0_latch =   holdReleaseLatch(valid = miss_1_s2_0,    release = s2_fire,      flush = false.B)
5951d8f4dcbSJay  val miss_1_s2_1_latch =   holdReleaseLatch(valid = miss_1_s2_1,    release = s2_fire,      flush = false.B)
5961d8f4dcbSJay
5971d8f4dcbSJay
5981d8f4dcbSJay  val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1)
5991d8f4dcbSJay  val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3)
6001d8f4dcbSJay  val slot_slove   = VecInit(Seq(slot_0_solve, slot_1_solve))
6011d8f4dcbSJay
6021d8f4dcbSJay  fix_sec_miss   := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch))
6031d8f4dcbSJay
60458dbdfc2SJay  /*** reserved data for secondary miss ***/
60558dbdfc2SJay
6061d8f4dcbSJay  reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1)
6071d8f4dcbSJay  reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1)
6081d8f4dcbSJay
60958dbdfc2SJay  /*** miss state machine ***/
610a61aefd2SJenius
611a61aefd2SJenius  //deal with not-cache-hit pmp af
612a61aefd2SJenius  val only_pmp_af = Wire(Vec(2, Bool()))
613a61aefd2SJenius  only_pmp_af(0) := s2_except_pmp_af(0) && cacheline_0_miss && !s2_except(0) && s2_valid
614a61aefd2SJenius  only_pmp_af(1) := s2_except_pmp_af(1) && cacheline_1_miss && !s2_except(1) && s2_valid && s2_double_line
61558dbdfc2SJay
6161d8f4dcbSJay  switch(wait_state){
6171d8f4dcbSJay    is(wait_idle){
6184a9944cbSJenius      when(only_pmp_af(0) || only_pmp_af(1) || s2_mmio){
619227f2b93SJenius        //should not send req to MissUnit when there is an access exception in PMP
620227f2b93SJenius        //But to avoid using pmp exception in control signal (like s2_fire), should delay 1 cycle.
621227f2b93SJenius        //NOTE: pmp exception cache line also could hit in ICache, but the result is meaningless. Just give the exception signals.
622227f2b93SJenius        wait_state := wait_finish
623227f2b93SJenius      }.elsewhen(miss_0_except_1_latch){
6241d8f4dcbSJay        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
6251d8f4dcbSJay      }.elsewhen( only_0_miss_latch  || miss_0_hit_1_latch){
6261d8f4dcbSJay        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
6271d8f4dcbSJay      }.elsewhen(hit_0_miss_1_latch){
6281d8f4dcbSJay        wait_state :=  Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle )
6291d8f4dcbSJay      }.elsewhen( miss_0_miss_1_latch ){
6301d8f4dcbSJay        wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle)
6311d8f4dcbSJay      }
6321d8f4dcbSJay    }
6331d8f4dcbSJay
6341d8f4dcbSJay    is(wait_queue_ready){
6351d8f4dcbSJay      wait_state := wait_send_req
6361d8f4dcbSJay    }
6371d8f4dcbSJay
6381d8f4dcbSJay    is(wait_send_req) {
6391d8f4dcbSJay      when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){
6401d8f4dcbSJay        wait_state :=  wait_one_resp
6411d8f4dcbSJay      }.elsewhen( miss_0_miss_1_latch ){
6421d8f4dcbSJay        wait_state := wait_two_resp
6431d8f4dcbSJay      }
6441d8f4dcbSJay    }
6451d8f4dcbSJay
6461d8f4dcbSJay    is(wait_one_resp) {
6471d8f4dcbSJay      when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){
6481d8f4dcbSJay        wait_state := wait_finish
6491d8f4dcbSJay      }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){
6501d8f4dcbSJay        wait_state := wait_finish
6511d8f4dcbSJay      }
6521d8f4dcbSJay    }
6531d8f4dcbSJay
6541d8f4dcbSJay    is(wait_two_resp) {
6551d8f4dcbSJay      when(fromMSHR(0).fire() && fromMSHR(1).fire()){
6561d8f4dcbSJay        wait_state := wait_finish
6571d8f4dcbSJay      }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){
6581d8f4dcbSJay        wait_state := wait_0_resp
6591d8f4dcbSJay      }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){
6601d8f4dcbSJay        wait_state := wait_1_resp
6611d8f4dcbSJay      }
6621d8f4dcbSJay    }
6631d8f4dcbSJay
6641d8f4dcbSJay    is(wait_0_resp) {
6651d8f4dcbSJay      when(fromMSHR(0).fire()){
6661d8f4dcbSJay        wait_state := wait_finish
6671d8f4dcbSJay      }
6681d8f4dcbSJay    }
6691d8f4dcbSJay
6701d8f4dcbSJay    is(wait_1_resp) {
6711d8f4dcbSJay      when(fromMSHR(1).fire()){
6721d8f4dcbSJay        wait_state := wait_finish
6731d8f4dcbSJay      }
6741d8f4dcbSJay    }
6751d8f4dcbSJay
6762a25dbb4SJay    is(wait_finish) {when(s2_fire) {wait_state := wait_idle }
6771d8f4dcbSJay    }
6781d8f4dcbSJay  }
6791d8f4dcbSJay
6801d8f4dcbSJay
68158dbdfc2SJay  /*** send request to MissUnit ***/
68258dbdfc2SJay
6831d8f4dcbSJay  (0 until 2).map { i =>
6841d8f4dcbSJay    if(i == 1) toMSHR(i).valid   := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio
6851d8f4dcbSJay        else     toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio
6861d8f4dcbSJay    toMSHR(i).bits.paddr    := s2_req_paddr(i)
6871d8f4dcbSJay    toMSHR(i).bits.vaddr    := s2_req_vaddr(i)
6881d8f4dcbSJay    toMSHR(i).bits.waymask  := s2_waymask(i)
6891d8f4dcbSJay
6901d8f4dcbSJay
6911d8f4dcbSJay    when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){
6921d8f4dcbSJay      missStateQueue(i)     := m_valid
6931d8f4dcbSJay      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
6941d8f4dcbSJay      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
6951d8f4dcbSJay    }
6961d8f4dcbSJay
6971d8f4dcbSJay    when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){
6981d8f4dcbSJay      missStateQueue(i)         := m_refilled
6991d8f4dcbSJay      missSlot(i).m_data        := fromMSHR(i).bits.data
70058dbdfc2SJay      missSlot(i).m_corrupt     := fromMSHR(i).bits.corrupt
7011d8f4dcbSJay    }
7021d8f4dcbSJay
7031d8f4dcbSJay
7041d8f4dcbSJay    when(s2_fire && missStateQueue(i) === m_refilled){
7051d8f4dcbSJay      missStateQueue(i)     := m_wait_sec_miss
7061d8f4dcbSJay    }
7071d8f4dcbSJay
7082a3050c2SJay    /*** Only the first cycle to check whether meet the secondary miss ***/
7091d8f4dcbSJay    when(missStateQueue(i) === m_wait_sec_miss){
7102a3050c2SJay      /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/
7111d8f4dcbSJay      when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) {
7121d8f4dcbSJay        missStateQueue(i)     := m_invalid
7131d8f4dcbSJay      }
7142a3050c2SJay      /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/
7151d8f4dcbSJay      .elsewhen((slot_slove(i) && !s2_fire && s2_valid) ||  (s2_valid && !slot_slove(i) && !s2_fire) ){
7161d8f4dcbSJay        missStateQueue(i)     := m_check_final
7171d8f4dcbSJay      }
7181d8f4dcbSJay    }
7191d8f4dcbSJay
7201d8f4dcbSJay    when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){
7211d8f4dcbSJay      missStateQueue(i)     :=  m_valid
7221d8f4dcbSJay      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
7231d8f4dcbSJay      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
7241d8f4dcbSJay    }.elsewhen(missStateQueue(i) === m_check_final) {
7251d8f4dcbSJay      missStateQueue(i)     :=  m_invalid
7261d8f4dcbSJay    }
7271d8f4dcbSJay  }
7281d8f4dcbSJay
729f1fe8698SLemover  io.prefetchEnable := false.B
730f1fe8698SLemover  io.prefetchDisable := false.B
7317052722fSJay  when(toMSHR.map(_.valid).reduce(_||_)){
7327052722fSJay    missSwitchBit := true.B
733a108d429SJay    io.prefetchEnable := true.B
7347052722fSJay  }.elsewhen(missSwitchBit && s2_fetch_finish){
7357052722fSJay    missSwitchBit := false.B
736a108d429SJay    io.prefetchDisable := true.B
7377052722fSJay  }
7387052722fSJay
739974a902cSguohongyu  (0 until PortNumber).foreach{
740974a902cSguohongyu    i =>
741974a902cSguohongyu      missSlotInfo(i).valid := missStateQueue(i) =/= m_invalid
742974a902cSguohongyu      missSlotInfo(i).bits.vSetIdx := missSlot(i).m_vSetIdx
743974a902cSguohongyu      missSlotInfo(i).bits.ptage := missSlot(i).m_pTag
744974a902cSguohongyu  }
745974a902cSguohongyu
746a108d429SJay
747a8fabd82SJenius  val miss_all_fix       =  wait_state === wait_finish
748227f2b93SJenius
749227f2b93SJenius  s2_fetch_finish        := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch)
7501d8f4dcbSJay
75158dbdfc2SJay  /** update replacement status register: 0 is hit access/ 1 is miss access */
7521d8f4dcbSJay  (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) =>
7535b0cc873Sguohongyu    t_s(0)         := s2_req_vsetIdx(i)(highestIdxBit, 1)
75461e1db30SJay    t_w(0).valid   := s2_valid && s2_port_hit(i)
75561e1db30SJay    t_w(0).bits    := OHToUInt(s2_tag_match_vec(i))
7561d8f4dcbSJay
7575b0cc873Sguohongyu    t_s(1)         := s2_req_vsetIdx(i)(highestIdxBit, 1)
7581d8f4dcbSJay    t_w(1).valid   := s2_valid && !s2_port_hit(i)
7591d8f4dcbSJay    t_w(1).bits    := OHToUInt(s2_waymask(i))
7601d8f4dcbSJay  }
7611d8f4dcbSJay
7623fbf8eafSJenius  //** use hit one-hot select data
7633fbf8eafSJenius  val s2_hit_datas    = VecInit(s2_data_cacheline.zipWithIndex.map { case(bank, i) =>
7643fbf8eafSJenius    val port_hit_data = Mux1H(s2_tag_match_vec(i).asUInt, bank)
7653fbf8eafSJenius    port_hit_data
7663fbf8eafSJenius  })
7673fbf8eafSJenius
768dc270d3bSJenius  val s2_register_datas       = Wire(Vec(2, UInt(blockBits.W)))
7691d8f4dcbSJay
770dc270d3bSJenius  s2_register_datas.zipWithIndex.map{case(bank,i) =>
771dc270d3bSJenius    // if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data)))
772dc270d3bSJenius    // else    bank    := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data)))
773dc270d3bSJenius    if(i == 0) bank := Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))
774dc270d3bSJenius    else    bank    := Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))
7751d8f4dcbSJay  }
7761d8f4dcbSJay
77758dbdfc2SJay  /** response to IFU */
7781d8f4dcbSJay
7791d8f4dcbSJay  (0 until PortNumber).map{ i =>
7801d8f4dcbSJay    if(i ==0) toIFU(i).valid          := s2_fire
7811d8f4dcbSJay       else   toIFU(i).valid          := s2_fire && s2_double_line
782dc270d3bSJenius    //when select is high, use sramData. Otherwise, use registerData.
783dc270d3bSJenius    toIFU(i).bits.registerData  := s2_register_datas(i)
784b1ded4e8Sguohongyu    toIFU(i).bits.sramData  := Mux(s2_port_hit(i), s2_hit_datas(i), s2_prefetch_hit_data(i))
785b1ded4e8Sguohongyu    toIFU(i).bits.select    := s2_port_hit(i) || s2_prefetch_hit(i)
7861d8f4dcbSJay    toIFU(i).bits.paddr     := s2_req_paddr(i)
7871d8f4dcbSJay    toIFU(i).bits.vaddr     := s2_req_vaddr(i)
7881d8f4dcbSJay    toIFU(i).bits.tlbExcp.pageFault     := s2_except_pf(i)
789227f2b93SJenius    toIFU(i).bits.tlbExcp.accessFault   := s2_except_tlb_af(i) || missSlot(i).m_corrupt || s2_except_pmp_af(i)
790227f2b93SJenius    toIFU(i).bits.tlbExcp.mmio          := s2_mmio
7919ef181f4SWilliam Wang
7929ef181f4SWilliam Wang    when(RegNext(s2_fire && missSlot(i).m_corrupt)){
7939ef181f4SWilliam Wang      io.errors(i).valid            := true.B
7940f59c834SWilliam Wang      io.errors(i).report_to_beu    := false.B // l2 should have report that to bus error unit, no need to do it again
7950f59c834SWilliam Wang      io.errors(i).paddr            := RegNext(s2_req_paddr(i))
7969ef181f4SWilliam Wang      io.errors(i).source.tag       := false.B
7979ef181f4SWilliam Wang      io.errors(i).source.data      := false.B
7989ef181f4SWilliam Wang      io.errors(i).source.l2        := true.B
7999ef181f4SWilliam Wang    }
8001d8f4dcbSJay  }
801b1ded4e8Sguohongyu  (0 until 2).map {i =>
802d4112e88Sguohongyu    XSPerfAccumulate("port_" + i + "_only_hit_in_ipf", !s2_port_hit(i) && s2_prefetch_hit(i) && s2_fire)
803b1ded4e8Sguohongyu  }
804b1ded4e8Sguohongyu
805b1ded4e8Sguohongyu  /** s2 mainPipe miss info */
806b1ded4e8Sguohongyu  mainPipeMissInfo.s2_miss_info(0).valid := s2_valid && (miss_0_hit_1_latch || miss_0_miss_1_latch || only_0_miss_latch || miss_0_except_1_latch) && !except_0_latch
807b1ded4e8Sguohongyu  mainPipeMissInfo.s2_miss_info(1).valid := s2_valid && (miss_0_miss_1_latch || hit_0_miss_1_latch)
808b1ded4e8Sguohongyu  (0 until 2).foreach { i =>
809b1ded4e8Sguohongyu    mainPipeMissInfo.s2_miss_info(i).bits.vSetIdx := s2_req_vsetIdx(i)
810b1ded4e8Sguohongyu    mainPipeMissInfo.s2_miss_info(i).bits.ptage := s2_req_ptags(i)
811b1ded4e8Sguohongyu  }
8121d8f4dcbSJay
813a108d429SJay  io.perfInfo.only_0_hit    := only_0_hit_latch
8141d8f4dcbSJay  io.perfInfo.only_0_miss   := only_0_miss_latch
8151d8f4dcbSJay  io.perfInfo.hit_0_hit_1   := hit_0_hit_1_latch
8161d8f4dcbSJay  io.perfInfo.hit_0_miss_1  := hit_0_miss_1_latch
8171d8f4dcbSJay  io.perfInfo.miss_0_hit_1  := miss_0_hit_1_latch
8181d8f4dcbSJay  io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch
819a108d429SJay  io.perfInfo.hit_0_except_1 := hit_0_except_1_latch
820a108d429SJay  io.perfInfo.miss_0_except_1 := miss_0_except_1_latch
821a108d429SJay  io.perfInfo.except_0      := except_0_latch
8221d8f4dcbSJay  io.perfInfo.bank_hit(0)   := only_0_miss_latch  || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch
8231d8f4dcbSJay  io.perfInfo.bank_hit(1)   := miss_0_hit_1_latch || hit_0_hit_1_latch
824a108d429SJay  io.perfInfo.hit           := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch
82558dbdfc2SJay
82658dbdfc2SJay  /** <PERF> fetch bubble generated by icache miss*/
82758dbdfc2SJay
82800240ba6SJay  XSPerfAccumulate("icache_bubble_s2_miss",    s2_valid && !s2_fetch_finish )
82958dbdfc2SJay
830eb163ef0SHaojin Tang  val tlb_miss_vec = VecInit((0 until PortNumber).map(i => toITLB(i).valid && s0_can_go && fromITLB(i).bits.miss))
831eb163ef0SHaojin Tang  val tlb_has_miss = tlb_miss_vec.reduce(_ || _)
832eb163ef0SHaojin Tang  XSPerfAccumulate("icache_bubble_s0_tlb_miss",    s0_valid && tlb_has_miss )
8335470b21eSguohongyu
834*afa866b1Sguohongyu  XSError(blockCounter(s0_valid, s0_fire, 10000), "mainPipe_stage0_block_10000_cycle,may_has_error\n")
835*afa866b1Sguohongyu  XSError(blockCounter(s1_valid, s1_fire, 10000), "mainPipe_stage1_block_10000_cycle,may_has_error\n")
836*afa866b1Sguohongyu  XSError(blockCounter(s2_valid, s2_fire, 10000), "mainPipe_stage2_block_10000_cycle,may_has_error\n")
837*afa866b1Sguohongyu
838*afa866b1Sguohongyu  if (env.EnableDifftest) {
839*afa866b1Sguohongyu    val discards = (0 until PortNumber).map { i =>
840*afa866b1Sguohongyu      val discard = toIFU(i).bits.tlbExcp.pageFault || toIFU(i).bits.tlbExcp.accessFault || toIFU(i).bits.tlbExcp.mmio
841*afa866b1Sguohongyu      discard
842*afa866b1Sguohongyu    }
843*afa866b1Sguohongyu    (0 until PortNumber).map { i =>
844*afa866b1Sguohongyu      val diffMainPipeOut = Module(new DifftestRefillEvent)
845*afa866b1Sguohongyu      diffMainPipeOut.io.clock := clock
846*afa866b1Sguohongyu      diffMainPipeOut.io.coreid := 0.U
847*afa866b1Sguohongyu      diffMainPipeOut.io.cacheid := (4 + i).U
848*afa866b1Sguohongyu      if (i == 0) diffMainPipeOut.io.valid := s2_fire && !discards(0)
849*afa866b1Sguohongyu      else        diffMainPipeOut.io.valid := s2_fire && s2_double_line && !discards(0) && !discards(1)
850*afa866b1Sguohongyu      diffMainPipeOut.io.addr := s2_req_paddr(i)
851*afa866b1Sguohongyu      when (toIFU(i).bits.select.asBool) {
852*afa866b1Sguohongyu        diffMainPipeOut.io.data := toIFU(i).bits.sramData.asTypeOf(diffMainPipeOut.io.data)
853*afa866b1Sguohongyu      } .otherwise {
854*afa866b1Sguohongyu        diffMainPipeOut.io.data := toIFU(i).bits.registerData.asTypeOf(diffMainPipeOut.io.data)
855*afa866b1Sguohongyu      }
856*afa866b1Sguohongyu      // idtfr: 1 -> data from icache 2 -> data from ipf 3 -> data from piq 4 -> data from missUnit
857*afa866b1Sguohongyu      when (s2_port_hit(i)) { diffMainPipeOut.io.idtfr := 1.U }
858*afa866b1Sguohongyu        .elsewhen(s2_prefetch_hit(i)) {
859*afa866b1Sguohongyu          when (s2_prefetch_hit_in_ipf(i)) { diffMainPipeOut.io.idtfr := 2.U  }
860*afa866b1Sguohongyu            .elsewhen(s2_prefetch_hit_in_piq(i)) { diffMainPipeOut.io.idtfr := 3.U }
861*afa866b1Sguohongyu            .otherwise { XSError(true.B, "should not in this situation\n")}
862*afa866b1Sguohongyu        }
863*afa866b1Sguohongyu        .otherwise { diffMainPipeOut.io.idtfr := 4.U }
864*afa866b1Sguohongyu      diffMainPipeOut
865*afa866b1Sguohongyu    }
866*afa866b1Sguohongyu  }
8671d8f4dcbSJay}
868