11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 231d8f4dcbSJayimport xiangshan._ 241d8f4dcbSJayimport xiangshan.cache.mmu._ 251d8f4dcbSJayimport utils._ 261d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 271d8f4dcbSJay 281d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 291d8f4dcbSJay{ 301d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 311d8f4dcbSJay def vsetIdx = get_idx(vaddr) 321d8f4dcbSJay} 331d8f4dcbSJay 341d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 351d8f4dcbSJay{ 361d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 371d8f4dcbSJay val readData = UInt(blockBits.W) 381d8f4dcbSJay val paddr = UInt(PAddrBits.W) 391d8f4dcbSJay val tlbExcp = new Bundle{ 401d8f4dcbSJay val pageFault = Bool() 411d8f4dcbSJay val accessFault = Bool() 421d8f4dcbSJay val mmio = Bool() 431d8f4dcbSJay } 441d8f4dcbSJay} 451d8f4dcbSJay 461d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 471d8f4dcbSJay{ 481d8f4dcbSJay val req = Flipped(DecoupledIO(new ICacheMainPipeReq)) 491d8f4dcbSJay val resp = ValidIO(new ICacheMainPipeResp) 501d8f4dcbSJay} 511d8f4dcbSJay 521d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 531d8f4dcbSJay val toIMeta = Decoupled(new ICacheReadBundle) 541d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 551d8f4dcbSJay} 561d8f4dcbSJay 571d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 581d8f4dcbSJay val toIData = Decoupled(new ICacheReadBundle) 591d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 601d8f4dcbSJay} 611d8f4dcbSJay 621d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 631d8f4dcbSJay val toMSHR = Decoupled(new ICacheMissReq) 641d8f4dcbSJay val fromMSHR = Flipped(ValidIO(new ICacheMissResp)) 651d8f4dcbSJay} 661d8f4dcbSJay 671d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 681d8f4dcbSJay val req = Valid(new PMPReqBundle()) 691d8f4dcbSJay val resp = Input(new PMPRespBundle()) 701d8f4dcbSJay} 711d8f4dcbSJay 721d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 731d8f4dcbSJay val only_0_hit = Bool() 741d8f4dcbSJay val only_0_miss = Bool() 751d8f4dcbSJay val hit_0_hit_1 = Bool() 761d8f4dcbSJay val hit_0_miss_1 = Bool() 771d8f4dcbSJay val miss_0_hit_1 = Bool() 781d8f4dcbSJay val miss_0_miss_1 = Bool() 79*a108d429SJay val hit_0_except_1 = Bool() 80*a108d429SJay val miss_0_except_1 = Bool() 81*a108d429SJay val except_0 = Bool() 821d8f4dcbSJay val bank_hit = Vec(2,Bool()) 831d8f4dcbSJay val hit = Bool() 841d8f4dcbSJay} 851d8f4dcbSJay 861d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 872a3050c2SJay /*** internal interface ***/ 881d8f4dcbSJay val metaArray = new ICacheMetaReqBundle 891d8f4dcbSJay val dataArray = new ICacheDataReqBundle 901d8f4dcbSJay val mshr = Vec(PortNumber, new ICacheMSHRBundle) 9158dbdfc2SJay val errors = Output(Vec(PortNumber, new L1CacheErrorInfo)) 922a3050c2SJay /*** outside interface ***/ 931d8f4dcbSJay val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 941d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 951d8f4dcbSJay val itlb = Vec(PortNumber, new BlockTlbRequestIO) 961d8f4dcbSJay val respStall = Input(Bool()) 971d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 9858dbdfc2SJay 99*a108d429SJay val prefetchEnable = Output(Bool()) 100*a108d429SJay val prefetchDisable = Output(Bool()) 101ecccf78fSJay val csr_parity_enable = Input(Bool()) 102ecccf78fSJay 1031d8f4dcbSJay} 1041d8f4dcbSJay 1051d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1061d8f4dcbSJay{ 1071d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1081d8f4dcbSJay 10958dbdfc2SJay /** Input/Output port */ 1101d8f4dcbSJay val (fromIFU, toIFU) = (io.fetch.map(_.req), io.fetch.map(_.resp)) 1112a3050c2SJay val (toMeta, metaResp) = (io.metaArray.toIMeta, io.metaArray.fromIMeta) 1122a3050c2SJay val (toData, dataResp) = (io.dataArray.toIData, io.dataArray.fromIData) 1131d8f4dcbSJay val (toMSHR, fromMSHR) = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR)) 1141d8f4dcbSJay val (toITLB, fromITLB) = (io.itlb.map(_.req), io.itlb.map(_.resp)) 1151d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 1161d8f4dcbSJay 11758dbdfc2SJay /** pipeline control signal */ 1181d8f4dcbSJay val s0_ready, s1_ready, s2_ready = WireInit(false.B) 1191d8f4dcbSJay val s0_fire, s1_fire , s2_fire = WireInit(false.B) 1201d8f4dcbSJay 1217052722fSJay val missSwitchBit = RegInit(false.B) 1227052722fSJay 123*a108d429SJay io.prefetchEnable := false.B 124*a108d429SJay io.prefetchDisable := false.B 12558dbdfc2SJay /** replacement status register */ 12658dbdfc2SJay val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W)))) 12758dbdfc2SJay val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) ) 12858dbdfc2SJay 1292a3050c2SJay /** 1302a3050c2SJay ****************************************************************************** 13158dbdfc2SJay * ICache Stage 0 13258dbdfc2SJay * - send req to ITLB and wait for tlb miss fixing 13358dbdfc2SJay * - send req to Meta/Data SRAM 1342a3050c2SJay ****************************************************************************** 1352a3050c2SJay */ 1362a3050c2SJay 13758dbdfc2SJay /** s0 control */ 1381d8f4dcbSJay val s0_valid = fromIFU.map(_.valid).reduce(_||_) 1391d8f4dcbSJay val s0_req_vaddr = VecInit(fromIFU.map(_.bits.vaddr)) 1401d8f4dcbSJay val s0_req_vsetIdx = VecInit(fromIFU.map(_.bits.vsetIdx)) 1411d8f4dcbSJay val s0_only_fisrt = fromIFU(0).valid && !fromIFU(0).valid 1421d8f4dcbSJay val s0_double_line = fromIFU(0).valid && fromIFU(1).valid 1431d8f4dcbSJay 14458dbdfc2SJay /** SRAM request */ 1451d8f4dcbSJay val fetch_req = List(toMeta, toData) 1461d8f4dcbSJay for(i <- 0 until 2) { 1477052722fSJay fetch_req(i).valid := s0_valid && !missSwitchBit 1481d8f4dcbSJay fetch_req(i).bits.isDoubleLine := s0_double_line 1491d8f4dcbSJay fetch_req(i).bits.vSetIdx := s0_req_vsetIdx 1501d8f4dcbSJay } 1512a3050c2SJay 1527052722fSJay toITLB(0).valid := s0_valid && !missSwitchBit 1537052722fSJay 1542a3050c2SJay toITLB(0).bits.size := 3.U // TODO: fix the size 15558dbdfc2SJay toITLB(0).bits.vaddr := s0_req_vaddr(0) 15658dbdfc2SJay toITLB(0).bits.debug.pc := s0_req_vaddr(0) 1572a3050c2SJay 1587052722fSJay toITLB(1).valid := s0_valid && s0_double_line && !missSwitchBit 1592a3050c2SJay toITLB(1).bits.size := 3.U // TODO: fix the size 16058dbdfc2SJay toITLB(1).bits.vaddr := s0_req_vaddr(1) 16158dbdfc2SJay toITLB(1).bits.debug.pc := s0_req_vaddr(1) 1622a3050c2SJay 1632a3050c2SJay toITLB.map{port => 1642a3050c2SJay port.bits.cmd := TlbCmd.exec 1652a3050c2SJay port.bits.robIdx := DontCare 1662a3050c2SJay port.bits.debug.isFirstIssue := DontCare 1672a3050c2SJay } 1682a3050c2SJay 16958dbdfc2SJay /** ITLB miss wait logic */ 1702a3050c2SJay val t_idle :: t_miss :: t_fixed :: Nil = Enum(3) 1712a3050c2SJay val tlb_status = RegInit(VecInit(Seq.fill(PortNumber)(t_idle))) 1722a3050c2SJay dontTouch(tlb_status) 1732a3050c2SJay 1742a3050c2SJay val tlb_miss_vec = VecInit((0 until PortNumber).map( i => toITLB(i).valid && fromITLB(i).bits.miss )) 17558dbdfc2SJay val tlb_resp = Wire(Vec(2, Bool())) 1762a3050c2SJay tlb_resp(0) := !fromITLB(0).bits.miss 1772a3050c2SJay tlb_resp(1) := !fromITLB(1).bits.miss || !s0_double_line 1782a3050c2SJay val tlb_all_resp = tlb_resp.reduce(_&&_) 1792a3050c2SJay 1802a3050c2SJay (0 until PortNumber).map { i => 1812a3050c2SJay when(tlb_miss_vec(i)){ 1822a3050c2SJay tlb_status(i) := t_miss 1832a3050c2SJay } 1842a3050c2SJay 1852a3050c2SJay when(tlb_status(i) === t_miss && !fromITLB(i).bits.miss){ 1862a3050c2SJay tlb_status(i) := t_idle 1872a3050c2SJay } 1882a3050c2SJay } 1892a3050c2SJay 1907052722fSJay s0_fire := s0_valid && !missSwitchBit && s1_ready && tlb_all_resp && fetch_req(0).ready && fetch_req(1).ready 1917052722fSJay 1927052722fSJay //TODO: fix GTimer() condition 1937052722fSJay fromIFU.map(_.ready := fetch_req(0).ready && fetch_req(1).ready && !missSwitchBit && 1942a3050c2SJay tlb_all_resp && 1952a3050c2SJay s1_ready && GTimer() > 500.U ) 1961d8f4dcbSJay 1972a3050c2SJay /** 1982a3050c2SJay ****************************************************************************** 19958dbdfc2SJay * ICache Stage 1 20058dbdfc2SJay * - get tlb resp data (exceptiong info and physical addresses) 20158dbdfc2SJay * - get Meta/Data SRAM read responses (latched for pipeline stop) 20258dbdfc2SJay * - tag compare/hit check 2032a3050c2SJay ****************************************************************************** 2042a3050c2SJay */ 2051d8f4dcbSJay 20658dbdfc2SJay /** s1 control */ 2071d8f4dcbSJay val tlbRespAllValid = WireInit(false.B) 2081d8f4dcbSJay 2091d8f4dcbSJay val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B) 2101d8f4dcbSJay 2111d8f4dcbSJay val s1_req_vaddr = RegEnable(next = s0_req_vaddr, enable = s0_fire) 2121d8f4dcbSJay val s1_req_vsetIdx = RegEnable(next = s0_req_vsetIdx, enable = s0_fire) 2131d8f4dcbSJay val s1_only_fisrt = RegEnable(next = s0_only_fisrt, enable = s0_fire) 2141d8f4dcbSJay val s1_double_line = RegEnable(next = s0_double_line, enable = s0_fire) 2151d8f4dcbSJay 2161d8f4dcbSJay s1_ready := s2_ready && tlbRespAllValid || !s1_valid 2171d8f4dcbSJay s1_fire := s1_valid && tlbRespAllValid && s2_ready 2181d8f4dcbSJay 2191d8f4dcbSJay fromITLB.map(_.ready := true.B) 2201d8f4dcbSJay 22158dbdfc2SJay /** tlb response latch for pipeline stop */ 22258dbdfc2SJay val s1_tlb_all_resp_wire = RegNext(s0_fire) 2232a3050c2SJay val s1_tlb_all_resp_reg = RegInit(false.B) 2241d8f4dcbSJay 2252a3050c2SJay when(s1_valid && s1_tlb_all_resp_wire && !s2_ready) {s1_tlb_all_resp_reg := true.B} 2262a3050c2SJay .elsewhen(s1_fire && s1_tlb_all_resp_reg) {s1_tlb_all_resp_reg := false.B} 2272a3050c2SJay 2282a3050c2SJay tlbRespAllValid := s1_tlb_all_resp_wire || s1_tlb_all_resp_reg 2292a3050c2SJay 2302a3050c2SJay val tlbRespPAddr = ResultHoldBypass(valid = s1_tlb_all_resp_wire, data = VecInit(fromITLB.map(_.bits.paddr))) 2312a3050c2SJay val tlbExcpPF = ResultHoldBypass(valid = s1_tlb_all_resp_wire, data = VecInit(fromITLB.map(port => port.bits.excp.pf.instr && port.valid))) 2322a3050c2SJay val tlbExcpAF = ResultHoldBypass(valid = s1_tlb_all_resp_wire, data = VecInit(fromITLB.map(port => port.bits.excp.af.instr && port.valid))) 2331d8f4dcbSJay 23458dbdfc2SJay /** s1 hit check/tag compare */ 2351d8f4dcbSJay val s1_req_paddr = tlbRespPAddr 2361d8f4dcbSJay val s1_req_ptags = VecInit(s1_req_paddr.map(get_phy_tag(_))) 2371d8f4dcbSJay 238ccfc2e22SJay val s1_meta_ptags = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire)) 239ccfc2e22SJay val s1_meta_cohs = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(s0_fire)) 24058dbdfc2SJay val s1_meta_errors = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire)) 24158dbdfc2SJay 242ccfc2e22SJay val s1_data_cacheline = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire)) 24358dbdfc2SJay val s1_data_errors = ResultHoldBypass(data = dataResp.errors, valid = RegNext(s0_fire)) 24458dbdfc2SJay 245ecccf78fSJay val s1_parity_meta_error = VecInit((0 until PortNumber).map(i => s1_meta_errors(i).reduce(_||_) && io.csr_parity_enable)) 246ecccf78fSJay val s1_parity_data_error = VecInit((0 until PortNumber).map(i => s1_data_errors(i).reduce(_||_) && io.csr_parity_enable)) 2479ef181f4SWilliam Wang val s1_parity_error = VecInit((0 until PortNumber).map(i => s1_parity_meta_error(i) || s1_parity_data_error(i))) 2481d8f4dcbSJay 2491d8f4dcbSJay val s1_tag_eq_vec = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w => s1_meta_ptags(p)(w) === s1_req_ptags(p) )))) 2501d8f4dcbSJay val s1_tag_match_vec = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_cohs(k)(w).isValid()}))) 2511d8f4dcbSJay val s1_tag_match = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector))) 2521d8f4dcbSJay 2531d8f4dcbSJay val s1_port_hit = VecInit(Seq(s1_tag_match(0) && s1_valid && !tlbExcpPF(0) && !tlbExcpAF(0), s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcpPF(1) && !tlbExcpAF(1) )) 2541d8f4dcbSJay val s1_bank_miss = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcpPF(0) && !tlbExcpAF(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcpPF(1) && !tlbExcpAF(1) )) 2551d8f4dcbSJay val s1_hit = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0)) 2561d8f4dcbSJay 2571d8f4dcbSJay /** choose victim cacheline */ 2581d8f4dcbSJay val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber)) 259ccfc2e22SJay val s1_victim_oh = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire)) 2601d8f4dcbSJay 2611d8f4dcbSJay val s1_victim_coh = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))}) 2621d8f4dcbSJay 2631d8f4dcbSJay assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe") 2641d8f4dcbSJay 26558dbdfc2SJay for(i <- 0 until PortNumber){ 2669ef181f4SWilliam Wang io.errors(i).valid := RegNext(s1_parity_error(i) && RegNext(s0_fire)) 26758dbdfc2SJay io.errors(i).ecc_error.valid := RegNext(s1_parity_error(i) && RegNext(s0_fire)) 2689ef181f4SWilliam Wang io.errors(i).ecc_error.bits := RegNext(tlbRespPAddr(i)) 2699ef181f4SWilliam Wang io.errors(i).source := DontCare 2709ef181f4SWilliam Wang io.errors(i).source.tag := RegNext(s1_parity_meta_error(i)) 2719ef181f4SWilliam Wang io.errors(i).source.data := RegNext(s1_parity_data_error(i)) 2729ef181f4SWilliam Wang io.errors(i).source.l2 := false.B 2739ef181f4SWilliam Wang io.errors(i).opType := DontCare 2749ef181f4SWilliam Wang io.errors(i).opType.fetch := true.B 27558dbdfc2SJay } 2761d8f4dcbSJay 2771d8f4dcbSJay ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)} 2781d8f4dcbSJay 2791d8f4dcbSJay val s1_hit_data = VecInit(s1_data_cacheline.zipWithIndex.map { case(bank, i) => 2801d8f4dcbSJay val port_hit_data = Mux1H(s1_tag_match_vec(i).asUInt, bank) 2811d8f4dcbSJay port_hit_data 2821d8f4dcbSJay }) 2831d8f4dcbSJay 28458dbdfc2SJay /** <PERF> replace victim way number */ 28558dbdfc2SJay 2861d8f4dcbSJay (0 until nWays).map{ w => 2871d8f4dcbSJay XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10), s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0)) === w.U) 2881d8f4dcbSJay } 2891d8f4dcbSJay 2901d8f4dcbSJay (0 until nWays).map{ w => 2911d8f4dcbSJay XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10), s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0)) === w.U) 2921d8f4dcbSJay } 2931d8f4dcbSJay 2941d8f4dcbSJay (0 until nWays).map{ w => 2951d8f4dcbSJay XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1)) === w.U) 2961d8f4dcbSJay } 2971d8f4dcbSJay 2981d8f4dcbSJay (0 until nWays).map{ w => 2991d8f4dcbSJay XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1)) === w.U) 3001d8f4dcbSJay } 3011d8f4dcbSJay 3021d8f4dcbSJay XSPerfAccumulate("ifu_bubble_s1_tlb_miss", s1_valid && !tlbRespAllValid ) 3031d8f4dcbSJay 3042a3050c2SJay /** 3052a3050c2SJay ****************************************************************************** 30658dbdfc2SJay * ICache Stage 2 30758dbdfc2SJay * - send request to MSHR if ICache miss 30858dbdfc2SJay * - generate secondary miss status/data registers 30958dbdfc2SJay * - response to IFU 3102a3050c2SJay ****************************************************************************** 3112a3050c2SJay */ 31258dbdfc2SJay 31358dbdfc2SJay /** s2 control */ 3141d8f4dcbSJay val s2_fetch_finish = Wire(Bool()) 3151d8f4dcbSJay 3161d8f4dcbSJay val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B) 3171d8f4dcbSJay val s2_miss_available = Wire(Bool()) 3181d8f4dcbSJay 3191d8f4dcbSJay s2_ready := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available) 3201d8f4dcbSJay s2_fire := s2_valid && s2_fetch_finish && !io.respStall 3211d8f4dcbSJay 32258dbdfc2SJay /** s2 data */ 3231d8f4dcbSJay val mmio = fromPMP.map(port => port.mmio) // TODO: handle it 3241d8f4dcbSJay 3251d8f4dcbSJay val (s2_req_paddr , s2_req_vaddr) = (RegEnable(next = s1_req_paddr, enable = s1_fire), RegEnable(next = s1_req_vaddr, enable = s1_fire)) 3261d8f4dcbSJay val s2_req_vsetIdx = RegEnable(next = s1_req_vsetIdx, enable = s1_fire) 3271d8f4dcbSJay val s2_req_ptags = RegEnable(next = s1_req_ptags, enable = s1_fire) 3281d8f4dcbSJay val s2_only_fisrt = RegEnable(next = s1_only_fisrt, enable = s1_fire) 3291d8f4dcbSJay val s2_double_line = RegEnable(next = s1_double_line, enable = s1_fire) 3301d8f4dcbSJay val s2_hit = RegEnable(next = s1_hit , enable = s1_fire) 3311d8f4dcbSJay val s2_port_hit = RegEnable(next = s1_port_hit, enable = s1_fire) 3321d8f4dcbSJay val s2_bank_miss = RegEnable(next = s1_bank_miss, enable = s1_fire) 33358dbdfc2SJay val s2_waymask = RegEnable(next = s1_victim_oh, enable = s1_fire) 33458dbdfc2SJay val s2_victim_coh = RegEnable(next = s1_victim_coh, enable = s1_fire) 3351d8f4dcbSJay 33658dbdfc2SJay /** status imply that s2 is a secondary miss (no need to resend miss request) */ 3371d8f4dcbSJay val sec_meet_vec = Wire(Vec(2, Bool())) 3381d8f4dcbSJay val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i))) 3391d8f4dcbSJay val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line) 3401d8f4dcbSJay 3412a25dbb4SJay /** exception and pmp logic **/ 3422a3050c2SJay //PMP Result 3432a3050c2SJay val pmpExcpAF = Wire(Vec(PortNumber, Bool())) 3442a3050c2SJay pmpExcpAF(0) := fromPMP(0).instr 3452a3050c2SJay pmpExcpAF(1) := fromPMP(1).instr && s2_double_line 3461d8f4dcbSJay //exception information 3472a3050c2SJay val s2_except_pf = RegEnable(next =tlbExcpPF, enable = s1_fire) 34858dbdfc2SJay val s2_except_af = VecInit(RegEnable(next = tlbExcpAF, enable = s1_fire).zip(RegEnable(next = s1_parity_error, enable = s1_fire)).zip(pmpExcpAF).map{ 34958dbdfc2SJay case((tlbAf, parityError), pmpAf) => tlbAf || parityError || DataHoldBypass(pmpAf, RegNext(s1_fire)).asBool}) 3501d8f4dcbSJay val s2_except = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_af(i)}) 3511d8f4dcbSJay val s2_has_except = s2_valid && (s2_except_af.reduce(_||_) || s2_except_pf.reduce(_||_)) 3521d8f4dcbSJay //MMIO 3531d8f4dcbSJay val s2_mmio = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() 3541d8f4dcbSJay 35558dbdfc2SJay //send physical address to PMP 3561d8f4dcbSJay io.pmp.zipWithIndex.map { case (p, i) => 357de7689fcSJay p.req.valid := s2_valid && !missSwitchBit 3581d8f4dcbSJay p.req.bits.addr := s2_req_paddr(i) 3591d8f4dcbSJay p.req.bits.size := 3.U // TODO 3601d8f4dcbSJay p.req.bits.cmd := TlbCmd.exec 3611d8f4dcbSJay } 3621d8f4dcbSJay 3631d8f4dcbSJay /*** cacheline miss logic ***/ 3641d8f4dcbSJay val wait_idle :: wait_queue_ready :: wait_send_req :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: Nil = Enum(8) 3651d8f4dcbSJay val wait_state = RegInit(wait_idle) 3661d8f4dcbSJay 3671d8f4dcbSJay val port_miss_fix = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0), fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) )) 3681d8f4dcbSJay 36958dbdfc2SJay // secondary miss record registers 3702a3050c2SJay class MissSlot(implicit p: Parameters) extends ICacheBundle { 3711d8f4dcbSJay val m_vSetIdx = UInt(idxBits.W) 3721d8f4dcbSJay val m_pTag = UInt(tagBits.W) 3731d8f4dcbSJay val m_data = UInt(blockBits.W) 37458dbdfc2SJay val m_corrupt = Bool() 3751d8f4dcbSJay } 3761d8f4dcbSJay 3771d8f4dcbSJay val missSlot = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot))) 3781d8f4dcbSJay val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6) 3791d8f4dcbSJay val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) ) 3801d8f4dcbSJay val reservedRefillData = Wire(Vec(2, UInt(blockBits.W))) 3811d8f4dcbSJay 3821d8f4dcbSJay s2_miss_available := VecInit(missStateQueue.map(entry => entry === m_invalid || entry === m_wait_sec_miss)).reduce(_&&_) 3831d8f4dcbSJay 3841d8f4dcbSJay val fix_sec_miss = Wire(Vec(4, Bool())) 3851d8f4dcbSJay val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2) 3861d8f4dcbSJay val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3) 3871d8f4dcbSJay sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss )) 3881d8f4dcbSJay 3892a3050c2SJay /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/ 39042b952e2SJay val cacheline_0_hit = (s2_port_hit(0) || sec_meet_0_miss) 39142b952e2SJay val cacheline_0_miss = !s2_port_hit(0) && !sec_meet_0_miss 3921d8f4dcbSJay 39342b952e2SJay val cacheline_1_hit = (s2_port_hit(1) || sec_meet_1_miss) 39442b952e2SJay val cacheline_1_miss = !s2_port_hit(1) && !sec_meet_1_miss 39542b952e2SJay 39642b952e2SJay val only_0_miss = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio 39742b952e2SJay val only_0_hit = RegNext(s1_fire) && cacheline_0_hit && !s2_double_line && !s2_mmio 39842b952e2SJay val hit_0_hit_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_hit && s2_double_line && !s2_mmio 39942b952e2SJay val hit_0_miss_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 40042b952e2SJay val miss_0_hit_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line && !s2_has_except && !s2_mmio 40142b952e2SJay val miss_0_miss_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 40242b952e2SJay 40342b952e2SJay val hit_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_hit 40442b952e2SJay val miss_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_miss 4051d8f4dcbSJay val except_0 = RegNext(s1_fire) && s2_except(0) 4061d8f4dcbSJay 4071d8f4dcbSJay def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={ 4081d8f4dcbSJay val bit = RegInit(false.B) 4091d8f4dcbSJay when(flush) { bit := false.B } 4101d8f4dcbSJay .elsewhen(valid && !release) { bit := true.B } 4111d8f4dcbSJay .elsewhen(release) { bit := false.B} 4121d8f4dcbSJay bit || valid 4131d8f4dcbSJay } 4141d8f4dcbSJay 4152a3050c2SJay /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/ 4161d8f4dcbSJay val miss_0_hit_1_latch = holdReleaseLatch(valid = miss_0_hit_1, release = s2_fire, flush = false.B) 4171d8f4dcbSJay val miss_0_miss_1_latch = holdReleaseLatch(valid = miss_0_miss_1, release = s2_fire, flush = false.B) 4181d8f4dcbSJay val only_0_miss_latch = holdReleaseLatch(valid = only_0_miss, release = s2_fire, flush = false.B) 4191d8f4dcbSJay val hit_0_miss_1_latch = holdReleaseLatch(valid = hit_0_miss_1, release = s2_fire, flush = false.B) 4201d8f4dcbSJay 4211d8f4dcbSJay val miss_0_except_1_latch = holdReleaseLatch(valid = miss_0_except_1, release = s2_fire, flush = false.B) 4221d8f4dcbSJay val except_0_latch = holdReleaseLatch(valid = except_0, release = s2_fire, flush = false.B) 4231d8f4dcbSJay val hit_0_except_1_latch = holdReleaseLatch(valid = hit_0_except_1, release = s2_fire, flush = false.B) 4241d8f4dcbSJay 4251d8f4dcbSJay val only_0_hit_latch = holdReleaseLatch(valid = only_0_hit, release = s2_fire, flush = false.B) 4261d8f4dcbSJay val hit_0_hit_1_latch = holdReleaseLatch(valid = hit_0_hit_1, release = s2_fire, flush = false.B) 4271d8f4dcbSJay 4281d8f4dcbSJay 42958dbdfc2SJay /*** secondary miss judegment ***/ 43058dbdfc2SJay 4311d8f4dcbSJay def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss) 4321d8f4dcbSJay 4331d8f4dcbSJay def getMissSituat(slotNum : Int, missNum : Int ) :Bool = { 4341d8f4dcbSJay RegNext(s1_fire) && (missSlot(slotNum).m_vSetIdx === s2_req_vsetIdx(missNum)) && (missSlot(slotNum).m_pTag === s2_req_ptags(missNum)) && !s2_port_hit(missNum) && waitSecondComeIn(missStateQueue(slotNum)) && !s2_mmio 4351d8f4dcbSJay } 4361d8f4dcbSJay 4371d8f4dcbSJay val miss_0_s2_0 = getMissSituat(slotNum = 0, missNum = 0) 4381d8f4dcbSJay val miss_0_s2_1 = getMissSituat(slotNum = 0, missNum = 1) 4391d8f4dcbSJay val miss_1_s2_0 = getMissSituat(slotNum = 1, missNum = 0) 4401d8f4dcbSJay val miss_1_s2_1 = getMissSituat(slotNum = 1, missNum = 1) 4411d8f4dcbSJay 4421d8f4dcbSJay val miss_0_s2_0_latch = holdReleaseLatch(valid = miss_0_s2_0, release = s2_fire, flush = false.B) 4431d8f4dcbSJay val miss_0_s2_1_latch = holdReleaseLatch(valid = miss_0_s2_1, release = s2_fire, flush = false.B) 4441d8f4dcbSJay val miss_1_s2_0_latch = holdReleaseLatch(valid = miss_1_s2_0, release = s2_fire, flush = false.B) 4451d8f4dcbSJay val miss_1_s2_1_latch = holdReleaseLatch(valid = miss_1_s2_1, release = s2_fire, flush = false.B) 4461d8f4dcbSJay 4471d8f4dcbSJay 4481d8f4dcbSJay val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1) 4491d8f4dcbSJay val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3) 4501d8f4dcbSJay val slot_slove = VecInit(Seq(slot_0_solve, slot_1_solve)) 4511d8f4dcbSJay 4521d8f4dcbSJay fix_sec_miss := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch)) 4531d8f4dcbSJay 45458dbdfc2SJay /*** reserved data for secondary miss ***/ 45558dbdfc2SJay 4561d8f4dcbSJay reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1) 4571d8f4dcbSJay reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1) 4581d8f4dcbSJay 45958dbdfc2SJay /*** miss state machine ***/ 46058dbdfc2SJay 4611d8f4dcbSJay switch(wait_state){ 4621d8f4dcbSJay is(wait_idle){ 4631d8f4dcbSJay when(miss_0_except_1_latch){ 4641d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 4651d8f4dcbSJay }.elsewhen( only_0_miss_latch || miss_0_hit_1_latch){ 4661d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 4671d8f4dcbSJay }.elsewhen(hit_0_miss_1_latch){ 4681d8f4dcbSJay wait_state := Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle ) 4691d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 4701d8f4dcbSJay wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle) 4711d8f4dcbSJay } 4721d8f4dcbSJay } 4731d8f4dcbSJay 4741d8f4dcbSJay is(wait_queue_ready){ 4751d8f4dcbSJay wait_state := wait_send_req 4761d8f4dcbSJay } 4771d8f4dcbSJay 4781d8f4dcbSJay is(wait_send_req) { 4791d8f4dcbSJay when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){ 4801d8f4dcbSJay wait_state := wait_one_resp 4811d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 4821d8f4dcbSJay wait_state := wait_two_resp 4831d8f4dcbSJay } 4841d8f4dcbSJay } 4851d8f4dcbSJay 4861d8f4dcbSJay is(wait_one_resp) { 4871d8f4dcbSJay when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){ 4881d8f4dcbSJay wait_state := wait_finish 4891d8f4dcbSJay }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){ 4901d8f4dcbSJay wait_state := wait_finish 4911d8f4dcbSJay } 4921d8f4dcbSJay } 4931d8f4dcbSJay 4941d8f4dcbSJay is(wait_two_resp) { 4951d8f4dcbSJay when(fromMSHR(0).fire() && fromMSHR(1).fire()){ 4961d8f4dcbSJay wait_state := wait_finish 4971d8f4dcbSJay }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){ 4981d8f4dcbSJay wait_state := wait_0_resp 4991d8f4dcbSJay }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){ 5001d8f4dcbSJay wait_state := wait_1_resp 5011d8f4dcbSJay } 5021d8f4dcbSJay } 5031d8f4dcbSJay 5041d8f4dcbSJay is(wait_0_resp) { 5051d8f4dcbSJay when(fromMSHR(0).fire()){ 5061d8f4dcbSJay wait_state := wait_finish 5071d8f4dcbSJay } 5081d8f4dcbSJay } 5091d8f4dcbSJay 5101d8f4dcbSJay is(wait_1_resp) { 5111d8f4dcbSJay when(fromMSHR(1).fire()){ 5121d8f4dcbSJay wait_state := wait_finish 5131d8f4dcbSJay } 5141d8f4dcbSJay } 5151d8f4dcbSJay 5162a25dbb4SJay is(wait_finish) {when(s2_fire) {wait_state := wait_idle } 5171d8f4dcbSJay } 5181d8f4dcbSJay } 5191d8f4dcbSJay 5201d8f4dcbSJay 52158dbdfc2SJay /*** send request to MissUnit ***/ 52258dbdfc2SJay 5231d8f4dcbSJay (0 until 2).map { i => 5241d8f4dcbSJay if(i == 1) toMSHR(i).valid := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio 5251d8f4dcbSJay else toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio 5261d8f4dcbSJay toMSHR(i).bits.paddr := s2_req_paddr(i) 5271d8f4dcbSJay toMSHR(i).bits.vaddr := s2_req_vaddr(i) 5281d8f4dcbSJay toMSHR(i).bits.waymask := s2_waymask(i) 5291d8f4dcbSJay toMSHR(i).bits.coh := s2_victim_coh(i) 5301d8f4dcbSJay 5311d8f4dcbSJay 5321d8f4dcbSJay when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){ 5331d8f4dcbSJay missStateQueue(i) := m_valid 5341d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 5351d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 5361d8f4dcbSJay } 5371d8f4dcbSJay 5381d8f4dcbSJay when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){ 5391d8f4dcbSJay missStateQueue(i) := m_refilled 5401d8f4dcbSJay missSlot(i).m_data := fromMSHR(i).bits.data 54158dbdfc2SJay missSlot(i).m_corrupt := fromMSHR(i).bits.corrupt 5421d8f4dcbSJay } 5431d8f4dcbSJay 5441d8f4dcbSJay 5451d8f4dcbSJay when(s2_fire && missStateQueue(i) === m_refilled){ 5461d8f4dcbSJay missStateQueue(i) := m_wait_sec_miss 5471d8f4dcbSJay } 5481d8f4dcbSJay 5492a3050c2SJay /*** Only the first cycle to check whether meet the secondary miss ***/ 5501d8f4dcbSJay when(missStateQueue(i) === m_wait_sec_miss){ 5512a3050c2SJay /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/ 5521d8f4dcbSJay when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) { 5531d8f4dcbSJay missStateQueue(i) := m_invalid 5541d8f4dcbSJay } 5552a3050c2SJay /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/ 5561d8f4dcbSJay .elsewhen((slot_slove(i) && !s2_fire && s2_valid) || (s2_valid && !slot_slove(i) && !s2_fire) ){ 5571d8f4dcbSJay missStateQueue(i) := m_check_final 5581d8f4dcbSJay } 5591d8f4dcbSJay } 5601d8f4dcbSJay 5611d8f4dcbSJay when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){ 5621d8f4dcbSJay missStateQueue(i) := m_valid 5631d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 5641d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 5651d8f4dcbSJay }.elsewhen(missStateQueue(i) === m_check_final) { 5661d8f4dcbSJay missStateQueue(i) := m_invalid 5671d8f4dcbSJay } 5681d8f4dcbSJay } 5691d8f4dcbSJay 5707052722fSJay when(toMSHR.map(_.valid).reduce(_||_)){ 5717052722fSJay missSwitchBit := true.B 572*a108d429SJay io.prefetchEnable := true.B 5737052722fSJay }.elsewhen(missSwitchBit && s2_fetch_finish){ 5747052722fSJay missSwitchBit := false.B 575*a108d429SJay io.prefetchDisable := true.B 5767052722fSJay } 5777052722fSJay 578*a108d429SJay 5791d8f4dcbSJay val miss_all_fix = wait_state === wait_finish 5802a3050c2SJay s2_fetch_finish := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch || s2_mmio) 5811d8f4dcbSJay 58258dbdfc2SJay /** update replacement status register: 0 is hit access/ 1 is miss access */ 5831d8f4dcbSJay (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) => 5841d8f4dcbSJay t_s(0) := s1_req_vsetIdx(i) 5851d8f4dcbSJay t_w(0).valid := s1_port_hit(i) 5861d8f4dcbSJay t_w(0).bits := OHToUInt(s1_tag_match_vec(i)) 5871d8f4dcbSJay 5881d8f4dcbSJay t_s(1) := s2_req_vsetIdx(i) 5891d8f4dcbSJay t_w(1).valid := s2_valid && !s2_port_hit(i) 5901d8f4dcbSJay t_w(1).bits := OHToUInt(s2_waymask(i)) 5911d8f4dcbSJay } 5921d8f4dcbSJay 5931d8f4dcbSJay val s2_hit_datas = RegEnable(next = s1_hit_data, enable = s1_fire) 5941d8f4dcbSJay val s2_datas = Wire(Vec(2, UInt(blockBits.W))) 5951d8f4dcbSJay 5961d8f4dcbSJay s2_datas.zipWithIndex.map{case(bank,i) => 5971d8f4dcbSJay if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))) 5981d8f4dcbSJay else bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))) 5991d8f4dcbSJay } 6001d8f4dcbSJay 60158dbdfc2SJay /** response to IFU */ 6021d8f4dcbSJay 6031d8f4dcbSJay (0 until PortNumber).map{ i => 6041d8f4dcbSJay if(i ==0) toIFU(i).valid := s2_fire 6051d8f4dcbSJay else toIFU(i).valid := s2_fire && s2_double_line 6061d8f4dcbSJay toIFU(i).bits.readData := s2_datas(i) 6071d8f4dcbSJay toIFU(i).bits.paddr := s2_req_paddr(i) 6081d8f4dcbSJay toIFU(i).bits.vaddr := s2_req_vaddr(i) 6091d8f4dcbSJay toIFU(i).bits.tlbExcp.pageFault := s2_except_pf(i) 61058dbdfc2SJay toIFU(i).bits.tlbExcp.accessFault := s2_except_af(i) || missSlot(i).m_corrupt 6111d8f4dcbSJay toIFU(i).bits.tlbExcp.mmio := s2_mmio 6129ef181f4SWilliam Wang 6139ef181f4SWilliam Wang when(RegNext(s2_fire && missSlot(i).m_corrupt)){ 6149ef181f4SWilliam Wang io.errors(i).valid := true.B 6159ef181f4SWilliam Wang io.errors(i).ecc_error.valid := false.B // l2 should have report that to bus error unit, no need to do it again 6169ef181f4SWilliam Wang io.errors(i).ecc_error.bits := RegNext(s2_req_paddr(i)) 6179ef181f4SWilliam Wang io.errors(i).source.tag := false.B 6189ef181f4SWilliam Wang io.errors(i).source.data := false.B 6199ef181f4SWilliam Wang io.errors(i).source.l2 := true.B 6209ef181f4SWilliam Wang } 6211d8f4dcbSJay } 6221d8f4dcbSJay 623*a108d429SJay io.perfInfo.only_0_hit := only_0_hit_latch 6241d8f4dcbSJay io.perfInfo.only_0_miss := only_0_miss_latch 6251d8f4dcbSJay io.perfInfo.hit_0_hit_1 := hit_0_hit_1_latch 6261d8f4dcbSJay io.perfInfo.hit_0_miss_1 := hit_0_miss_1_latch 6271d8f4dcbSJay io.perfInfo.miss_0_hit_1 := miss_0_hit_1_latch 6281d8f4dcbSJay io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch 629*a108d429SJay io.perfInfo.hit_0_except_1 := hit_0_except_1_latch 630*a108d429SJay io.perfInfo.miss_0_except_1 := miss_0_except_1_latch 631*a108d429SJay io.perfInfo.except_0 := except_0_latch 6321d8f4dcbSJay io.perfInfo.bank_hit(0) := only_0_miss_latch || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch 6331d8f4dcbSJay io.perfInfo.bank_hit(1) := miss_0_hit_1_latch || hit_0_hit_1_latch 634*a108d429SJay io.perfInfo.hit := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch 63558dbdfc2SJay 63658dbdfc2SJay /** <PERF> fetch bubble generated by icache miss*/ 63758dbdfc2SJay 63858dbdfc2SJay XSPerfAccumulate("ifu_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 63958dbdfc2SJay 6401d8f4dcbSJay} 641