11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 227d45a146SYinan Xuimport difftest._ 231d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 241d8f4dcbSJayimport xiangshan._ 251d8f4dcbSJayimport xiangshan.cache.mmu._ 261d8f4dcbSJayimport utils._ 273c02ee8fSwakafaimport utility._ 281d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 2988895b11Sxu_zhimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle, ExceptionType} 301d8f4dcbSJay 311d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 321d8f4dcbSJay{ 331d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 34b92f8445Sssszwic def vSetIdx = get_idx(vaddr) 351d8f4dcbSJay} 361d8f4dcbSJay 371d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 381d8f4dcbSJay{ 391d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 40b92f8445Sssszwic val data = UInt((blockBits).W) 411d8f4dcbSJay val paddr = UInt(PAddrBits.W) 42d0de7e4aSpeixiaokun val gpaddr = UInt(GPAddrBits.W) 4388895b11Sxu_zh val exception = UInt(ExceptionType.width.W) 44002c10a4SYanqin Li val pmp_mmio = Bool() 45002c10a4SYanqin Li val itlb_pbmt = UInt(Pbmt.width.W) 461d8f4dcbSJay} 471d8f4dcbSJay 481d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 491d8f4dcbSJay{ 50c5c5edaeSJenius val req = Flipped(Decoupled(new FtqToICacheRequestBundle)) 51c5c5edaeSJenius val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp)) 52d2b20d1aSTang Haojin val topdownIcacheMiss = Output(Bool()) 53d2b20d1aSTang Haojin val topdownItlbMiss = Output(Bool()) 541d8f4dcbSJay} 551d8f4dcbSJay 561d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 57afed18b5SJenius val toIMeta = DecoupledIO(new ICacheReadBundle) 581d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 591d8f4dcbSJay} 601d8f4dcbSJay 611d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 62b92f8445Sssszwic val toIData = Vec(partWayNum, DecoupledIO(new ICacheReadBundle)) 631d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 641d8f4dcbSJay} 651d8f4dcbSJay 661d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 67b92f8445Sssszwic val req = Decoupled(new ICacheMissReq) 68b92f8445Sssszwic val resp = Flipped(ValidIO(new ICacheMissResp)) 691d8f4dcbSJay} 701d8f4dcbSJay 711d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 721d8f4dcbSJay val req = Valid(new PMPReqBundle()) 731d8f4dcbSJay val resp = Input(new PMPRespBundle()) 741d8f4dcbSJay} 751d8f4dcbSJay 761d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 771d8f4dcbSJay val only_0_hit = Bool() 781d8f4dcbSJay val only_0_miss = Bool() 791d8f4dcbSJay val hit_0_hit_1 = Bool() 801d8f4dcbSJay val hit_0_miss_1 = Bool() 811d8f4dcbSJay val miss_0_hit_1 = Bool() 821d8f4dcbSJay val miss_0_miss_1 = Bool() 83a108d429SJay val hit_0_except_1 = Bool() 84a108d429SJay val miss_0_except_1 = Bool() 85a108d429SJay val except_0 = Bool() 861d8f4dcbSJay val bank_hit = Vec(2,Bool()) 871d8f4dcbSJay val hit = Bool() 881d8f4dcbSJay} 891d8f4dcbSJay 901d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 91f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 922a3050c2SJay /*** internal interface ***/ 931d8f4dcbSJay val dataArray = new ICacheDataReqBundle 94b1ded4e8Sguohongyu /** prefetch io */ 95b92f8445Sssszwic val touch = Vec(PortNumber,ValidIO(new ReplacerTouch)) 96b92f8445Sssszwic val wayLookupRead = Flipped(DecoupledIO(new WayLookupInfo)) 97cb6e5d3cSssszwic 98b92f8445Sssszwic val mshr = new ICacheMSHRBundle 990184a80eSYanqin Li val errors = Output(Vec(PortNumber, ValidIO(new L1CacheErrorInfo))) 1002a3050c2SJay /*** outside interface ***/ 101c5c5edaeSJenius //val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 102c5c5edaeSJenius /* when ftq.valid is high in T + 1 cycle 103c5c5edaeSJenius * the ftq component must be valid in T cycle 104c5c5edaeSJenius */ 105c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 1061d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 1071d8f4dcbSJay val respStall = Input(Bool()) 10858dbdfc2SJay 109ecccf78fSJay val csr_parity_enable = Input(Bool()) 110b92f8445Sssszwic val flush = Input(Bool()) 111b92f8445Sssszwic 112b92f8445Sssszwic val perfInfo = Output(new ICachePerfInfo) 1131d8f4dcbSJay} 1141d8f4dcbSJay 115f9c51548Sssszwicclass ICacheDB(implicit p: Parameters) extends ICacheBundle { 116f9c51548Sssszwic val blk_vaddr = UInt((VAddrBits - blockOffBits).W) 117f9c51548Sssszwic val blk_paddr = UInt((PAddrBits - blockOffBits).W) 118f9c51548Sssszwic val hit = Bool() 119f9c51548Sssszwic} 120f9c51548Sssszwic 1211d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1221d8f4dcbSJay{ 1231d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1241d8f4dcbSJay 12558dbdfc2SJay /** Input/Output port */ 126c5c5edaeSJenius val (fromFtq, toIFU) = (io.fetch.req, io.fetch.resp) 127b92f8445Sssszwic val (toData, fromData) = (io.dataArray.toIData, io.dataArray.fromIData) 128b92f8445Sssszwic val (toMSHR, fromMSHR) = (io.mshr.req, io.mshr.resp) 1291d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 130b92f8445Sssszwic val fromWayLookup = io.wayLookupRead 13158c354d0Sssszwic 13258c354d0Sssszwic // Statistics on the frequency distribution of FTQ fire interval 13358c354d0Sssszwic val cntFtqFireInterval = RegInit(0.U(32.W)) 13458c354d0Sssszwic cntFtqFireInterval := Mux(fromFtq.fire, 1.U, cntFtqFireInterval + 1.U) 135da05f2feSYangyu Chen XSPerfHistogram("ftq2icache_fire", 13658c354d0Sssszwic cntFtqFireInterval, fromFtq.fire, 13758c354d0Sssszwic 1, 300, 1, right_strict = true) 138b1ded4e8Sguohongyu 13958dbdfc2SJay /** pipeline control signal */ 140f1fe8698SLemover val s1_ready, s2_ready = Wire(Bool()) 141f1fe8698SLemover val s0_fire, s1_fire , s2_fire = Wire(Bool()) 142b92f8445Sssszwic val s0_flush, s1_flush , s2_flush = Wire(Bool()) 1431d8f4dcbSJay 1442a3050c2SJay /** 1452a3050c2SJay ****************************************************************************** 14658dbdfc2SJay * ICache Stage 0 147b92f8445Sssszwic * - send req to data SRAM 148b92f8445Sssszwic * - get waymask and tlb info from wayLookup 1492a3050c2SJay ****************************************************************************** 1502a3050c2SJay */ 1512a3050c2SJay 15258dbdfc2SJay /** s0 control */ 153b92f8445Sssszwic // 0,1,2,3 -> dataArray(data); 4 -> mainPipe 154b92f8445Sssszwic // Ftq RegNext Register 155b92f8445Sssszwic val fromFtqReq = fromFtq.bits.pcMemRead 156c5c5edaeSJenius val s0_valid = fromFtq.valid 157b92f8445Sssszwic val s0_req_valid_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i)) 158b92f8445Sssszwic val s0_req_vaddr_all = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart))) 15988895b11Sxu_zh val s0_req_vSetIdx_all = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr_all(i).map(get_idx))) 160b92f8445Sssszwic val s0_req_offset_all = (0 until partWayNum + 1).map(i => s0_req_vaddr_all(i)(0)(log2Ceil(blockBytes)-1, 0)) 161b92f8445Sssszwic val s0_doubleline_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline) 1621d8f4dcbSJay 163b92f8445Sssszwic val s0_req_vaddr = s0_req_vaddr_all.last 164b92f8445Sssszwic val s0_req_vSetIdx = s0_req_vSetIdx_all.last 165b92f8445Sssszwic val s0_doubleline = s0_doubleline_all.last 16661e1db30SJay 167b92f8445Sssszwic /** 168b92f8445Sssszwic ****************************************************************************** 169b92f8445Sssszwic * get waymask and tlb info from wayLookup 170b92f8445Sssszwic ****************************************************************************** 171b92f8445Sssszwic */ 172b92f8445Sssszwic fromWayLookup.ready := s0_fire 173b92f8445Sssszwic val s0_waymasks = VecInit(fromWayLookup.bits.waymask.map(_.asTypeOf(Vec(nWays, Bool())))) 174b92f8445Sssszwic val s0_req_ptags = fromWayLookup.bits.ptag 175b92f8445Sssszwic val s0_req_gpaddr = fromWayLookup.bits.gpaddr 17688895b11Sxu_zh val s0_itlb_exception = fromWayLookup.bits.itlb_exception 177002c10a4SYanqin Li val s0_itlb_pbmt = fromWayLookup.bits.itlb_pbmt 178*8966a895Sxu_zh val s0_meta_codes = fromWayLookup.bits.meta_codes 17988895b11Sxu_zh val s0_hits = VecInit(fromWayLookup.bits.waymask.map(_.orR)) 180f56177cbSJenius 181b92f8445Sssszwic when(s0_fire){ 182b92f8445Sssszwic assert((0 until PortNumber).map(i => s0_req_vSetIdx(i) === fromWayLookup.bits.vSetIdx(i)).reduce(_&&_), 183b92f8445Sssszwic "vSetIdxs from ftq and wayLookup are different! vaddr0=0x%x ftq: vidx0=0x%x vidx1=0x%x wayLookup: vidx0=0x%x vidx1=0x%x", 184b92f8445Sssszwic s0_req_vaddr(0), s0_req_vSetIdx(0), s0_req_vSetIdx(1), fromWayLookup.bits.vSetIdx(0), fromWayLookup.bits.vSetIdx(1)) 1851d8f4dcbSJay } 186afed18b5SJenius 187b92f8445Sssszwic /** 188b92f8445Sssszwic ****************************************************************************** 189b92f8445Sssszwic * data SRAM request 190b92f8445Sssszwic ****************************************************************************** 191b92f8445Sssszwic */ 192b92f8445Sssszwic for(i <- 0 until partWayNum) { 193b92f8445Sssszwic toData(i).valid := s0_req_valid_all(i) 194b92f8445Sssszwic toData(i).bits.isDoubleLine := s0_doubleline_all(i) 195b92f8445Sssszwic toData(i).bits.vSetIdx := s0_req_vSetIdx_all(i) 196b92f8445Sssszwic toData(i).bits.blkOffset := s0_req_offset_all(i) 197b92f8445Sssszwic toData(i).bits.wayMask := s0_waymasks 198b92f8445Sssszwic } 199afed18b5SJenius 200b92f8445Sssszwic val s0_can_go = toData.last.ready && fromWayLookup.valid && s1_ready 201b92f8445Sssszwic s0_flush := io.flush 202b92f8445Sssszwic s0_fire := s0_valid && s0_can_go && !s0_flush 2032a3050c2SJay 204c5c5edaeSJenius fromFtq.ready := s0_can_go 205f1fe8698SLemover 2062a3050c2SJay /** 2072a3050c2SJay ****************************************************************************** 20858dbdfc2SJay * ICache Stage 1 209b92f8445Sssszwic * - PMP check 210b92f8445Sssszwic * - get Data SRAM read responses (latched for pipeline stop) 211b92f8445Sssszwic * - monitor missUint response port 2122a3050c2SJay ****************************************************************************** 2132a3050c2SJay */ 214b92f8445Sssszwic val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = s1_flush, lastFlush = false.B) 2151d8f4dcbSJay 216b92f8445Sssszwic val s1_req_vaddr = RegEnable(s0_req_vaddr, 0.U.asTypeOf(s0_req_vaddr), s0_fire) 217b92f8445Sssszwic val s1_req_ptags = RegEnable(s0_req_ptags, 0.U.asTypeOf(s0_req_ptags), s0_fire) 218b92f8445Sssszwic val s1_req_gpaddr = RegEnable(s0_req_gpaddr, 0.U.asTypeOf(s0_req_gpaddr), s0_fire) 219b92f8445Sssszwic val s1_doubleline = RegEnable(s0_doubleline, 0.U.asTypeOf(s0_doubleline), s0_fire) 220b92f8445Sssszwic val s1_SRAMhits = RegEnable(s0_hits, 0.U.asTypeOf(s0_hits), s0_fire) 22188895b11Sxu_zh val s1_itlb_exception = RegEnable(s0_itlb_exception, 0.U.asTypeOf(s0_itlb_exception), s0_fire) 222002c10a4SYanqin Li val s1_itlb_pbmt = RegEnable(s0_itlb_pbmt, 0.U.asTypeOf(s0_itlb_pbmt), s0_fire) 223b92f8445Sssszwic val s1_waymasks = RegEnable(s0_waymasks, 0.U.asTypeOf(s0_waymasks), s0_fire) 224*8966a895Sxu_zh val s1_meta_codes = RegEnable(s0_meta_codes, 0.U.asTypeOf(s0_meta_codes), s0_fire) 2251d8f4dcbSJay 22688895b11Sxu_zh val s1_req_vSetIdx = s1_req_vaddr.map(get_idx) 227b92f8445Sssszwic val s1_req_paddr = s1_req_vaddr.zip(s1_req_ptags).map{case(vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag)} 228b92f8445Sssszwic val s1_req_offset = s1_req_vaddr(0)(log2Ceil(blockBytes)-1, 0) 229b1ded4e8Sguohongyu 230*8966a895Sxu_zh // do metaArray ECC check 231*8966a895Sxu_zh val s1_meta_corrupt = VecInit((s1_req_ptags zip s1_meta_codes zip s1_waymasks).map{ case ((meta, code), waymask) => 232*8966a895Sxu_zh val hit_num = PopCount(waymask) 233*8966a895Sxu_zh // NOTE: if not hit, encodeMetaECC(meta) =/= code can also be true, but we don't care about it 234*8966a895Sxu_zh (encodeMetaECC(meta) =/= code && hit_num === 1.U) || // hit one way, but parity code does not match, ECC failure 235*8966a895Sxu_zh hit_num > 1.U // hit multi way, must be a ECC failure 236*8966a895Sxu_zh }) 237*8966a895Sxu_zh 2382a3050c2SJay /** 2392a3050c2SJay ****************************************************************************** 240b92f8445Sssszwic * update replacement status register 2412a3050c2SJay ****************************************************************************** 2422a3050c2SJay */ 243b92f8445Sssszwic (0 until PortNumber).foreach{ i => 244b92f8445Sssszwic io.touch(i).bits.vSetIdx := s1_req_vSetIdx(i) 245b92f8445Sssszwic io.touch(i).bits.way := OHToUInt(s1_waymasks(i)) 246b92f8445Sssszwic } 247b92f8445Sssszwic io.touch(0).valid := RegNext(s0_fire) && s1_SRAMhits(0) 248b92f8445Sssszwic io.touch(1).valid := RegNext(s0_fire) && s1_SRAMhits(1) && s1_doubleline 249f1fe8698SLemover 250a61a35e0Sssszwic /** 251a61a35e0Sssszwic ****************************************************************************** 252b92f8445Sssszwic * PMP check 253a61a35e0Sssszwic ****************************************************************************** 254a61a35e0Sssszwic */ 25588895b11Sxu_zh toPMP.zipWithIndex.foreach { case (p, i) => 25688895b11Sxu_zh // if itlb has exception, paddr can be invalid, therefore pmp check can be skipped 25788895b11Sxu_zh p.valid := s1_valid // && s1_itlb_exception === ExceptionType.none 258b92f8445Sssszwic p.bits.addr := s1_req_paddr(i) 259a61a35e0Sssszwic p.bits.size := 3.U // TODO 260a61a35e0Sssszwic p.bits.cmd := TlbCmd.exec 261a61a35e0Sssszwic } 26288895b11Sxu_zh val s1_pmp_exception = VecInit(fromPMP.map(ExceptionType.fromPMPResp)) 263002c10a4SYanqin Li val s1_pmp_mmio = VecInit(fromPMP.map(_.mmio)) 26488895b11Sxu_zh 265f80535c3Sxu_zh // also raise af when meta array corrupt is detected, to cancel fetch 266f80535c3Sxu_zh val s1_meta_exception = VecInit(s1_meta_corrupt.map(ExceptionType.fromECC(io.csr_parity_enable, _))) 267f80535c3Sxu_zh 268f80535c3Sxu_zh // merge s1 itlb/pmp/meta exceptions, itlb has the highest priority, pmp next, meta lowest 269f80535c3Sxu_zh val s1_exception_out = ExceptionType.merge( 270f80535c3Sxu_zh s1_itlb_exception, 271f80535c3Sxu_zh s1_pmp_exception, 272f80535c3Sxu_zh s1_meta_exception 273f80535c3Sxu_zh ) 2741d8f4dcbSJay 275002c10a4SYanqin Li // DO NOT merge pmp mmio and itlb pbmt here, we need them to be passed to IFU separately 276002c10a4SYanqin Li 277a61a35e0Sssszwic /** 278a61a35e0Sssszwic ****************************************************************************** 279b92f8445Sssszwic * select data from MSHR, SRAM 280a61a35e0Sssszwic ****************************************************************************** 281a61a35e0Sssszwic */ 282b92f8445Sssszwic val s1_MSHR_match = VecInit((0 until PortNumber).map(i => (s1_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) && 283b92f8445Sssszwic (s1_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) && 284b92f8445Sssszwic fromMSHR.valid && !fromMSHR.bits.corrupt)) 285b92f8445Sssszwic val s1_MSHR_hits = Seq(s1_valid && s1_MSHR_match(0), 286b92f8445Sssszwic s1_valid && (s1_MSHR_match(1) && s1_doubleline)) 287b92f8445Sssszwic val s1_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits/ICacheDataBanks).W))) 28879b191f7SJay 289b92f8445Sssszwic val s1_hits = (0 until PortNumber).map(i => ValidHoldBypass(s1_MSHR_hits(i) || (RegNext(s0_fire) && s1_SRAMhits(i)), s1_fire || s1_flush)) 290a61a35e0Sssszwic 291b92f8445Sssszwic val s1_bankIdxLow = s1_req_offset >> log2Ceil(blockBytes/ICacheDataBanks) 292b92f8445Sssszwic val s1_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i => (i.U >= s1_bankIdxLow) && s1_MSHR_hits(0) || 293b92f8445Sssszwic (i.U < s1_bankIdxLow) && s1_MSHR_hits(1))) 294b92f8445Sssszwic val s1_datas = VecInit((0 until ICacheDataBanks).map(i => DataHoldBypass(Mux(s1_bankMSHRHit(i), s1_MSHR_datas(i), fromData.datas(i)), 295b92f8445Sssszwic s1_bankMSHRHit(i) || RegNext(s0_fire)))) 296b92f8445Sssszwic val s1_codes = DataHoldBypass(fromData.codes, RegNext(s0_fire)) 297a61a35e0Sssszwic 298b92f8445Sssszwic s1_flush := io.flush 299b92f8445Sssszwic s1_ready := s2_ready || !s1_valid 300b92f8445Sssszwic s1_fire := s1_valid && s2_ready && !s1_flush 301a61a35e0Sssszwic 302a61a35e0Sssszwic /** 303a61a35e0Sssszwic ****************************************************************************** 304b92f8445Sssszwic * ICache Stage 2 305b92f8445Sssszwic * - send request to MSHR if ICache miss 306b92f8445Sssszwic * - monitor missUint response port 307b92f8445Sssszwic * - response to IFU 308a61a35e0Sssszwic ****************************************************************************** 309a61a35e0Sssszwic */ 310a61a35e0Sssszwic 311b92f8445Sssszwic val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = s2_flush, lastFlush = false.B) 312a61a35e0Sssszwic 313b92f8445Sssszwic val s2_req_vaddr = RegEnable(s1_req_vaddr, 0.U.asTypeOf(s1_req_vaddr), s1_fire) 314b92f8445Sssszwic val s2_req_ptags = RegEnable(s1_req_ptags, 0.U.asTypeOf(s1_req_ptags), s1_fire) 315b39ba14bSxu_zh val s2_req_gpaddr = RegEnable(s1_req_gpaddr, 0.U.asTypeOf(s1_req_gpaddr), s1_fire) 316b92f8445Sssszwic val s2_doubleline = RegEnable(s1_doubleline, 0.U.asTypeOf(s1_doubleline), s1_fire) 317f80535c3Sxu_zh val s2_exception = RegEnable(s1_exception_out, 0.U.asTypeOf(s1_exception_out), s1_fire) // includes itlb/pmp/meta exception 318002c10a4SYanqin Li val s2_pmp_mmio = RegEnable(s1_pmp_mmio, 0.U.asTypeOf(s1_pmp_mmio), s1_fire) 319002c10a4SYanqin Li val s2_itlb_pbmt = RegEnable(s1_itlb_pbmt, 0.U.asTypeOf(s1_itlb_pbmt), s1_fire) 320a61a35e0Sssszwic 32188895b11Sxu_zh val s2_req_vSetIdx = s2_req_vaddr.map(get_idx) 322b92f8445Sssszwic val s2_req_offset = s2_req_vaddr(0)(log2Ceil(blockBytes)-1, 0) 323b92f8445Sssszwic val s2_req_paddr = s2_req_vaddr.zip(s2_req_ptags).map{case(vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag)} 324a61a35e0Sssszwic 325b92f8445Sssszwic val s2_SRAMhits = RegEnable(s1_SRAMhits, 0.U.asTypeOf(s1_SRAMhits), s1_fire) 326b92f8445Sssszwic val s2_codes = RegEnable(s1_codes, 0.U.asTypeOf(s1_codes), s1_fire) 327b92f8445Sssszwic val s2_hits = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 328b92f8445Sssszwic val s2_datas = RegInit(VecInit(Seq.fill(ICacheDataBanks)(0.U((blockBits/ICacheDataBanks).W)))) 329a61a35e0Sssszwic 330a61a35e0Sssszwic /** 331a61a35e0Sssszwic ****************************************************************************** 332b92f8445Sssszwic * report data parity error 333a61a35e0Sssszwic ****************************************************************************** 334a61a35e0Sssszwic */ 335b92f8445Sssszwic // check data error 336b92f8445Sssszwic val s2_bankSel = getBankSel(s2_req_offset, s2_valid) 337*8966a895Sxu_zh val s2_bank_corrupt = (0 until ICacheDataBanks).map(i => (encodeDataECC(s2_datas(i)) =/= s2_codes(i))) 33888895b11Sxu_zh val s2_data_corrupt = (0 until PortNumber).map(port => (0 until ICacheDataBanks).map(bank => 33988895b11Sxu_zh s2_bank_corrupt(bank) && s2_bankSel(port)(bank).asBool).reduce(_||_) && s2_SRAMhits(port)) 340b92f8445Sssszwic // meta error is checked in prefetch pipeline 34188895b11Sxu_zh val s2_meta_corrupt = RegEnable(s1_meta_corrupt, 0.U.asTypeOf(s1_meta_corrupt), s1_fire) 342b92f8445Sssszwic // send errors to top 343a61a35e0Sssszwic (0 until PortNumber).map{ i => 34488895b11Sxu_zh io.errors(i).valid := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_corrupt(i) || s2_data_corrupt(i)) 34588895b11Sxu_zh io.errors(i).bits.report_to_beu := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_corrupt(i) || s2_data_corrupt(i)) 346b92f8445Sssszwic io.errors(i).bits.paddr := s2_req_paddr(i) 3470184a80eSYanqin Li io.errors(i).bits.source := DontCare 34888895b11Sxu_zh io.errors(i).bits.source.tag := s2_meta_corrupt(i) 34988895b11Sxu_zh io.errors(i).bits.source.data := s2_data_corrupt(i) 3500184a80eSYanqin Li io.errors(i).bits.source.l2 := false.B 3510184a80eSYanqin Li io.errors(i).bits.opType := DontCare 3520184a80eSYanqin Li io.errors(i).bits.opType.fetch := true.B 35379b191f7SJay } 35479b191f7SJay 355b92f8445Sssszwic /** 356b92f8445Sssszwic ****************************************************************************** 357b92f8445Sssszwic * monitor missUint response port 358b92f8445Sssszwic ****************************************************************************** 359b92f8445Sssszwic */ 360fa42eb78Sxu_zh val s2_MSHR_match = VecInit((0 until PortNumber).map( i => 361fa42eb78Sxu_zh (s2_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) && 362b92f8445Sssszwic (s2_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) && 363fa42eb78Sxu_zh fromMSHR.valid // we don't care about whether it's corrupt here 364fa42eb78Sxu_zh )) 365b92f8445Sssszwic val s2_MSHR_hits = Seq(s2_valid && s2_MSHR_match(0), 366fa42eb78Sxu_zh s2_valid && s2_MSHR_match(1) && s2_doubleline) 367b92f8445Sssszwic val s2_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits/ICacheDataBanks).W))) 368b92f8445Sssszwic 369b92f8445Sssszwic val s2_bankIdxLow = s2_req_offset >> log2Ceil(blockBytes/ICacheDataBanks) 370fa42eb78Sxu_zh val s2_bankMSHRHit = VecInit((0 until ICacheDataBanks).map( i => 371fa42eb78Sxu_zh ((i.U >= s2_bankIdxLow) && s2_MSHR_hits(0)) || ((i.U < s2_bankIdxLow) && s2_MSHR_hits(1)) 372fa42eb78Sxu_zh )) 373b92f8445Sssszwic 374b92f8445Sssszwic (0 until ICacheDataBanks).foreach{ i => 375b92f8445Sssszwic when(s1_fire) { 376b92f8445Sssszwic s2_datas := s1_datas 377fa42eb78Sxu_zh }.elsewhen(s2_bankMSHRHit(i) && !fromMSHR.bits.corrupt) { 378fa42eb78Sxu_zh // if corrupt, no need to update s2_datas (it's wrong anyway), to save power 379b92f8445Sssszwic s2_datas(i) := s2_MSHR_datas(i) 380b92f8445Sssszwic } 381b92f8445Sssszwic } 382b92f8445Sssszwic 383b92f8445Sssszwic (0 until PortNumber).foreach{ i => 384b92f8445Sssszwic when(s1_fire) { 385b92f8445Sssszwic s2_hits := s1_hits 386b92f8445Sssszwic }.elsewhen(s2_MSHR_hits(i)) { 387fa42eb78Sxu_zh // update s2_hits even if it's corrupt, to let s2_fire 388b92f8445Sssszwic s2_hits(i) := true.B 389b92f8445Sssszwic } 390b92f8445Sssszwic } 391b92f8445Sssszwic 39288895b11Sxu_zh val s2_l2_corrupt = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 393b92f8445Sssszwic (0 until PortNumber).foreach{ i => 394b92f8445Sssszwic when(s1_fire) { 39588895b11Sxu_zh s2_l2_corrupt(i) := false.B 396b92f8445Sssszwic }.elsewhen(s2_MSHR_hits(i)) { 39788895b11Sxu_zh s2_l2_corrupt(i) := fromMSHR.bits.corrupt 398b92f8445Sssszwic } 399b92f8445Sssszwic } 400b92f8445Sssszwic 401b92f8445Sssszwic /** 402b92f8445Sssszwic ****************************************************************************** 403b92f8445Sssszwic * send request to MSHR if ICache miss 404b92f8445Sssszwic ****************************************************************************** 405b92f8445Sssszwic */ 406002c10a4SYanqin Li 407002c10a4SYanqin Li // merge pmp mmio and itlb pbmt 408002c10a4SYanqin Li val s2_mmio = VecInit((s2_pmp_mmio zip s2_itlb_pbmt).map{ case (mmio, pbmt) => 409002c10a4SYanqin Li mmio || Pbmt.isUncache(pbmt) 410002c10a4SYanqin Li }) 411002c10a4SYanqin Li 412f80535c3Sxu_zh /* s2_exception includes itlb pf/gpf/af, pmp af and meta corruption (af), neither of which should be fetched 413f80535c3Sxu_zh * mmio should not be fetched, it will be fetched by IFU mmio fsm 414f80535c3Sxu_zh * also, if previous has exception, latter port should also not be fetched 41588895b11Sxu_zh */ 416b808ac73Sxu_zh val s2_miss = VecInit((0 until PortNumber).map { i => 417b808ac73Sxu_zh !s2_hits(i) && (if (i==0) true.B else s2_doubleline) && 41888895b11Sxu_zh s2_exception.take(i+1).map(_ === ExceptionType.none).reduce(_&&_) && 41988895b11Sxu_zh s2_mmio.take(i+1).map(!_).reduce(_&&_) 420b808ac73Sxu_zh }) 421b92f8445Sssszwic 422b92f8445Sssszwic val toMSHRArbiter = Module(new Arbiter(new ICacheMissReq, PortNumber)) 423b92f8445Sssszwic 424b92f8445Sssszwic // To avoid sending duplicate requests. 425b92f8445Sssszwic val has_send = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 426b92f8445Sssszwic (0 until PortNumber).foreach{ i => 427b92f8445Sssszwic when(s1_fire) { 428b92f8445Sssszwic has_send(i) := false.B 429b92f8445Sssszwic }.elsewhen(toMSHRArbiter.io.in(i).fire) { 430b92f8445Sssszwic has_send(i) := true.B 431b92f8445Sssszwic } 432b92f8445Sssszwic } 433b92f8445Sssszwic 434b92f8445Sssszwic (0 until PortNumber).map{ i => 435b92f8445Sssszwic toMSHRArbiter.io.in(i).valid := s2_valid && s2_miss(i) && !has_send(i) && !s2_flush 436b92f8445Sssszwic toMSHRArbiter.io.in(i).bits.blkPaddr := getBlkAddr(s2_req_paddr(i)) 437b92f8445Sssszwic toMSHRArbiter.io.in(i).bits.vSetIdx := s2_req_vSetIdx(i) 438b92f8445Sssszwic } 439b92f8445Sssszwic toMSHR <> toMSHRArbiter.io.out 440b92f8445Sssszwic 441b92f8445Sssszwic XSPerfAccumulate("to_missUnit_stall", toMSHR.valid && !toMSHR.ready) 442b92f8445Sssszwic 443b92f8445Sssszwic val s2_fetch_finish = !s2_miss.reduce(_||_) 444f80535c3Sxu_zh 445f80535c3Sxu_zh // also raise af if data/l2 corrupt is detected 446f80535c3Sxu_zh val s2_data_exception = VecInit(s2_data_corrupt.map(ExceptionType.fromECC(io.csr_parity_enable, _))) 447f80535c3Sxu_zh val s2_l2_exception = VecInit(s2_l2_corrupt.map(ExceptionType.fromECC(true.B, _))) 448f80535c3Sxu_zh 449f80535c3Sxu_zh // merge s2 exceptions, itlb has the highest priority, meta next, meta/data/l2 lowest (and we dont care about prioritizing between this three) 45088895b11Sxu_zh val s2_exception_out = ExceptionType.merge( 451f80535c3Sxu_zh s2_exception, // includes itlb/pmp/meta exception 452f80535c3Sxu_zh s2_data_exception, 453f80535c3Sxu_zh s2_l2_exception 45488895b11Sxu_zh ) 455b92f8445Sssszwic 456b92f8445Sssszwic /** 457b92f8445Sssszwic ****************************************************************************** 458b92f8445Sssszwic * response to IFU 459b92f8445Sssszwic ****************************************************************************** 460b92f8445Sssszwic */ 4611a5af821Sxu_zh (0 until PortNumber).foreach{ i => 462b92f8445Sssszwic if(i == 0) { 463b92f8445Sssszwic toIFU(i).valid := s2_fire 46488895b11Sxu_zh toIFU(i).bits.exception := s2_exception_out(i) 465002c10a4SYanqin Li toIFU(i).bits.pmp_mmio := s2_pmp_mmio(i) // pass pmp_mmio instead of merged mmio to IFU 466002c10a4SYanqin Li toIFU(i).bits.itlb_pbmt := s2_itlb_pbmt(i) 467b92f8445Sssszwic toIFU(i).bits.data := s2_datas.asTypeOf(UInt(blockBits.W)) 468b92f8445Sssszwic } else { 469b92f8445Sssszwic toIFU(i).valid := s2_fire && s2_doubleline 47088895b11Sxu_zh toIFU(i).bits.exception := Mux(s2_doubleline, s2_exception_out(i), ExceptionType.none) 471002c10a4SYanqin Li toIFU(i).bits.pmp_mmio := s2_pmp_mmio(i) && s2_doubleline 472002c10a4SYanqin Li toIFU(i).bits.itlb_pbmt := Mux(s2_doubleline, s2_itlb_pbmt(i), Pbmt.pma) 473b92f8445Sssszwic toIFU(i).bits.data := DontCare 474b92f8445Sssszwic } 475b92f8445Sssszwic toIFU(i).bits.vaddr := s2_req_vaddr(i) 476b92f8445Sssszwic toIFU(i).bits.paddr := s2_req_paddr(i) 4771a5af821Sxu_zh toIFU(i).bits.gpaddr := s2_req_gpaddr // Note: toIFU(1).bits.gpaddr is actually DontCare in current design 478b92f8445Sssszwic } 479b92f8445Sssszwic 480b92f8445Sssszwic s2_flush := io.flush 481b92f8445Sssszwic s2_ready := (s2_fetch_finish && !io.respStall) || !s2_valid 482b92f8445Sssszwic s2_fire := s2_valid && s2_fetch_finish && !io.respStall && !s2_flush 483b92f8445Sssszwic 484b92f8445Sssszwic /** 485b92f8445Sssszwic ****************************************************************************** 486b92f8445Sssszwic * report Tilelink corrupt error 487b92f8445Sssszwic ****************************************************************************** 488b92f8445Sssszwic */ 489a61a35e0Sssszwic (0 until PortNumber).map{ i => 49088895b11Sxu_zh when(RegNext(s2_fire && s2_l2_corrupt(i))){ 491a61a35e0Sssszwic io.errors(i).valid := true.B 4920184a80eSYanqin Li io.errors(i).bits.report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 493b92f8445Sssszwic io.errors(i).bits.paddr := RegNext(s2_req_paddr(i)) 4940184a80eSYanqin Li io.errors(i).bits.source.tag := false.B 4950184a80eSYanqin Li io.errors(i).bits.source.data := false.B 4960184a80eSYanqin Li io.errors(i).bits.source.l2 := true.B 4971d8f4dcbSJay } 4981d8f4dcbSJay } 4991d8f4dcbSJay 500a61a35e0Sssszwic /** 501a61a35e0Sssszwic ****************************************************************************** 502a61a35e0Sssszwic * performance info. TODO: need to simplify the logic 503a61a35e0Sssszwic ***********************************************************s******************* 504a61a35e0Sssszwic */ 505b92f8445Sssszwic io.perfInfo.only_0_hit := s2_hits(0) && !s2_doubleline 506b92f8445Sssszwic io.perfInfo.only_0_miss := !s2_hits(0) && !s2_doubleline 507b92f8445Sssszwic io.perfInfo.hit_0_hit_1 := s2_hits(0) && s2_hits(1) && s2_doubleline 508b92f8445Sssszwic io.perfInfo.hit_0_miss_1 := s2_hits(0) && !s2_hits(1) && s2_doubleline 509b92f8445Sssszwic io.perfInfo.miss_0_hit_1 := !s2_hits(0) && s2_hits(1) && s2_doubleline 510b92f8445Sssszwic io.perfInfo.miss_0_miss_1 := !s2_hits(0) && !s2_hits(1) && s2_doubleline 51188895b11Sxu_zh io.perfInfo.hit_0_except_1 := s2_hits(0) && (s2_exception(1) =/= ExceptionType.none) && s2_doubleline 51288895b11Sxu_zh io.perfInfo.miss_0_except_1 := !s2_hits(0) && (s2_exception(1) =/= ExceptionType.none) && s2_doubleline 513b92f8445Sssszwic io.perfInfo.bank_hit(0) := s2_hits(0) 514b92f8445Sssszwic io.perfInfo.bank_hit(1) := s2_hits(1) && s2_doubleline 51588895b11Sxu_zh io.perfInfo.except_0 := s2_exception(0) =/= ExceptionType.none 516b92f8445Sssszwic io.perfInfo.hit := s2_hits(0) && (!s2_doubleline || s2_hits(1)) 51758dbdfc2SJay 51858dbdfc2SJay /** <PERF> fetch bubble generated by icache miss */ 51900240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 520b92f8445Sssszwic XSPerfAccumulate("icache_bubble_s0_wayLookup", s0_valid && !fromWayLookup.ready) 521b92f8445Sssszwic 522b92f8445Sssszwic io.fetch.topdownIcacheMiss := !s2_fetch_finish 523b92f8445Sssszwic io.fetch.topdownItlbMiss := s0_valid && !fromWayLookup.ready 524b92f8445Sssszwic 525b92f8445Sssszwic // class ICacheTouchDB(implicit p: Parameters) extends ICacheBundle{ 526b92f8445Sssszwic // val blkPaddr = UInt((PAddrBits - blockOffBits).W) 527b92f8445Sssszwic // val vSetIdx = UInt(idxBits.W) 528b92f8445Sssszwic // val waymask = UInt(log2Ceil(nWays).W) 529b92f8445Sssszwic // } 530b92f8445Sssszwic 531b92f8445Sssszwic // val isWriteICacheTouchTable = WireInit(Constantin.createRecord("isWriteICacheTouchTable" + p(XSCoreParamsKey).HartId.toString)) 532b92f8445Sssszwic // val ICacheTouchTable = ChiselDB.createTable("ICacheTouchTable" + p(XSCoreParamsKey).HartId.toString, new ICacheTouchDB) 533b92f8445Sssszwic 534b92f8445Sssszwic // val ICacheTouchDumpData = Wire(Vec(PortNumber, new ICacheTouchDB)) 535b92f8445Sssszwic // (0 until PortNumber).foreach{ i => 536b92f8445Sssszwic // ICacheTouchDumpData(i).blkPaddr := getBlkAddr(s2_req_paddr(i)) 537b92f8445Sssszwic // ICacheTouchDumpData(i).vSetIdx := s2_req_vSetIdx(i) 538b92f8445Sssszwic // ICacheTouchDumpData(i).waymask := OHToUInt(s2_tag_match_vec(i)) 539b92f8445Sssszwic // ICacheTouchTable.log( 540b92f8445Sssszwic // data = ICacheTouchDumpData(i), 541b92f8445Sssszwic // en = io.touch(i).valid, 542b92f8445Sssszwic // site = "req_" + i.toString, 543b92f8445Sssszwic // clock = clock, 544b92f8445Sssszwic // reset = reset 545b92f8445Sssszwic // ) 546b92f8445Sssszwic // } 54758dbdfc2SJay 548a61a35e0Sssszwic /** 549a61a35e0Sssszwic ****************************************************************************** 550a61a35e0Sssszwic * difftest refill check 551a61a35e0Sssszwic ****************************************************************************** 552a61a35e0Sssszwic */ 553afa866b1Sguohongyu if (env.EnableDifftest) { 554afa866b1Sguohongyu val discards = (0 until PortNumber).map { i => 555002c10a4SYanqin Li val discard = toIFU(i).bits.exception =/= ExceptionType.none || toIFU(i).bits.pmp_mmio || 556002c10a4SYanqin Li Pbmt.isUncache(toIFU(i).bits.itlb_pbmt) 557afa866b1Sguohongyu discard 558afa866b1Sguohongyu } 559b92f8445Sssszwic val blkPaddrAll = s2_req_paddr.map(addr => addr(PAddrBits - 1, blockOffBits) << blockOffBits) 560b92f8445Sssszwic (0 until ICacheDataBanks).map { i => 561a0c65233SYinan Xu val diffMainPipeOut = DifftestModule(new DiffRefillEvent, dontCare = true) 5627d45a146SYinan Xu diffMainPipeOut.coreid := io.hartId 563b92f8445Sssszwic diffMainPipeOut.index := (3 + i).U 564b92f8445Sssszwic 565b92f8445Sssszwic val bankSel = getBankSel(s2_req_offset, s2_valid).reduce(_|_) 566b92f8445Sssszwic val lineSel = getLineSel(s2_req_offset) 567b92f8445Sssszwic 568b92f8445Sssszwic diffMainPipeOut.valid := s2_fire && bankSel(i).asBool && Mux(lineSel(i), !discards(1), !discards(0)) 569b92f8445Sssszwic diffMainPipeOut.addr := Mux(lineSel(i), blkPaddrAll(1) + (i.U << (log2Ceil(blockBytes/ICacheDataBanks))), 570b92f8445Sssszwic blkPaddrAll(0) + (i.U << (log2Ceil(blockBytes/ICacheDataBanks)))) 571b92f8445Sssszwic 572b92f8445Sssszwic diffMainPipeOut.data := s2_datas(i).asTypeOf(diffMainPipeOut.data) 573b92f8445Sssszwic diffMainPipeOut.idtfr := DontCare 574afa866b1Sguohongyu } 575afa866b1Sguohongyu } 5761d8f4dcbSJay}