xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision 60672d5e767c2b3420d88b69df03d2fdb7493a99)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters
201d8f4dcbSJayimport chisel3._
211d8f4dcbSJayimport chisel3.util._
221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates
231d8f4dcbSJayimport xiangshan._
241d8f4dcbSJayimport xiangshan.cache.mmu._
251d8f4dcbSJayimport utils._
263c02ee8fSwakafaimport utility._
271d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
28f22cf846SJeniusimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle}
291d8f4dcbSJay
301d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle
311d8f4dcbSJay{
321d8f4dcbSJay  val vaddr  = UInt(VAddrBits.W)
331d8f4dcbSJay  def vsetIdx = get_idx(vaddr)
341d8f4dcbSJay}
351d8f4dcbSJay
361d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle
371d8f4dcbSJay{
381d8f4dcbSJay  val vaddr    = UInt(VAddrBits.W)
39dc270d3bSJenius  val registerData = UInt(blockBits.W)
40dc270d3bSJenius  val sramData = UInt(blockBits.W)
41dc270d3bSJenius  val select   = Bool()
421d8f4dcbSJay  val paddr    = UInt(PAddrBits.W)
431d8f4dcbSJay  val tlbExcp  = new Bundle{
441d8f4dcbSJay    val pageFault = Bool()
451d8f4dcbSJay    val accessFault = Bool()
461d8f4dcbSJay    val mmio = Bool()
471d8f4dcbSJay  }
481d8f4dcbSJay}
491d8f4dcbSJay
501d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle
511d8f4dcbSJay{
52c5c5edaeSJenius  val req  = Flipped(Decoupled(new FtqToICacheRequestBundle))
53c5c5edaeSJenius  val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
541d8f4dcbSJay}
551d8f4dcbSJay
561d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{
57afed18b5SJenius  val toIMeta       = DecoupledIO(new ICacheReadBundle)
581d8f4dcbSJay  val fromIMeta     = Input(new ICacheMetaRespBundle)
591d8f4dcbSJay}
601d8f4dcbSJay
611d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{
622da4ac8cSJenius  val toIData       = DecoupledIO(Vec(partWayNum, new ICacheReadBundle))
631d8f4dcbSJay  val fromIData     = Input(new ICacheDataRespBundle)
641d8f4dcbSJay}
651d8f4dcbSJay
661d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{
671d8f4dcbSJay  val toMSHR        = Decoupled(new ICacheMissReq)
681d8f4dcbSJay  val fromMSHR      = Flipped(ValidIO(new ICacheMissResp))
691d8f4dcbSJay}
701d8f4dcbSJay
711d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{
721d8f4dcbSJay  val req  = Valid(new PMPReqBundle())
731d8f4dcbSJay  val resp = Input(new PMPRespBundle())
741d8f4dcbSJay}
751d8f4dcbSJay
761d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{
771d8f4dcbSJay  val only_0_hit     = Bool()
781d8f4dcbSJay  val only_0_miss    = Bool()
791d8f4dcbSJay  val hit_0_hit_1    = Bool()
801d8f4dcbSJay  val hit_0_miss_1   = Bool()
811d8f4dcbSJay  val miss_0_hit_1   = Bool()
821d8f4dcbSJay  val miss_0_miss_1  = Bool()
83a108d429SJay  val hit_0_except_1 = Bool()
84a108d429SJay  val miss_0_except_1 = Bool()
85a108d429SJay  val except_0       = Bool()
861d8f4dcbSJay  val bank_hit       = Vec(2,Bool())
871d8f4dcbSJay  val hit            = Bool()
881d8f4dcbSJay}
891d8f4dcbSJay
901d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
912a3050c2SJay  /*** internal interface ***/
921d8f4dcbSJay  val metaArray   = new ICacheMetaReqBundle
931d8f4dcbSJay  val dataArray   = new ICacheDataReqBundle
941d8f4dcbSJay  val mshr        = Vec(PortNumber, new ICacheMSHRBundle)
9558dbdfc2SJay  val errors      = Output(Vec(PortNumber, new L1CacheErrorInfo))
962a3050c2SJay  /*** outside interface ***/
97c5c5edaeSJenius  //val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
98c5c5edaeSJenius  /* when ftq.valid is high in T + 1 cycle
99c5c5edaeSJenius   * the ftq component must be valid in T cycle
100c5c5edaeSJenius   */
101c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
1021d8f4dcbSJay  val pmp         = Vec(PortNumber, new ICachePMPBundle)
103f1fe8698SLemover  val itlb        = Vec(PortNumber, new TlbRequestIO)
1041d8f4dcbSJay  val respStall   = Input(Bool())
1051d8f4dcbSJay  val perfInfo = Output(new ICachePerfInfo)
10658dbdfc2SJay
107a108d429SJay  val prefetchEnable = Output(Bool())
108a108d429SJay  val prefetchDisable = Output(Bool())
109ecccf78fSJay  val csr_parity_enable = Input(Bool())
110ecccf78fSJay
1111d8f4dcbSJay}
1121d8f4dcbSJay
1131d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule
1141d8f4dcbSJay{
1151d8f4dcbSJay  val io = IO(new ICacheMainPipeInterface)
1161d8f4dcbSJay
11758dbdfc2SJay  /** Input/Output port */
118c5c5edaeSJenius  val (fromFtq, toIFU)    = (io.fetch.req, io.fetch.resp)
1192a3050c2SJay  val (toMeta, metaResp)  = (io.metaArray.toIMeta, io.metaArray.fromIMeta)
1202a3050c2SJay  val (toData, dataResp)  = (io.dataArray.toIData,  io.dataArray.fromIData)
1211d8f4dcbSJay  val (toMSHR, fromMSHR)  = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR))
1221d8f4dcbSJay  val (toITLB, fromITLB)  = (io.itlb.map(_.req), io.itlb.map(_.resp))
1231d8f4dcbSJay  val (toPMP,  fromPMP)   = (io.pmp.map(_.req), io.pmp.map(_.resp))
124c3b763d0SYinan Xu  io.itlb.foreach(_.req_kill := false.B)
1251d8f4dcbSJay
126c5c5edaeSJenius  //Ftq RegNext Register
127b004fa13SJenius  val fromFtqReq = fromFtq.bits.pcMemRead
128c5c5edaeSJenius
12958dbdfc2SJay  /** pipeline control signal */
130f1fe8698SLemover  val s1_ready, s2_ready = Wire(Bool())
131f1fe8698SLemover  val s0_fire,  s1_fire , s2_fire  = Wire(Bool())
1321d8f4dcbSJay
1337052722fSJay  val missSwitchBit = RegInit(false.B)
1347052722fSJay
13558dbdfc2SJay  /** replacement status register */
13658dbdfc2SJay  val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W))))
13758dbdfc2SJay  val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) )
13858dbdfc2SJay
1392a3050c2SJay  /**
1402a3050c2SJay    ******************************************************************************
14158dbdfc2SJay    * ICache Stage 0
14258dbdfc2SJay    * - send req to ITLB and wait for tlb miss fixing
14358dbdfc2SJay    * - send req to Meta/Data SRAM
1442a3050c2SJay    ******************************************************************************
1452a3050c2SJay    */
1462a3050c2SJay
14758dbdfc2SJay  /** s0 control */
148c5c5edaeSJenius  val s0_valid       = fromFtq.valid
149f56177cbSJenius  val s0_req_vaddr   = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart)))
150f56177cbSJenius  val s0_req_vsetIdx = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr(i).map(get_idx(_))))
151dc270d3bSJenius  val s0_only_first  = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && !fromFtqReq(i).crossCacheline)
152dc270d3bSJenius  val s0_double_line = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) &&  fromFtqReq(i).crossCacheline)
1531d8f4dcbSJay
154f1fe8698SLemover  val s0_final_valid        = s0_valid
155fd0ecf27SLingrui98  val s0_final_vaddr        = s0_req_vaddr.head
156fd0ecf27SLingrui98  val s0_final_vsetIdx      = s0_req_vsetIdx.head
157fd0ecf27SLingrui98  val s0_final_only_first   = s0_only_first.head
158fd0ecf27SLingrui98  val s0_final_double_line  = s0_double_line.head
15961e1db30SJay
16058dbdfc2SJay  /** SRAM request */
161f56177cbSJenius  //0 -> metaread, 1,2,3 -> data, 3 -> code 4 -> itlb
16238160951Sguohongyu  // TODO: it seems like 0,1,2,3 -> dataArray(data); 3 -> dataArray(code); 0 -> metaArray; 4 -> itlb
163f56177cbSJenius  val ftq_req_to_data_doubleline  = s0_double_line.init
164f56177cbSJenius  val ftq_req_to_data_vset_idx    = s0_req_vsetIdx.init
165dc270d3bSJenius  val ftq_req_to_data_valid       = fromFtq.bits.readValid.init
166f56177cbSJenius
167f56177cbSJenius  val ftq_req_to_meta_doubleline  = s0_double_line.head
168f56177cbSJenius  val ftq_req_to_meta_vset_idx    = s0_req_vsetIdx.head
169f56177cbSJenius
170f56177cbSJenius  val ftq_req_to_itlb_only_first  = s0_only_first.last
171f56177cbSJenius  val ftq_req_to_itlb_doubleline  = s0_double_line.last
172f56177cbSJenius  val ftq_req_to_itlb_vaddr       = s0_req_vaddr.last
173f56177cbSJenius  val ftq_req_to_itlb_vset_idx    = s0_req_vsetIdx.last
174f56177cbSJenius
175f56177cbSJenius
176fd0ecf27SLingrui98  for(i <- 0 until partWayNum) {
177dc270d3bSJenius    toData.valid                  := ftq_req_to_data_valid(i) && !missSwitchBit
178f56177cbSJenius    toData.bits(i).isDoubleLine   := ftq_req_to_data_doubleline(i)
179f56177cbSJenius    toData.bits(i).vSetIdx        := ftq_req_to_data_vset_idx(i)
1801d8f4dcbSJay  }
181afed18b5SJenius
182afed18b5SJenius  toMeta.valid               := s0_valid && !missSwitchBit
183f56177cbSJenius  toMeta.bits.isDoubleLine   := ftq_req_to_meta_doubleline
184f56177cbSJenius  toMeta.bits.vSetIdx        := ftq_req_to_meta_vset_idx
185afed18b5SJenius
186afed18b5SJenius
187b127c1edSJay  toITLB(0).valid         := s0_valid
1882a3050c2SJay  toITLB(0).bits.size     := 3.U // TODO: fix the size
189f56177cbSJenius  toITLB(0).bits.vaddr    := ftq_req_to_itlb_vaddr(0)
190f56177cbSJenius  toITLB(0).bits.debug.pc := ftq_req_to_itlb_vaddr(0)
1912a3050c2SJay
192f56177cbSJenius  toITLB(1).valid         := s0_valid && ftq_req_to_itlb_doubleline
1932a3050c2SJay  toITLB(1).bits.size     := 3.U // TODO: fix the size
194f56177cbSJenius  toITLB(1).bits.vaddr    := ftq_req_to_itlb_vaddr(1)
195f56177cbSJenius  toITLB(1).bits.debug.pc := ftq_req_to_itlb_vaddr(1)
19691df15e5SJay
1972a3050c2SJay  toITLB.map{port =>
1982a3050c2SJay    port.bits.cmd                 := TlbCmd.exec
1998744445eSMaxpicca-Li    port.bits.memidx              := DontCare
200f1fe8698SLemover    port.bits.debug.robIdx        := DontCare
201b52348aeSWilliam Wang    port.bits.no_translate        := false.B
2022a3050c2SJay    port.bits.debug.isFirstIssue  := DontCare
2032a3050c2SJay  }
2042a3050c2SJay
205f1fe8698SLemover  /** ITLB & ICACHE sync case
206f1fe8698SLemover   * when icache is not ready, but itlb is ready
207f1fe8698SLemover   * because itlb is non-block, then the req will take the port
208f1fe8698SLemover   * then itlb will unset the ready?? itlb is wrongly blocked.
209f1fe8698SLemover   * Solution: maybe give itlb a signal to tell whether acquire the slot?
210f1fe8698SLemover   */
2112a3050c2SJay
212f1fe8698SLemover  val itlb_can_go    = toITLB(0).ready && toITLB(1).ready
213afed18b5SJenius  val icache_can_go  = toData.ready && toMeta.ready
214f1fe8698SLemover  val pipe_can_go    = !missSwitchBit && s1_ready
215f1fe8698SLemover  val s0_can_go      = itlb_can_go && icache_can_go && pipe_can_go
216f1fe8698SLemover  val s0_fetch_fire  = s0_valid && s0_can_go
217f1fe8698SLemover  s0_fire        := s0_fetch_fire
218f1fe8698SLemover  toITLB.map{port => port.bits.kill := !icache_can_go || !pipe_can_go}
2197052722fSJay
2207052722fSJay  //TODO: fix GTimer() condition
221c5c5edaeSJenius  fromFtq.ready := s0_can_go
222f1fe8698SLemover
2232a3050c2SJay  /**
2242a3050c2SJay    ******************************************************************************
22558dbdfc2SJay    * ICache Stage 1
22658dbdfc2SJay    * - get tlb resp data (exceptiong info and physical addresses)
22758dbdfc2SJay    * - get Meta/Data SRAM read responses (latched for pipeline stop)
22858dbdfc2SJay    * - tag compare/hit check
2292a3050c2SJay    ******************************************************************************
2302a3050c2SJay    */
2311d8f4dcbSJay
23258dbdfc2SJay  /** s1 control */
2331d8f4dcbSJay
234f1fe8698SLemover  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B)
2351d8f4dcbSJay
236005e809bSJiuyang Liu  val s1_req_vaddr   = RegEnable(s0_final_vaddr, s0_fire)
237005e809bSJiuyang Liu  val s1_req_vsetIdx = RegEnable(s0_final_vsetIdx, s0_fire)
238005e809bSJiuyang Liu  val s1_only_first  = RegEnable(s0_final_only_first, s0_fire)
239005e809bSJiuyang Liu  val s1_double_line = RegEnable(s0_final_double_line, s0_fire)
2401d8f4dcbSJay
24158dbdfc2SJay  /** tlb response latch for pipeline stop */
242f1fe8698SLemover  val tlb_back = fromITLB.map(_.fire())
243f1fe8698SLemover  val tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(s0_fire && toITLB(i).fire(), s1_fire, false.B)))
244f1fe8698SLemover  val tlb_already_recv = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
245f1fe8698SLemover  val tlb_ready_recv = VecInit((0 until PortNumber).map(i => RegNext(s0_fire, false.B) || (s1_valid && !tlb_already_recv(i))))
246f1fe8698SLemover  val tlb_resp_valid = Wire(Vec(2, Bool()))
247f1fe8698SLemover  for (i <- 0 until PortNumber) {
248f1fe8698SLemover    tlb_resp_valid(i) := tlb_already_recv(i) || (tlb_ready_recv(i) && tlb_back(i))
249f1fe8698SLemover    when (tlb_already_recv(i) && s1_fire) {
250f1fe8698SLemover      tlb_already_recv(i) := false.B
251f1fe8698SLemover    }
252f1fe8698SLemover    when (tlb_back(i) && tlb_ready_recv(i) && !s1_fire) {
253f1fe8698SLemover      tlb_already_recv(i) := true.B
254f1fe8698SLemover    }
255f1fe8698SLemover    fromITLB(i).ready := tlb_ready_recv(i)
256f1fe8698SLemover  }
257f1fe8698SLemover  assert(RegNext(Cat((0 until PortNumber).map(i => tlb_need_back(i) || !tlb_resp_valid(i))).andR(), true.B),
258f1fe8698SLemover    "when tlb should not back, tlb should not resp valid")
259f1fe8698SLemover  assert(RegNext(!s1_valid || Cat(tlb_need_back).orR, true.B), "when s1_valid, need at least one tlb_need_back")
260f1fe8698SLemover  assert(RegNext(s1_valid || !Cat(tlb_need_back).orR, true.B), "when !s1_valid, all the tlb_need_back should be false")
261f1fe8698SLemover  assert(RegNext(s1_valid || !Cat(tlb_already_recv).orR, true.B), "when !s1_valid, should not tlb_already_recv")
262f1fe8698SLemover  assert(RegNext(s1_valid || !Cat(tlb_resp_valid).orR, true.B), "when !s1_valid, should not tlb_resp_valid")
2631d8f4dcbSJay
26403efd994Shappy-lx  val tlbRespPAddr = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.paddr(0))))
26503efd994Shappy-lx  val tlbExcpPF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).pf.instr) && tlb_need_back(i)))
26603efd994Shappy-lx  val tlbExcpAF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).af.instr) && tlb_need_back(i)))
267f1fe8698SLemover  val tlbExcp = VecInit((0 until PortNumber).map(i => tlbExcpPF(i) || tlbExcpPF(i)))
2682a3050c2SJay
269f1fe8698SLemover  val tlbRespAllValid = Cat((0 until PortNumber).map(i => !tlb_need_back(i) || tlb_resp_valid(i))).andR
270f1fe8698SLemover  s1_ready := s2_ready && tlbRespAllValid  || !s1_valid
271f1fe8698SLemover  s1_fire  := s1_valid && tlbRespAllValid && s2_ready
2721d8f4dcbSJay
27358dbdfc2SJay  /** s1 hit check/tag compare */
2741d8f4dcbSJay  val s1_req_paddr              = tlbRespPAddr
2751d8f4dcbSJay  val s1_req_ptags              = VecInit(s1_req_paddr.map(get_phy_tag(_)))
2761d8f4dcbSJay
277ccfc2e22SJay  val s1_meta_ptags              = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire))
278ccfc2e22SJay  val s1_meta_cohs               = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(s0_fire))
279*60672d5eSguohongyu  val s1_meta_valids             = ResultHoldBypass(data = metaResp.entryValid, valid = RegNext(s0_fire))
28058dbdfc2SJay  val s1_meta_errors             = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire))
28158dbdfc2SJay
282ccfc2e22SJay  val s1_data_cacheline          = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire))
28379b191f7SJay  val s1_data_errorBits          = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire))
2841d8f4dcbSJay
2851d8f4dcbSJay  val s1_tag_eq_vec        = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w =>  s1_meta_ptags(p)(w) ===  s1_req_ptags(p) ))))
286*60672d5eSguohongyu  val s1_tag_match_vec     = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_valids(k)(w) /*s1_meta_cohs(k)(w).isValid()*/})))
2871d8f4dcbSJay  val s1_tag_match         = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector)))
2881d8f4dcbSJay
289f1fe8698SLemover  val s1_port_hit          = VecInit(Seq(s1_tag_match(0) && s1_valid  && !tlbExcp(0),  s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) ))
290f1fe8698SLemover  val s1_bank_miss         = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcp(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) ))
2911d8f4dcbSJay  val s1_hit               = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0))
2921d8f4dcbSJay
2931d8f4dcbSJay  /** choose victim cacheline */
2941d8f4dcbSJay  val replacers       = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber))
295ccfc2e22SJay  val s1_victim_oh    = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire))
2961d8f4dcbSJay
2971d8f4dcbSJay  val s1_victim_coh   = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))})
2981d8f4dcbSJay
299ff1018c6SJenius  when(s1_valid){
3001d8f4dcbSJay    assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe")
301ff1018c6SJenius  }
3021d8f4dcbSJay
3031d8f4dcbSJay  ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)}
3041d8f4dcbSJay
3051d8f4dcbSJay
30658dbdfc2SJay  /** <PERF> replace victim way number */
30758dbdfc2SJay
3081d8f4dcbSJay  (0 until nWays).map{ w =>
3091d8f4dcbSJay    XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0))  === w.U)
3101d8f4dcbSJay  }
3111d8f4dcbSJay
3121d8f4dcbSJay  (0 until nWays).map{ w =>
3131d8f4dcbSJay    XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10),  s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0))  === w.U)
3141d8f4dcbSJay  }
3151d8f4dcbSJay
3161d8f4dcbSJay  (0 until nWays).map{ w =>
3171d8f4dcbSJay    XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1))  === w.U)
3181d8f4dcbSJay  }
3191d8f4dcbSJay
3201d8f4dcbSJay  (0 until nWays).map{ w =>
3211d8f4dcbSJay    XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1))  === w.U)
3221d8f4dcbSJay  }
3231d8f4dcbSJay
3242a3050c2SJay  /**
3252a3050c2SJay    ******************************************************************************
32658dbdfc2SJay    * ICache Stage 2
32758dbdfc2SJay    * - send request to MSHR if ICache miss
32858dbdfc2SJay    * - generate secondary miss status/data registers
32958dbdfc2SJay    * - response to IFU
3302a3050c2SJay    ******************************************************************************
3312a3050c2SJay    */
33258dbdfc2SJay
33358dbdfc2SJay  /** s2 control */
3341d8f4dcbSJay  val s2_fetch_finish = Wire(Bool())
3351d8f4dcbSJay
336f1fe8698SLemover  val s2_valid          = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B)
3371d8f4dcbSJay  val s2_miss_available = Wire(Bool())
3381d8f4dcbSJay
3391d8f4dcbSJay  s2_ready      := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available)
3401d8f4dcbSJay  s2_fire       := s2_valid && s2_fetch_finish && !io.respStall
3411d8f4dcbSJay
34258dbdfc2SJay  /** s2 data */
3431d8f4dcbSJay  val mmio = fromPMP.map(port => port.mmio) // TODO: handle it
3441d8f4dcbSJay
345005e809bSJiuyang Liu  val (s2_req_paddr , s2_req_vaddr)   = (RegEnable(s1_req_paddr, s1_fire), RegEnable(s1_req_vaddr, s1_fire))
346005e809bSJiuyang Liu  val s2_req_vsetIdx  = RegEnable(s1_req_vsetIdx, s1_fire)
347005e809bSJiuyang Liu  val s2_req_ptags    = RegEnable(s1_req_ptags, s1_fire)
348005e809bSJiuyang Liu  val s2_only_first   = RegEnable(s1_only_first, s1_fire)
349005e809bSJiuyang Liu  val s2_double_line  = RegEnable(s1_double_line, s1_fire)
350005e809bSJiuyang Liu  val s2_hit          = RegEnable(s1_hit   , s1_fire)
351005e809bSJiuyang Liu  val s2_port_hit     = RegEnable(s1_port_hit, s1_fire)
352005e809bSJiuyang Liu  val s2_bank_miss    = RegEnable(s1_bank_miss, s1_fire)
353005e809bSJiuyang Liu  val s2_waymask      = RegEnable(s1_victim_oh, s1_fire)
354005e809bSJiuyang Liu  val s2_victim_coh   = RegEnable(s1_victim_coh, s1_fire)
355005e809bSJiuyang Liu  val s2_tag_match_vec = RegEnable(s1_tag_match_vec, s1_fire)
3561d8f4dcbSJay
357f1fe8698SLemover  assert(RegNext(!s2_valid || s2_req_paddr(0)(11,0) === s2_req_vaddr(0)(11,0), true.B))
358f1fe8698SLemover
35958dbdfc2SJay  /** status imply that s2 is a secondary miss (no need to resend miss request) */
3601d8f4dcbSJay  val sec_meet_vec = Wire(Vec(2, Bool()))
3611d8f4dcbSJay  val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i)))
3621d8f4dcbSJay  val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line)
3631d8f4dcbSJay
364005e809bSJiuyang Liu  val s2_meta_errors    = RegEnable(s1_meta_errors,    s1_fire)
365005e809bSJiuyang Liu  val s2_data_errorBits = RegEnable(s1_data_errorBits, s1_fire)
366005e809bSJiuyang Liu  val s2_data_cacheline = RegEnable(s1_data_cacheline, s1_fire)
36779b191f7SJay
36879b191f7SJay  val s2_data_errors    = Wire(Vec(PortNumber,Vec(nWays, Bool())))
36979b191f7SJay
37079b191f7SJay  (0 until PortNumber).map{ i =>
37179b191f7SJay    val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W))))
37279b191f7SJay    val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W))))
37379b191f7SJay    val data_full_wayBits = VecInit((0 until nWays).map( w =>
37479b191f7SJay                                  VecInit((0 until dataCodeUnitNum).map(u =>
37579b191f7SJay                                        Cat(read_codes(w)(u), read_datas(w)(u))))))
37679b191f7SJay    val data_error_wayBits = VecInit((0 until nWays).map( w =>
37779b191f7SJay                                  VecInit((0 until dataCodeUnitNum).map(u =>
37879b191f7SJay                                       cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error ))))
37979b191f7SJay    if(i == 0){
38079b191f7SJay      (0 until nWays).map{ w =>
38179b191f7SJay        s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_)
38279b191f7SJay      }
38379b191f7SJay    } else {
38479b191f7SJay      (0 until nWays).map{ w =>
38579b191f7SJay        s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_)
38679b191f7SJay      }
38779b191f7SJay    }
38879b191f7SJay  }
38979b191f7SJay
39079b191f7SJay  val s2_parity_meta_error  = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable))
39179b191f7SJay  val s2_parity_data_error  = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable))
39279b191f7SJay  val s2_parity_error       = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i)))
39379b191f7SJay
39479b191f7SJay  for(i <- 0 until PortNumber){
395e8e4462cSJay    io.errors(i).valid            := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire)))
396e8e4462cSJay    io.errors(i).report_to_beu    := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire)))
39779b191f7SJay    io.errors(i).paddr            := RegNext(RegNext(s2_req_paddr(i)))
39879b191f7SJay    io.errors(i).source           := DontCare
39979b191f7SJay    io.errors(i).source.tag       := RegNext(RegNext(s2_parity_meta_error(i)))
40079b191f7SJay    io.errors(i).source.data      := RegNext(s2_parity_data_error(i))
40179b191f7SJay    io.errors(i).source.l2        := false.B
40279b191f7SJay    io.errors(i).opType           := DontCare
40379b191f7SJay    io.errors(i).opType.fetch     := true.B
40479b191f7SJay  }
405e8e4462cSJay  XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!")
40679b191f7SJay
40779b191f7SJay
4082a25dbb4SJay  /** exception and pmp logic **/
4092a3050c2SJay  //PMP Result
410f1fe8698SLemover  val s2_tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(tlb_need_back(i) && s1_fire, s2_fire, false.B)))
4112a3050c2SJay  val pmpExcpAF = Wire(Vec(PortNumber, Bool()))
412f1fe8698SLemover  pmpExcpAF(0)  := fromPMP(0).instr && s2_tlb_need_back(0)
413f1fe8698SLemover  pmpExcpAF(1)  := fromPMP(1).instr && s2_double_line && s2_tlb_need_back(1)
4141d8f4dcbSJay  //exception information
415227f2b93SJenius  //short delay exception signal
416227f2b93SJenius  val s2_except_pf        = RegEnable(tlbExcpPF, s1_fire)
417227f2b93SJenius  val s2_except_tlb_af    = RegEnable(tlbExcpAF, s1_fire)
418227f2b93SJenius  //long delay exception signal
419227f2b93SJenius  val s2_except_pmp_af    =  DataHoldBypass(pmpExcpAF, RegNext(s1_fire))
420227f2b93SJenius  // val s2_except_parity_af =  VecInit(s2_parity_error(i) && RegNext(RegNext(s1_fire))                      )
421227f2b93SJenius
422227f2b93SJenius  val s2_except    = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_tlb_af(i)})
423227f2b93SJenius  val s2_has_except = s2_valid && (s2_except_tlb_af.reduce(_||_) || s2_except_pf.reduce(_||_))
4241d8f4dcbSJay  //MMIO
425227f2b93SJenius  val s2_mmio      = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_tlb_af(0) && !s2_except_pmp_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() && s2_valid
4261d8f4dcbSJay
42758dbdfc2SJay  //send physical address to PMP
4281d8f4dcbSJay  io.pmp.zipWithIndex.map { case (p, i) =>
429de7689fcSJay    p.req.valid := s2_valid && !missSwitchBit
4301d8f4dcbSJay    p.req.bits.addr := s2_req_paddr(i)
4311d8f4dcbSJay    p.req.bits.size := 3.U // TODO
4321d8f4dcbSJay    p.req.bits.cmd := TlbCmd.exec
4331d8f4dcbSJay  }
4341d8f4dcbSJay
4351d8f4dcbSJay  /*** cacheline miss logic ***/
436227f2b93SJenius  val wait_idle :: wait_queue_ready :: wait_send_req  :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: wait_pmp_except :: Nil = Enum(9)
4371d8f4dcbSJay  val wait_state = RegInit(wait_idle)
4381d8f4dcbSJay
4391d8f4dcbSJay  val port_miss_fix  = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0),   fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) ))
4401d8f4dcbSJay
44158dbdfc2SJay  // secondary miss record registers
4422a3050c2SJay  class MissSlot(implicit p: Parameters) extends  ICacheBundle {
4431d8f4dcbSJay    val m_vSetIdx   = UInt(idxBits.W)
4441d8f4dcbSJay    val m_pTag      = UInt(tagBits.W)
4451d8f4dcbSJay    val m_data      = UInt(blockBits.W)
44658dbdfc2SJay    val m_corrupt   = Bool()
4471d8f4dcbSJay  }
4481d8f4dcbSJay
4491d8f4dcbSJay  val missSlot    = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot)))
4501d8f4dcbSJay  val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6)
4511d8f4dcbSJay  val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) )
4521d8f4dcbSJay  val reservedRefillData = Wire(Vec(2, UInt(blockBits.W)))
4531d8f4dcbSJay
4541d8f4dcbSJay  s2_miss_available :=  VecInit(missStateQueue.map(entry => entry === m_invalid  || entry === m_wait_sec_miss)).reduce(_&&_)
4551d8f4dcbSJay
4561d8f4dcbSJay  val fix_sec_miss     = Wire(Vec(4, Bool()))
4571d8f4dcbSJay  val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2)
4581d8f4dcbSJay  val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3)
4591d8f4dcbSJay  sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss ))
4601d8f4dcbSJay
4612a3050c2SJay  /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/
46242b952e2SJay  val cacheline_0_hit  = (s2_port_hit(0) || sec_meet_0_miss)
46342b952e2SJay  val cacheline_0_miss = !s2_port_hit(0) && !sec_meet_0_miss
4641d8f4dcbSJay
46542b952e2SJay  val cacheline_1_hit  = (s2_port_hit(1) || sec_meet_1_miss)
46642b952e2SJay  val cacheline_1_miss = !s2_port_hit(1) && !sec_meet_1_miss
46742b952e2SJay
46842b952e2SJay  val  only_0_miss      = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio
46942b952e2SJay  val  only_0_hit       = RegNext(s1_fire) && cacheline_0_hit  && !s2_double_line && !s2_mmio
47042b952e2SJay  val  hit_0_hit_1      = RegNext(s1_fire) && cacheline_0_hit  && cacheline_1_hit  && s2_double_line && !s2_mmio
47142b952e2SJay  val  hit_0_miss_1     = RegNext(s1_fire) && cacheline_0_hit  && cacheline_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
47242b952e2SJay  val  miss_0_hit_1     = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line  && !s2_has_except && !s2_mmio
47342b952e2SJay  val  miss_0_miss_1    = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
47442b952e2SJay
47542b952e2SJay  val  hit_0_except_1   = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  cacheline_0_hit
47642b952e2SJay  val  miss_0_except_1  = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  cacheline_0_miss
4771d8f4dcbSJay  val  except_0         = RegNext(s1_fire) && s2_except(0)
4781d8f4dcbSJay
4791d8f4dcbSJay  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={
4801d8f4dcbSJay    val bit = RegInit(false.B)
4811d8f4dcbSJay    when(flush)                   { bit := false.B  }
4821d8f4dcbSJay    .elsewhen(valid && !release)  { bit := true.B   }
4831d8f4dcbSJay    .elsewhen(release)            { bit := false.B  }
4841d8f4dcbSJay    bit || valid
4851d8f4dcbSJay  }
4861d8f4dcbSJay
4872a3050c2SJay  /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/
4881d8f4dcbSJay  val  miss_0_hit_1_latch     =   holdReleaseLatch(valid = miss_0_hit_1,    release = s2_fire,      flush = false.B)
4891d8f4dcbSJay  val  miss_0_miss_1_latch    =   holdReleaseLatch(valid = miss_0_miss_1,   release = s2_fire,      flush = false.B)
4901d8f4dcbSJay  val  only_0_miss_latch      =   holdReleaseLatch(valid = only_0_miss,     release = s2_fire,      flush = false.B)
4911d8f4dcbSJay  val  hit_0_miss_1_latch     =   holdReleaseLatch(valid = hit_0_miss_1,    release = s2_fire,      flush = false.B)
4921d8f4dcbSJay
4931d8f4dcbSJay  val  miss_0_except_1_latch  =   holdReleaseLatch(valid = miss_0_except_1, release = s2_fire,      flush = false.B)
4941d8f4dcbSJay  val  except_0_latch          =   holdReleaseLatch(valid = except_0,    release = s2_fire,      flush = false.B)
4951d8f4dcbSJay  val  hit_0_except_1_latch         =    holdReleaseLatch(valid = hit_0_except_1,    release = s2_fire,      flush = false.B)
4961d8f4dcbSJay
4971d8f4dcbSJay  val only_0_hit_latch        = holdReleaseLatch(valid = only_0_hit,   release = s2_fire,      flush = false.B)
4981d8f4dcbSJay  val hit_0_hit_1_latch        = holdReleaseLatch(valid = hit_0_hit_1,   release = s2_fire,      flush = false.B)
4991d8f4dcbSJay
5001d8f4dcbSJay
5011c746d3aScui fliter  /*** secondary miss judgment ***/
50258dbdfc2SJay
5031d8f4dcbSJay  def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss)
5041d8f4dcbSJay
5051d8f4dcbSJay  def getMissSituat(slotNum : Int, missNum : Int ) :Bool =  {
506227f2b93SJenius    RegNext(s1_fire) &&
507227f2b93SJenius    RegNext(missSlot(slotNum).m_vSetIdx === s1_req_vsetIdx(missNum)) &&
508227f2b93SJenius    RegNext(missSlot(slotNum).m_pTag  === s1_req_ptags(missNum)) &&
509227f2b93SJenius    !s2_port_hit(missNum)  &&
510227f2b93SJenius    waitSecondComeIn(missStateQueue(slotNum))
5111d8f4dcbSJay  }
5121d8f4dcbSJay
5131d8f4dcbSJay  val miss_0_s2_0 =   getMissSituat(slotNum = 0, missNum = 0)
5141d8f4dcbSJay  val miss_0_s2_1 =   getMissSituat(slotNum = 0, missNum = 1)
5151d8f4dcbSJay  val miss_1_s2_0 =   getMissSituat(slotNum = 1, missNum = 0)
5161d8f4dcbSJay  val miss_1_s2_1 =   getMissSituat(slotNum = 1, missNum = 1)
5171d8f4dcbSJay
5181d8f4dcbSJay  val miss_0_s2_0_latch =   holdReleaseLatch(valid = miss_0_s2_0,    release = s2_fire,      flush = false.B)
5191d8f4dcbSJay  val miss_0_s2_1_latch =   holdReleaseLatch(valid = miss_0_s2_1,    release = s2_fire,      flush = false.B)
5201d8f4dcbSJay  val miss_1_s2_0_latch =   holdReleaseLatch(valid = miss_1_s2_0,    release = s2_fire,      flush = false.B)
5211d8f4dcbSJay  val miss_1_s2_1_latch =   holdReleaseLatch(valid = miss_1_s2_1,    release = s2_fire,      flush = false.B)
5221d8f4dcbSJay
5231d8f4dcbSJay
5241d8f4dcbSJay  val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1)
5251d8f4dcbSJay  val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3)
5261d8f4dcbSJay  val slot_slove   = VecInit(Seq(slot_0_solve, slot_1_solve))
5271d8f4dcbSJay
5281d8f4dcbSJay  fix_sec_miss   := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch))
5291d8f4dcbSJay
53058dbdfc2SJay  /*** reserved data for secondary miss ***/
53158dbdfc2SJay
5321d8f4dcbSJay  reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1)
5331d8f4dcbSJay  reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1)
5341d8f4dcbSJay
53558dbdfc2SJay  /*** miss state machine ***/
536a61aefd2SJenius
537a61aefd2SJenius  //deal with not-cache-hit pmp af
538a61aefd2SJenius  val only_pmp_af = Wire(Vec(2, Bool()))
539a61aefd2SJenius  only_pmp_af(0) := s2_except_pmp_af(0) && cacheline_0_miss && !s2_except(0) && s2_valid
540a61aefd2SJenius  only_pmp_af(1) := s2_except_pmp_af(1) && cacheline_1_miss && !s2_except(1) && s2_valid && s2_double_line
54158dbdfc2SJay
5421d8f4dcbSJay  switch(wait_state){
5431d8f4dcbSJay    is(wait_idle){
5444a9944cbSJenius      when(only_pmp_af(0) || only_pmp_af(1) || s2_mmio){
545227f2b93SJenius        //should not send req to MissUnit when there is an access exception in PMP
546227f2b93SJenius        //But to avoid using pmp exception in control signal (like s2_fire), should delay 1 cycle.
547227f2b93SJenius        //NOTE: pmp exception cache line also could hit in ICache, but the result is meaningless. Just give the exception signals.
548227f2b93SJenius        wait_state := wait_finish
549227f2b93SJenius      }.elsewhen(miss_0_except_1_latch){
5501d8f4dcbSJay        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
5511d8f4dcbSJay      }.elsewhen( only_0_miss_latch  || miss_0_hit_1_latch){
5521d8f4dcbSJay        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
5531d8f4dcbSJay      }.elsewhen(hit_0_miss_1_latch){
5541d8f4dcbSJay        wait_state :=  Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle )
5551d8f4dcbSJay      }.elsewhen( miss_0_miss_1_latch ){
5561d8f4dcbSJay        wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle)
5571d8f4dcbSJay      }
5581d8f4dcbSJay    }
5591d8f4dcbSJay
5601d8f4dcbSJay    is(wait_queue_ready){
5611d8f4dcbSJay      wait_state := wait_send_req
5621d8f4dcbSJay    }
5631d8f4dcbSJay
5641d8f4dcbSJay    is(wait_send_req) {
5651d8f4dcbSJay      when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){
5661d8f4dcbSJay        wait_state :=  wait_one_resp
5671d8f4dcbSJay      }.elsewhen( miss_0_miss_1_latch ){
5681d8f4dcbSJay        wait_state := wait_two_resp
5691d8f4dcbSJay      }
5701d8f4dcbSJay    }
5711d8f4dcbSJay
5721d8f4dcbSJay    is(wait_one_resp) {
5731d8f4dcbSJay      when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){
5741d8f4dcbSJay        wait_state := wait_finish
5751d8f4dcbSJay      }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){
5761d8f4dcbSJay        wait_state := wait_finish
5771d8f4dcbSJay      }
5781d8f4dcbSJay    }
5791d8f4dcbSJay
5801d8f4dcbSJay    is(wait_two_resp) {
5811d8f4dcbSJay      when(fromMSHR(0).fire() && fromMSHR(1).fire()){
5821d8f4dcbSJay        wait_state := wait_finish
5831d8f4dcbSJay      }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){
5841d8f4dcbSJay        wait_state := wait_0_resp
5851d8f4dcbSJay      }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){
5861d8f4dcbSJay        wait_state := wait_1_resp
5871d8f4dcbSJay      }
5881d8f4dcbSJay    }
5891d8f4dcbSJay
5901d8f4dcbSJay    is(wait_0_resp) {
5911d8f4dcbSJay      when(fromMSHR(0).fire()){
5921d8f4dcbSJay        wait_state := wait_finish
5931d8f4dcbSJay      }
5941d8f4dcbSJay    }
5951d8f4dcbSJay
5961d8f4dcbSJay    is(wait_1_resp) {
5971d8f4dcbSJay      when(fromMSHR(1).fire()){
5981d8f4dcbSJay        wait_state := wait_finish
5991d8f4dcbSJay      }
6001d8f4dcbSJay    }
6011d8f4dcbSJay
6022a25dbb4SJay    is(wait_finish) {when(s2_fire) {wait_state := wait_idle }
6031d8f4dcbSJay    }
6041d8f4dcbSJay  }
6051d8f4dcbSJay
6061d8f4dcbSJay
60758dbdfc2SJay  /*** send request to MissUnit ***/
60858dbdfc2SJay
6091d8f4dcbSJay  (0 until 2).map { i =>
6101d8f4dcbSJay    if(i == 1) toMSHR(i).valid   := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio
6111d8f4dcbSJay        else     toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio
6121d8f4dcbSJay    toMSHR(i).bits.paddr    := s2_req_paddr(i)
6131d8f4dcbSJay    toMSHR(i).bits.vaddr    := s2_req_vaddr(i)
6141d8f4dcbSJay    toMSHR(i).bits.waymask  := s2_waymask(i)
6151d8f4dcbSJay    toMSHR(i).bits.coh      := s2_victim_coh(i)
6161d8f4dcbSJay
6171d8f4dcbSJay
6181d8f4dcbSJay    when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){
6191d8f4dcbSJay      missStateQueue(i)     := m_valid
6201d8f4dcbSJay      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
6211d8f4dcbSJay      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
6221d8f4dcbSJay    }
6231d8f4dcbSJay
6241d8f4dcbSJay    when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){
6251d8f4dcbSJay      missStateQueue(i)         := m_refilled
6261d8f4dcbSJay      missSlot(i).m_data        := fromMSHR(i).bits.data
62758dbdfc2SJay      missSlot(i).m_corrupt     := fromMSHR(i).bits.corrupt
6281d8f4dcbSJay    }
6291d8f4dcbSJay
6301d8f4dcbSJay
6311d8f4dcbSJay    when(s2_fire && missStateQueue(i) === m_refilled){
6321d8f4dcbSJay      missStateQueue(i)     := m_wait_sec_miss
6331d8f4dcbSJay    }
6341d8f4dcbSJay
6352a3050c2SJay    /*** Only the first cycle to check whether meet the secondary miss ***/
6361d8f4dcbSJay    when(missStateQueue(i) === m_wait_sec_miss){
6372a3050c2SJay      /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/
6381d8f4dcbSJay      when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) {
6391d8f4dcbSJay        missStateQueue(i)     := m_invalid
6401d8f4dcbSJay      }
6412a3050c2SJay      /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/
6421d8f4dcbSJay      .elsewhen((slot_slove(i) && !s2_fire && s2_valid) ||  (s2_valid && !slot_slove(i) && !s2_fire) ){
6431d8f4dcbSJay        missStateQueue(i)     := m_check_final
6441d8f4dcbSJay      }
6451d8f4dcbSJay    }
6461d8f4dcbSJay
6471d8f4dcbSJay    when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){
6481d8f4dcbSJay      missStateQueue(i)     :=  m_valid
6491d8f4dcbSJay      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
6501d8f4dcbSJay      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
6511d8f4dcbSJay    }.elsewhen(missStateQueue(i) === m_check_final) {
6521d8f4dcbSJay      missStateQueue(i)     :=  m_invalid
6531d8f4dcbSJay    }
6541d8f4dcbSJay  }
6551d8f4dcbSJay
656f1fe8698SLemover  io.prefetchEnable := false.B
657f1fe8698SLemover  io.prefetchDisable := false.B
6587052722fSJay  when(toMSHR.map(_.valid).reduce(_||_)){
6597052722fSJay    missSwitchBit := true.B
660a108d429SJay    io.prefetchEnable := true.B
6617052722fSJay  }.elsewhen(missSwitchBit && s2_fetch_finish){
6627052722fSJay    missSwitchBit := false.B
663a108d429SJay    io.prefetchDisable := true.B
6647052722fSJay  }
6657052722fSJay
666a108d429SJay
667a8fabd82SJenius  val miss_all_fix       =  wait_state === wait_finish
668227f2b93SJenius
669227f2b93SJenius  s2_fetch_finish        := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch)
6701d8f4dcbSJay
67158dbdfc2SJay  /** update replacement status register: 0 is hit access/ 1 is miss access */
6721d8f4dcbSJay  (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) =>
67361e1db30SJay    t_s(0)         := s2_req_vsetIdx(i)
67461e1db30SJay    t_w(0).valid   := s2_valid && s2_port_hit(i)
67561e1db30SJay    t_w(0).bits    := OHToUInt(s2_tag_match_vec(i))
6761d8f4dcbSJay
6771d8f4dcbSJay    t_s(1)         := s2_req_vsetIdx(i)
6781d8f4dcbSJay    t_w(1).valid   := s2_valid && !s2_port_hit(i)
6791d8f4dcbSJay    t_w(1).bits    := OHToUInt(s2_waymask(i))
6801d8f4dcbSJay  }
6811d8f4dcbSJay
6823fbf8eafSJenius  //** use hit one-hot select data
6833fbf8eafSJenius  val s2_hit_datas    = VecInit(s2_data_cacheline.zipWithIndex.map { case(bank, i) =>
6843fbf8eafSJenius    val port_hit_data = Mux1H(s2_tag_match_vec(i).asUInt, bank)
6853fbf8eafSJenius    port_hit_data
6863fbf8eafSJenius  })
6873fbf8eafSJenius
688dc270d3bSJenius  val s2_register_datas       = Wire(Vec(2, UInt(blockBits.W)))
6891d8f4dcbSJay
690dc270d3bSJenius  s2_register_datas.zipWithIndex.map{case(bank,i) =>
691dc270d3bSJenius    // if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data)))
692dc270d3bSJenius    // else    bank    := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data)))
693dc270d3bSJenius    if(i == 0) bank := Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))
694dc270d3bSJenius    else    bank    := Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))
6951d8f4dcbSJay  }
6961d8f4dcbSJay
69758dbdfc2SJay  /** response to IFU */
6981d8f4dcbSJay
6991d8f4dcbSJay  (0 until PortNumber).map{ i =>
7001d8f4dcbSJay    if(i ==0) toIFU(i).valid          := s2_fire
7011d8f4dcbSJay       else   toIFU(i).valid          := s2_fire && s2_double_line
702dc270d3bSJenius    //when select is high, use sramData. Otherwise, use registerData.
703dc270d3bSJenius    toIFU(i).bits.registerData  := s2_register_datas(i)
704dc270d3bSJenius    toIFU(i).bits.sramData  := s2_hit_datas(i)
705dc270d3bSJenius    toIFU(i).bits.select    := s2_port_hit(i)
7061d8f4dcbSJay    toIFU(i).bits.paddr     := s2_req_paddr(i)
7071d8f4dcbSJay    toIFU(i).bits.vaddr     := s2_req_vaddr(i)
7081d8f4dcbSJay    toIFU(i).bits.tlbExcp.pageFault     := s2_except_pf(i)
709227f2b93SJenius    toIFU(i).bits.tlbExcp.accessFault   := s2_except_tlb_af(i) || missSlot(i).m_corrupt || s2_except_pmp_af(i)
710227f2b93SJenius    toIFU(i).bits.tlbExcp.mmio          := s2_mmio
7119ef181f4SWilliam Wang
7129ef181f4SWilliam Wang    when(RegNext(s2_fire && missSlot(i).m_corrupt)){
7139ef181f4SWilliam Wang      io.errors(i).valid            := true.B
7140f59c834SWilliam Wang      io.errors(i).report_to_beu    := false.B // l2 should have report that to bus error unit, no need to do it again
7150f59c834SWilliam Wang      io.errors(i).paddr            := RegNext(s2_req_paddr(i))
7169ef181f4SWilliam Wang      io.errors(i).source.tag       := false.B
7179ef181f4SWilliam Wang      io.errors(i).source.data      := false.B
7189ef181f4SWilliam Wang      io.errors(i).source.l2        := true.B
7199ef181f4SWilliam Wang    }
7201d8f4dcbSJay  }
7211d8f4dcbSJay
722a108d429SJay  io.perfInfo.only_0_hit    := only_0_hit_latch
7231d8f4dcbSJay  io.perfInfo.only_0_miss   := only_0_miss_latch
7241d8f4dcbSJay  io.perfInfo.hit_0_hit_1   := hit_0_hit_1_latch
7251d8f4dcbSJay  io.perfInfo.hit_0_miss_1  := hit_0_miss_1_latch
7261d8f4dcbSJay  io.perfInfo.miss_0_hit_1  := miss_0_hit_1_latch
7271d8f4dcbSJay  io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch
728a108d429SJay  io.perfInfo.hit_0_except_1 := hit_0_except_1_latch
729a108d429SJay  io.perfInfo.miss_0_except_1 := miss_0_except_1_latch
730a108d429SJay  io.perfInfo.except_0      := except_0_latch
7311d8f4dcbSJay  io.perfInfo.bank_hit(0)   := only_0_miss_latch  || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch
7321d8f4dcbSJay  io.perfInfo.bank_hit(1)   := miss_0_hit_1_latch || hit_0_hit_1_latch
733a108d429SJay  io.perfInfo.hit           := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch
73458dbdfc2SJay
73558dbdfc2SJay  /** <PERF> fetch bubble generated by icache miss*/
73658dbdfc2SJay
73700240ba6SJay  XSPerfAccumulate("icache_bubble_s2_miss",    s2_valid && !s2_fetch_finish )
73858dbdfc2SJay
739eb163ef0SHaojin Tang  val tlb_miss_vec = VecInit((0 until PortNumber).map(i => toITLB(i).valid && s0_can_go && fromITLB(i).bits.miss))
740eb163ef0SHaojin Tang  val tlb_has_miss = tlb_miss_vec.reduce(_ || _)
741eb163ef0SHaojin Tang  XSPerfAccumulate("icache_bubble_s0_tlb_miss",    s0_valid && tlb_has_miss )
7421d8f4dcbSJay}
743