11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 231d8f4dcbSJayimport xiangshan._ 241d8f4dcbSJayimport xiangshan.cache.mmu._ 251d8f4dcbSJayimport utils._ 263c02ee8fSwakafaimport utility._ 271d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 28f22cf846SJeniusimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle} 291d8f4dcbSJay 301d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 311d8f4dcbSJay{ 321d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 331d8f4dcbSJay def vsetIdx = get_idx(vaddr) 341d8f4dcbSJay} 351d8f4dcbSJay 361d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 371d8f4dcbSJay{ 381d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 39dc270d3bSJenius val registerData = UInt(blockBits.W) 40dc270d3bSJenius val sramData = UInt(blockBits.W) 41dc270d3bSJenius val select = Bool() 421d8f4dcbSJay val paddr = UInt(PAddrBits.W) 431d8f4dcbSJay val tlbExcp = new Bundle{ 441d8f4dcbSJay val pageFault = Bool() 451d8f4dcbSJay val accessFault = Bool() 461d8f4dcbSJay val mmio = Bool() 471d8f4dcbSJay } 481d8f4dcbSJay} 491d8f4dcbSJay 501d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 511d8f4dcbSJay{ 52c5c5edaeSJenius val req = Flipped(Decoupled(new FtqToICacheRequestBundle)) 53c5c5edaeSJenius val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp)) 541d8f4dcbSJay} 551d8f4dcbSJay 561d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 57afed18b5SJenius val toIMeta = DecoupledIO(new ICacheReadBundle) 581d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 591d8f4dcbSJay} 601d8f4dcbSJay 611d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 622da4ac8cSJenius val toIData = DecoupledIO(Vec(partWayNum, new ICacheReadBundle)) 631d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 641d8f4dcbSJay} 651d8f4dcbSJay 661d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 671d8f4dcbSJay val toMSHR = Decoupled(new ICacheMissReq) 681d8f4dcbSJay val fromMSHR = Flipped(ValidIO(new ICacheMissResp)) 691d8f4dcbSJay} 701d8f4dcbSJay 711d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 721d8f4dcbSJay val req = Valid(new PMPReqBundle()) 731d8f4dcbSJay val resp = Input(new PMPRespBundle()) 741d8f4dcbSJay} 751d8f4dcbSJay 761d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 771d8f4dcbSJay val only_0_hit = Bool() 781d8f4dcbSJay val only_0_miss = Bool() 791d8f4dcbSJay val hit_0_hit_1 = Bool() 801d8f4dcbSJay val hit_0_miss_1 = Bool() 811d8f4dcbSJay val miss_0_hit_1 = Bool() 821d8f4dcbSJay val miss_0_miss_1 = Bool() 83a108d429SJay val hit_0_except_1 = Bool() 84a108d429SJay val miss_0_except_1 = Bool() 85a108d429SJay val except_0 = Bool() 861d8f4dcbSJay val bank_hit = Vec(2,Bool()) 871d8f4dcbSJay val hit = Bool() 881d8f4dcbSJay} 891d8f4dcbSJay 901d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 912a3050c2SJay /*** internal interface ***/ 921d8f4dcbSJay val metaArray = new ICacheMetaReqBundle 931d8f4dcbSJay val dataArray = new ICacheDataReqBundle 94b1ded4e8Sguohongyu /** prefetch io */ 95b1ded4e8Sguohongyu val iprefetchBuf = Flipped(new IPFBufferRead) 96b1ded4e8Sguohongyu val PIQ = Flipped(Vec(nPrefetchEntries,new PIQToMainPipe)) 97b1ded4e8Sguohongyu val IPFBufMove = Flipped(new IPFBufferMove) 98b1ded4e8Sguohongyu val mainPipeMissInfo = new MainPipeMissInfo() 99b1ded4e8Sguohongyu val IPFPipe = Vec(PortNumber, ValidIO(new MainPipeToPrefetchPipe)) // need to be discarded 100b1ded4e8Sguohongyu 1011d8f4dcbSJay val mshr = Vec(PortNumber, new ICacheMSHRBundle) 10258dbdfc2SJay val errors = Output(Vec(PortNumber, new L1CacheErrorInfo)) 1032a3050c2SJay /*** outside interface ***/ 104c5c5edaeSJenius //val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 105c5c5edaeSJenius /* when ftq.valid is high in T + 1 cycle 106c5c5edaeSJenius * the ftq component must be valid in T cycle 107c5c5edaeSJenius */ 108c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 1091d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 110f1fe8698SLemover val itlb = Vec(PortNumber, new TlbRequestIO) 1111d8f4dcbSJay val respStall = Input(Bool()) 1121d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 11358dbdfc2SJay 114a108d429SJay val prefetchEnable = Output(Bool()) 115a108d429SJay val prefetchDisable = Output(Bool()) 116ecccf78fSJay val csr_parity_enable = Input(Bool()) 117ecccf78fSJay 1181d8f4dcbSJay} 1191d8f4dcbSJay 1201d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1211d8f4dcbSJay{ 1221d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1231d8f4dcbSJay 12458dbdfc2SJay /** Input/Output port */ 125c5c5edaeSJenius val (fromFtq, toIFU) = (io.fetch.req, io.fetch.resp) 1262a3050c2SJay val (toMeta, metaResp) = (io.metaArray.toIMeta, io.metaArray.fromIMeta) 1272a3050c2SJay val (toData, dataResp) = (io.dataArray.toIData, io.dataArray.fromIData) 128b1ded4e8Sguohongyu val (toIPF, fromIPF) = (io.iprefetchBuf.req, io.iprefetchBuf.resp) 1291d8f4dcbSJay val (toMSHR, fromMSHR) = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR)) 1301d8f4dcbSJay val (toITLB, fromITLB) = (io.itlb.map(_.req), io.itlb.map(_.resp)) 1311d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 132b1ded4e8Sguohongyu val fromPIQ = io.PIQ.map(_.info) 133b1ded4e8Sguohongyu val IPFBufferMove = io.IPFBufMove 134b1ded4e8Sguohongyu val toIPFPipe = io.IPFPipe 135b1ded4e8Sguohongyu val mainPipeMissInfo = io.mainPipeMissInfo 136b1ded4e8Sguohongyu 137c3b763d0SYinan Xu io.itlb.foreach(_.req_kill := false.B) 1381d8f4dcbSJay 139b1ded4e8Sguohongyu 140c5c5edaeSJenius //Ftq RegNext Register 141b004fa13SJenius val fromFtqReq = fromFtq.bits.pcMemRead 142c5c5edaeSJenius 14358dbdfc2SJay /** pipeline control signal */ 144f1fe8698SLemover val s1_ready, s2_ready = Wire(Bool()) 145f1fe8698SLemover val s0_fire, s1_fire , s2_fire = Wire(Bool()) 1461d8f4dcbSJay 1477052722fSJay val missSwitchBit = RegInit(false.B) 1487052722fSJay 14958dbdfc2SJay /** replacement status register */ 15058dbdfc2SJay val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W)))) 15158dbdfc2SJay val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) ) 15258dbdfc2SJay 1532a3050c2SJay /** 1542a3050c2SJay ****************************************************************************** 15558dbdfc2SJay * ICache Stage 0 15658dbdfc2SJay * - send req to ITLB and wait for tlb miss fixing 15758dbdfc2SJay * - send req to Meta/Data SRAM 1582a3050c2SJay ****************************************************************************** 1592a3050c2SJay */ 1602a3050c2SJay 16158dbdfc2SJay /** s0 control */ 162c5c5edaeSJenius val s0_valid = fromFtq.valid 163f56177cbSJenius val s0_req_vaddr = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart))) 164f56177cbSJenius val s0_req_vsetIdx = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr(i).map(get_idx(_)))) 165dc270d3bSJenius val s0_only_first = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && !fromFtqReq(i).crossCacheline) 166dc270d3bSJenius val s0_double_line = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline) 1671d8f4dcbSJay 168f1fe8698SLemover val s0_final_valid = s0_valid 169fd0ecf27SLingrui98 val s0_final_vaddr = s0_req_vaddr.head 170fd0ecf27SLingrui98 val s0_final_vsetIdx = s0_req_vsetIdx.head 171fd0ecf27SLingrui98 val s0_final_only_first = s0_only_first.head 172fd0ecf27SLingrui98 val s0_final_double_line = s0_double_line.head 17361e1db30SJay 17458dbdfc2SJay /** SRAM request */ 175f56177cbSJenius //0 -> metaread, 1,2,3 -> data, 3 -> code 4 -> itlb 17638160951Sguohongyu // TODO: it seems like 0,1,2,3 -> dataArray(data); 3 -> dataArray(code); 0 -> metaArray; 4 -> itlb 177f56177cbSJenius val ftq_req_to_data_doubleline = s0_double_line.init 178f56177cbSJenius val ftq_req_to_data_vset_idx = s0_req_vsetIdx.init 179dc270d3bSJenius val ftq_req_to_data_valid = fromFtq.bits.readValid.init 180f56177cbSJenius 181f56177cbSJenius val ftq_req_to_meta_doubleline = s0_double_line.head 182f56177cbSJenius val ftq_req_to_meta_vset_idx = s0_req_vsetIdx.head 183f56177cbSJenius 184f56177cbSJenius val ftq_req_to_itlb_only_first = s0_only_first.last 185f56177cbSJenius val ftq_req_to_itlb_doubleline = s0_double_line.last 186f56177cbSJenius val ftq_req_to_itlb_vaddr = s0_req_vaddr.last 187f56177cbSJenius val ftq_req_to_itlb_vset_idx = s0_req_vsetIdx.last 188f56177cbSJenius 189f56177cbSJenius 190fd0ecf27SLingrui98 for(i <- 0 until partWayNum) { 191dc270d3bSJenius toData.valid := ftq_req_to_data_valid(i) && !missSwitchBit 192f56177cbSJenius toData.bits(i).isDoubleLine := ftq_req_to_data_doubleline(i) 193f56177cbSJenius toData.bits(i).vSetIdx := ftq_req_to_data_vset_idx(i) 1941d8f4dcbSJay } 195afed18b5SJenius 196afed18b5SJenius toMeta.valid := s0_valid && !missSwitchBit 197f56177cbSJenius toMeta.bits.isDoubleLine := ftq_req_to_meta_doubleline 198f56177cbSJenius toMeta.bits.vSetIdx := ftq_req_to_meta_vset_idx 199afed18b5SJenius 200afed18b5SJenius 201b127c1edSJay toITLB(0).valid := s0_valid 2022a3050c2SJay toITLB(0).bits.size := 3.U // TODO: fix the size 203f56177cbSJenius toITLB(0).bits.vaddr := ftq_req_to_itlb_vaddr(0) 204f56177cbSJenius toITLB(0).bits.debug.pc := ftq_req_to_itlb_vaddr(0) 2052a3050c2SJay 206f56177cbSJenius toITLB(1).valid := s0_valid && ftq_req_to_itlb_doubleline 2072a3050c2SJay toITLB(1).bits.size := 3.U // TODO: fix the size 208f56177cbSJenius toITLB(1).bits.vaddr := ftq_req_to_itlb_vaddr(1) 209f56177cbSJenius toITLB(1).bits.debug.pc := ftq_req_to_itlb_vaddr(1) 21091df15e5SJay 2112a3050c2SJay toITLB.map{port => 2122a3050c2SJay port.bits.cmd := TlbCmd.exec 2138744445eSMaxpicca-Li port.bits.memidx := DontCare 214f1fe8698SLemover port.bits.debug.robIdx := DontCare 215b52348aeSWilliam Wang port.bits.no_translate := false.B 2162a3050c2SJay port.bits.debug.isFirstIssue := DontCare 2172a3050c2SJay } 2182a3050c2SJay 219f1fe8698SLemover /** ITLB & ICACHE sync case 220f1fe8698SLemover * when icache is not ready, but itlb is ready 221f1fe8698SLemover * because itlb is non-block, then the req will take the port 222f1fe8698SLemover * then itlb will unset the ready?? itlb is wrongly blocked. 223f1fe8698SLemover * Solution: maybe give itlb a signal to tell whether acquire the slot? 224f1fe8698SLemover */ 2252a3050c2SJay 226f1fe8698SLemover val itlb_can_go = toITLB(0).ready && toITLB(1).ready 227afed18b5SJenius val icache_can_go = toData.ready && toMeta.ready 228f1fe8698SLemover val pipe_can_go = !missSwitchBit && s1_ready 229f1fe8698SLemover val s0_can_go = itlb_can_go && icache_can_go && pipe_can_go 230f1fe8698SLemover val s0_fetch_fire = s0_valid && s0_can_go 231f1fe8698SLemover s0_fire := s0_fetch_fire 232f1fe8698SLemover toITLB.map{port => port.bits.kill := !icache_can_go || !pipe_can_go} 2337052722fSJay 2347052722fSJay //TODO: fix GTimer() condition 235c5c5edaeSJenius fromFtq.ready := s0_can_go 236f1fe8698SLemover 2372a3050c2SJay /** 2382a3050c2SJay ****************************************************************************** 23958dbdfc2SJay * ICache Stage 1 24058dbdfc2SJay * - get tlb resp data (exceptiong info and physical addresses) 24158dbdfc2SJay * - get Meta/Data SRAM read responses (latched for pipeline stop) 24258dbdfc2SJay * - tag compare/hit check 2432a3050c2SJay ****************************************************************************** 2442a3050c2SJay */ 2451d8f4dcbSJay 24658dbdfc2SJay /** s1 control */ 2471d8f4dcbSJay 248f1fe8698SLemover val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B) 2491d8f4dcbSJay 250005e809bSJiuyang Liu val s1_req_vaddr = RegEnable(s0_final_vaddr, s0_fire) 251005e809bSJiuyang Liu val s1_req_vsetIdx = RegEnable(s0_final_vsetIdx, s0_fire) 252005e809bSJiuyang Liu val s1_only_first = RegEnable(s0_final_only_first, s0_fire) 253005e809bSJiuyang Liu val s1_double_line = RegEnable(s0_final_double_line, s0_fire) 254b1ded4e8Sguohongyu val s1_wait = Wire(Bool()) 2551d8f4dcbSJay 25658dbdfc2SJay /** tlb response latch for pipeline stop */ 257f1fe8698SLemover val tlb_back = fromITLB.map(_.fire()) 258f1fe8698SLemover val tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(s0_fire && toITLB(i).fire(), s1_fire, false.B))) 259f1fe8698SLemover val tlb_already_recv = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 260f1fe8698SLemover val tlb_ready_recv = VecInit((0 until PortNumber).map(i => RegNext(s0_fire, false.B) || (s1_valid && !tlb_already_recv(i)))) 261f1fe8698SLemover val tlb_resp_valid = Wire(Vec(2, Bool())) 262f1fe8698SLemover for (i <- 0 until PortNumber) { 263f1fe8698SLemover tlb_resp_valid(i) := tlb_already_recv(i) || (tlb_ready_recv(i) && tlb_back(i)) 264f1fe8698SLemover when (tlb_already_recv(i) && s1_fire) { 265f1fe8698SLemover tlb_already_recv(i) := false.B 266f1fe8698SLemover } 267f1fe8698SLemover when (tlb_back(i) && tlb_ready_recv(i) && !s1_fire) { 268f1fe8698SLemover tlb_already_recv(i) := true.B 269f1fe8698SLemover } 270f1fe8698SLemover fromITLB(i).ready := tlb_ready_recv(i) 271f1fe8698SLemover } 272f1fe8698SLemover assert(RegNext(Cat((0 until PortNumber).map(i => tlb_need_back(i) || !tlb_resp_valid(i))).andR(), true.B), 273f1fe8698SLemover "when tlb should not back, tlb should not resp valid") 274f1fe8698SLemover assert(RegNext(!s1_valid || Cat(tlb_need_back).orR, true.B), "when s1_valid, need at least one tlb_need_back") 275f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_need_back).orR, true.B), "when !s1_valid, all the tlb_need_back should be false") 276f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_already_recv).orR, true.B), "when !s1_valid, should not tlb_already_recv") 277f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_resp_valid).orR, true.B), "when !s1_valid, should not tlb_resp_valid") 2781d8f4dcbSJay 27903efd994Shappy-lx val tlbRespPAddr = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.paddr(0)))) 28003efd994Shappy-lx val tlbExcpPF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).pf.instr) && tlb_need_back(i))) 28103efd994Shappy-lx val tlbExcpAF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp(0).af.instr) && tlb_need_back(i))) 282f1fe8698SLemover val tlbExcp = VecInit((0 until PortNumber).map(i => tlbExcpPF(i) || tlbExcpPF(i))) 2832a3050c2SJay 284f1fe8698SLemover val tlbRespAllValid = Cat((0 until PortNumber).map(i => !tlb_need_back(i) || tlb_resp_valid(i))).andR 285b1ded4e8Sguohongyu s1_ready := s2_ready && tlbRespAllValid && !s1_wait || !s1_valid 286b1ded4e8Sguohongyu s1_fire := s1_valid && tlbRespAllValid && s2_ready && !s1_wait 2871d8f4dcbSJay 28858dbdfc2SJay /** s1 hit check/tag compare */ 2891d8f4dcbSJay val s1_req_paddr = tlbRespPAddr 2901d8f4dcbSJay val s1_req_ptags = VecInit(s1_req_paddr.map(get_phy_tag(_))) 2911d8f4dcbSJay 292ccfc2e22SJay val s1_meta_ptags = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire)) 29360672d5eSguohongyu val s1_meta_valids = ResultHoldBypass(data = metaResp.entryValid, valid = RegNext(s0_fire)) 29458dbdfc2SJay val s1_meta_errors = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire)) 29558dbdfc2SJay 296ccfc2e22SJay val s1_data_cacheline = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire)) 29779b191f7SJay val s1_data_errorBits = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire)) 2981d8f4dcbSJay 2991d8f4dcbSJay val s1_tag_eq_vec = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w => s1_meta_ptags(p)(w) === s1_req_ptags(p) )))) 30060672d5eSguohongyu val s1_tag_match_vec = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_valids(k)(w) /*s1_meta_cohs(k)(w).isValid()*/}))) 3011d8f4dcbSJay val s1_tag_match = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector))) 3021d8f4dcbSJay 303f1fe8698SLemover val s1_port_hit = VecInit(Seq(s1_tag_match(0) && s1_valid && !tlbExcp(0), s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) )) 304f1fe8698SLemover val s1_bank_miss = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcp(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) )) 3051d8f4dcbSJay val s1_hit = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0)) 3061d8f4dcbSJay 3071d8f4dcbSJay /** choose victim cacheline */ 3081d8f4dcbSJay val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber)) 309ccfc2e22SJay val s1_victim_oh = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire)) 3101d8f4dcbSJay 3111d8f4dcbSJay 312ff1018c6SJenius when(s1_valid){ 3131d8f4dcbSJay assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe") 314ff1018c6SJenius } 3151d8f4dcbSJay 3161d8f4dcbSJay ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)} 3171d8f4dcbSJay 318b1ded4e8Sguohongyu IPFBufferMove.waymask := UIntToOH(replacers(0).way(IPFBufferMove.vsetIdx)) 319b1ded4e8Sguohongyu /** check ipf */ 320b1ded4e8Sguohongyu toIPF(0).valid := s1_valid && tlb_resp_valid(0) 321b1ded4e8Sguohongyu toIPF(1).valid := s1_valid && s1_double_line && tlb_resp_valid(1) 322b1ded4e8Sguohongyu (0 until PortNumber).foreach { i => 323b1ded4e8Sguohongyu toIPF(i).bits.vaddr := s1_req_vaddr(i) 324b1ded4e8Sguohongyu toIPF(i).bits.paddr := s1_req_paddr(i) 325b1ded4e8Sguohongyu } 326b1ded4e8Sguohongyu val s1_ipf_hit = VecInit((0 until PortNumber).map(i => toIPF(i).valid && fromIPF(i).valid && fromIPF(i).bits.ipf_hit)) // check in same cycle 327b1ded4e8Sguohongyu val s1_ipf_hit_latch = VecInit((0 until PortNumber).map(i => holdReleaseLatch(valid = s1_ipf_hit(i), release = s1_fire, flush = false.B))) // when ipf return hit data, latch it! 328b1ded4e8Sguohongyu val s1_ipf_data = VecInit((0 until PortNumber).map(i => ResultHoldBypass(data = fromIPF(i).bits.cacheline, valid = s1_ipf_hit(i)))) 329b1ded4e8Sguohongyu 330b1ded4e8Sguohongyu /** check in PIQ, if hit, wait until prefetch port hit */ 331b1ded4e8Sguohongyu //TODO: move this to PIQ 332b1ded4e8Sguohongyu val PIQ_hold_res = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 333b1ded4e8Sguohongyu fromPIQ.foreach(_.ready := true.B) 334b1ded4e8Sguohongyu val PIQ_hit_oh = VecInit((0 until PortNumber).map(i => 335b1ded4e8Sguohongyu VecInit(fromPIQ.map(entry => entry.valid && 336b1ded4e8Sguohongyu entry.bits.vSetIdx === s1_req_vsetIdx(i) && 337b1ded4e8Sguohongyu entry.bits.ptage === s1_req_ptags(i))))) 338b1ded4e8Sguohongyu val PIQ_hit = VecInit(Seq(PIQ_hit_oh(0).reduce(_||_) && s1_valid && tlbRespAllValid, PIQ_hit_oh(1).reduce(_||_) && s1_valid && s1_double_line && tlbRespAllValid)) // TODO: Handle TLB blocking in the PIQ 339b1ded4e8Sguohongyu val PIQ_hit_data = VecInit((0 until PortNumber).map(i => Mux1H(PIQ_hit_oh(i), fromPIQ.map(_.bits.cacheline)))) 340b1ded4e8Sguohongyu val PIQ_data_valid = VecInit((0 until PortNumber).map(i => Mux1H(PIQ_hit_oh(i), fromPIQ.map(_.bits.writeBack)))) 341b1ded4e8Sguohongyu val s1_wait_vec = VecInit((0 until PortNumber).map(i => !s1_port_hit(i) && !s1_ipf_hit_latch(i) && PIQ_hit(i) && !PIQ_data_valid(i) && !PIQ_hold_res(i))) 342b1ded4e8Sguohongyu val PIQ_write_back = VecInit((0 until PortNumber).map(i => !s1_port_hit(i) && !s1_ipf_hit_latch(i) && PIQ_hit(i) && PIQ_data_valid(i))) 343b1ded4e8Sguohongyu val s1_PIQ_hit = VecInit((0 until PortNumber).map(i => PIQ_write_back(i) || PIQ_hold_res(i))) 344b1ded4e8Sguohongyu s1_wait := s1_wait_vec(0) || (s1_double_line && s1_wait_vec(1)) 345b1ded4e8Sguohongyu 346b1ded4e8Sguohongyu (0 until PortNumber).foreach(i => 347b1ded4e8Sguohongyu when(s1_fire){ 348b1ded4e8Sguohongyu PIQ_hold_res(i) := false.B 349b1ded4e8Sguohongyu }.elsewhen(PIQ_write_back(i)){ 350b1ded4e8Sguohongyu PIQ_hold_res(i) := true.B 351b1ded4e8Sguohongyu } 352b1ded4e8Sguohongyu ) 353b1ded4e8Sguohongyu 354b1ded4e8Sguohongyu val s1_PIQ_data = VecInit((0 until PortNumber).map( 355b1ded4e8Sguohongyu i => 356b1ded4e8Sguohongyu ResultHoldBypass(data = PIQ_hit_data(i), valid = PIQ_write_back(i)) 357b1ded4e8Sguohongyu )) 358b1ded4e8Sguohongyu 359b1ded4e8Sguohongyu val s1_prefetch_hit = VecInit((0 until PortNumber).map(i => s1_ipf_hit_latch(i) || s1_PIQ_hit(i))) 360b1ded4e8Sguohongyu val s1_prefetch_hit_data = VecInit((0 until PortNumber).map(i => Mux(s1_ipf_hit_latch(i),s1_ipf_data(i), s1_PIQ_data(i)))) 361b1ded4e8Sguohongyu 362b1ded4e8Sguohongyu /** when tlb stall, ipfBuffer stage2 need also stall */ 363b1ded4e8Sguohongyu mainPipeMissInfo.s1_already_check_ipf := s1_valid && tlbRespAllValid // when tlb back, s1 must has already check ipf 364b1ded4e8Sguohongyu 365b1ded4e8Sguohongyu // TODO : remove this 366b1ded4e8Sguohongyu (0 until PortNumber).foreach{ 367b1ded4e8Sguohongyu i => 368b1ded4e8Sguohongyu toIPFPipe(i).valid := false.B 369b1ded4e8Sguohongyu toIPFPipe(i).bits.vSetIdx := 0.U 370b1ded4e8Sguohongyu toIPFPipe(i).bits.ptage := 0.U 371b1ded4e8Sguohongyu } 3721d8f4dcbSJay 37358dbdfc2SJay /** <PERF> replace victim way number */ 37458dbdfc2SJay 3751d8f4dcbSJay (0 until nWays).map{ w => 3761d8f4dcbSJay XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10), s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0)) === w.U) 3771d8f4dcbSJay } 3781d8f4dcbSJay 3791d8f4dcbSJay (0 until nWays).map{ w => 3801d8f4dcbSJay XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10), s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0)) === w.U) 3811d8f4dcbSJay } 3821d8f4dcbSJay 3831d8f4dcbSJay (0 until nWays).map{ w => 3841d8f4dcbSJay XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1)) === w.U) 3851d8f4dcbSJay } 3861d8f4dcbSJay 3871d8f4dcbSJay (0 until nWays).map{ w => 3881d8f4dcbSJay XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1)) === w.U) 3891d8f4dcbSJay } 3901d8f4dcbSJay 391b1ded4e8Sguohongyu XSPerfAccumulate("mainPipe_stage1_block_by_piq_cycles", s1_valid && s1_wait) 392b1ded4e8Sguohongyu 3932a3050c2SJay /** 3942a3050c2SJay ****************************************************************************** 39558dbdfc2SJay * ICache Stage 2 39658dbdfc2SJay * - send request to MSHR if ICache miss 39758dbdfc2SJay * - generate secondary miss status/data registers 39858dbdfc2SJay * - response to IFU 3992a3050c2SJay ****************************************************************************** 4002a3050c2SJay */ 40158dbdfc2SJay 40258dbdfc2SJay /** s2 control */ 4031d8f4dcbSJay val s2_fetch_finish = Wire(Bool()) 4041d8f4dcbSJay 405f1fe8698SLemover val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B) 4061d8f4dcbSJay val s2_miss_available = Wire(Bool()) 4071d8f4dcbSJay 4081d8f4dcbSJay s2_ready := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available) 4091d8f4dcbSJay s2_fire := s2_valid && s2_fetch_finish && !io.respStall 4101d8f4dcbSJay 41158dbdfc2SJay /** s2 data */ 4121d8f4dcbSJay val mmio = fromPMP.map(port => port.mmio) // TODO: handle it 4131d8f4dcbSJay 414005e809bSJiuyang Liu val (s2_req_paddr , s2_req_vaddr) = (RegEnable(s1_req_paddr, s1_fire), RegEnable(s1_req_vaddr, s1_fire)) 415005e809bSJiuyang Liu val s2_req_vsetIdx = RegEnable(s1_req_vsetIdx, s1_fire) 416005e809bSJiuyang Liu val s2_req_ptags = RegEnable(s1_req_ptags, s1_fire) 417005e809bSJiuyang Liu val s2_only_first = RegEnable(s1_only_first, s1_fire) 418005e809bSJiuyang Liu val s2_double_line = RegEnable(s1_double_line, s1_fire) 419005e809bSJiuyang Liu val s2_hit = RegEnable(s1_hit , s1_fire) 420005e809bSJiuyang Liu val s2_port_hit = RegEnable(s1_port_hit, s1_fire) 421005e809bSJiuyang Liu val s2_bank_miss = RegEnable(s1_bank_miss, s1_fire) 422005e809bSJiuyang Liu val s2_waymask = RegEnable(s1_victim_oh, s1_fire) 423005e809bSJiuyang Liu val s2_tag_match_vec = RegEnable(s1_tag_match_vec, s1_fire) 424b1ded4e8Sguohongyu val s2_prefetch_hit = RegEnable(s1_prefetch_hit, s1_fire) 425b1ded4e8Sguohongyu val s2_prefetch_hit_data = RegEnable(s1_prefetch_hit_data, s1_fire) 4261d8f4dcbSJay 427f1fe8698SLemover assert(RegNext(!s2_valid || s2_req_paddr(0)(11,0) === s2_req_vaddr(0)(11,0), true.B)) 428f1fe8698SLemover 42958dbdfc2SJay /** status imply that s2 is a secondary miss (no need to resend miss request) */ 4301d8f4dcbSJay val sec_meet_vec = Wire(Vec(2, Bool())) 431b1ded4e8Sguohongyu val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || s2_prefetch_hit(i) || sec_meet_vec(i))) 4321d8f4dcbSJay val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line) 4331d8f4dcbSJay 434005e809bSJiuyang Liu val s2_meta_errors = RegEnable(s1_meta_errors, s1_fire) 435005e809bSJiuyang Liu val s2_data_errorBits = RegEnable(s1_data_errorBits, s1_fire) 436005e809bSJiuyang Liu val s2_data_cacheline = RegEnable(s1_data_cacheline, s1_fire) 43779b191f7SJay 43879b191f7SJay val s2_data_errors = Wire(Vec(PortNumber,Vec(nWays, Bool()))) 43979b191f7SJay 44079b191f7SJay (0 until PortNumber).map{ i => 44179b191f7SJay val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W)))) 44279b191f7SJay val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W)))) 44379b191f7SJay val data_full_wayBits = VecInit((0 until nWays).map( w => 44479b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 44579b191f7SJay Cat(read_codes(w)(u), read_datas(w)(u)))))) 44679b191f7SJay val data_error_wayBits = VecInit((0 until nWays).map( w => 44779b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 44879b191f7SJay cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error )))) 44979b191f7SJay if(i == 0){ 45079b191f7SJay (0 until nWays).map{ w => 45179b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_) 45279b191f7SJay } 45379b191f7SJay } else { 45479b191f7SJay (0 until nWays).map{ w => 45579b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_) 45679b191f7SJay } 45779b191f7SJay } 45879b191f7SJay } 45979b191f7SJay 46079b191f7SJay val s2_parity_meta_error = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable)) 46179b191f7SJay val s2_parity_data_error = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable)) 46279b191f7SJay val s2_parity_error = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i))) 46379b191f7SJay 46479b191f7SJay for(i <- 0 until PortNumber){ 465e8e4462cSJay io.errors(i).valid := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 466e8e4462cSJay io.errors(i).report_to_beu := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 46779b191f7SJay io.errors(i).paddr := RegNext(RegNext(s2_req_paddr(i))) 46879b191f7SJay io.errors(i).source := DontCare 46979b191f7SJay io.errors(i).source.tag := RegNext(RegNext(s2_parity_meta_error(i))) 47079b191f7SJay io.errors(i).source.data := RegNext(s2_parity_data_error(i)) 47179b191f7SJay io.errors(i).source.l2 := false.B 47279b191f7SJay io.errors(i).opType := DontCare 47379b191f7SJay io.errors(i).opType.fetch := true.B 47479b191f7SJay } 475e8e4462cSJay XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!") 47679b191f7SJay 47779b191f7SJay 4782a25dbb4SJay /** exception and pmp logic **/ 4792a3050c2SJay //PMP Result 480f1fe8698SLemover val s2_tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(tlb_need_back(i) && s1_fire, s2_fire, false.B))) 4812a3050c2SJay val pmpExcpAF = Wire(Vec(PortNumber, Bool())) 482f1fe8698SLemover pmpExcpAF(0) := fromPMP(0).instr && s2_tlb_need_back(0) 483f1fe8698SLemover pmpExcpAF(1) := fromPMP(1).instr && s2_double_line && s2_tlb_need_back(1) 4841d8f4dcbSJay //exception information 485227f2b93SJenius //short delay exception signal 486227f2b93SJenius val s2_except_pf = RegEnable(tlbExcpPF, s1_fire) 487227f2b93SJenius val s2_except_tlb_af = RegEnable(tlbExcpAF, s1_fire) 488227f2b93SJenius //long delay exception signal 489227f2b93SJenius val s2_except_pmp_af = DataHoldBypass(pmpExcpAF, RegNext(s1_fire)) 490227f2b93SJenius // val s2_except_parity_af = VecInit(s2_parity_error(i) && RegNext(RegNext(s1_fire)) ) 491227f2b93SJenius 492227f2b93SJenius val s2_except = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_tlb_af(i)}) 493227f2b93SJenius val s2_has_except = s2_valid && (s2_except_tlb_af.reduce(_||_) || s2_except_pf.reduce(_||_)) 4941d8f4dcbSJay //MMIO 495227f2b93SJenius val s2_mmio = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_tlb_af(0) && !s2_except_pmp_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() && s2_valid 4961d8f4dcbSJay 49758dbdfc2SJay //send physical address to PMP 4981d8f4dcbSJay io.pmp.zipWithIndex.map { case (p, i) => 499de7689fcSJay p.req.valid := s2_valid && !missSwitchBit 5001d8f4dcbSJay p.req.bits.addr := s2_req_paddr(i) 5011d8f4dcbSJay p.req.bits.size := 3.U // TODO 5021d8f4dcbSJay p.req.bits.cmd := TlbCmd.exec 5031d8f4dcbSJay } 5041d8f4dcbSJay 5051d8f4dcbSJay /*** cacheline miss logic ***/ 506227f2b93SJenius val wait_idle :: wait_queue_ready :: wait_send_req :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: wait_pmp_except :: Nil = Enum(9) 5071d8f4dcbSJay val wait_state = RegInit(wait_idle) 5081d8f4dcbSJay 509b1ded4e8Sguohongyu// val port_miss_fix = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0), fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) )) 5101d8f4dcbSJay 51158dbdfc2SJay // secondary miss record registers 5122a3050c2SJay class MissSlot(implicit p: Parameters) extends ICacheBundle { 5131d8f4dcbSJay val m_vSetIdx = UInt(idxBits.W) 5141d8f4dcbSJay val m_pTag = UInt(tagBits.W) 5151d8f4dcbSJay val m_data = UInt(blockBits.W) 51658dbdfc2SJay val m_corrupt = Bool() 5171d8f4dcbSJay } 5181d8f4dcbSJay 5191d8f4dcbSJay val missSlot = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot))) 5201d8f4dcbSJay val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6) 5211d8f4dcbSJay val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) ) 5221d8f4dcbSJay val reservedRefillData = Wire(Vec(2, UInt(blockBits.W))) 5231d8f4dcbSJay 5241d8f4dcbSJay s2_miss_available := VecInit(missStateQueue.map(entry => entry === m_invalid || entry === m_wait_sec_miss)).reduce(_&&_) 5251d8f4dcbSJay 5261d8f4dcbSJay val fix_sec_miss = Wire(Vec(4, Bool())) 5271d8f4dcbSJay val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2) 5281d8f4dcbSJay val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3) 5291d8f4dcbSJay sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss )) 5301d8f4dcbSJay 5312a3050c2SJay /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/ 532b1ded4e8Sguohongyu val cacheline_0_hit = (s2_port_hit(0) || s2_prefetch_hit(0) || sec_meet_0_miss) 533b1ded4e8Sguohongyu val cacheline_0_miss = !s2_port_hit(0) && !s2_prefetch_hit(0) && !sec_meet_0_miss 5341d8f4dcbSJay 535b1ded4e8Sguohongyu val cacheline_1_hit = (s2_port_hit(1) || s2_prefetch_hit(1) || sec_meet_1_miss) 536b1ded4e8Sguohongyu val cacheline_1_miss = !s2_port_hit(1) && !s2_prefetch_hit(1) && !sec_meet_1_miss 53742b952e2SJay 53842b952e2SJay val only_0_miss = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio 53942b952e2SJay val only_0_hit = RegNext(s1_fire) && cacheline_0_hit && !s2_double_line && !s2_mmio 54042b952e2SJay val hit_0_hit_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_hit && s2_double_line && !s2_mmio 54142b952e2SJay val hit_0_miss_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 54242b952e2SJay val miss_0_hit_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line && !s2_has_except && !s2_mmio 54342b952e2SJay val miss_0_miss_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 54442b952e2SJay 54542b952e2SJay val hit_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_hit 54642b952e2SJay val miss_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_miss 5471d8f4dcbSJay val except_0 = RegNext(s1_fire) && s2_except(0) 5481d8f4dcbSJay 5492a3050c2SJay /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/ 5501d8f4dcbSJay val miss_0_hit_1_latch = holdReleaseLatch(valid = miss_0_hit_1, release = s2_fire, flush = false.B) 5511d8f4dcbSJay val miss_0_miss_1_latch = holdReleaseLatch(valid = miss_0_miss_1, release = s2_fire, flush = false.B) 5521d8f4dcbSJay val only_0_miss_latch = holdReleaseLatch(valid = only_0_miss, release = s2_fire, flush = false.B) 5531d8f4dcbSJay val hit_0_miss_1_latch = holdReleaseLatch(valid = hit_0_miss_1, release = s2_fire, flush = false.B) 5541d8f4dcbSJay 5551d8f4dcbSJay val miss_0_except_1_latch = holdReleaseLatch(valid = miss_0_except_1, release = s2_fire, flush = false.B) 5561d8f4dcbSJay val except_0_latch = holdReleaseLatch(valid = except_0, release = s2_fire, flush = false.B) 5571d8f4dcbSJay val hit_0_except_1_latch = holdReleaseLatch(valid = hit_0_except_1, release = s2_fire, flush = false.B) 5581d8f4dcbSJay 5591d8f4dcbSJay val only_0_hit_latch = holdReleaseLatch(valid = only_0_hit, release = s2_fire, flush = false.B) 5601d8f4dcbSJay val hit_0_hit_1_latch = holdReleaseLatch(valid = hit_0_hit_1, release = s2_fire, flush = false.B) 5611d8f4dcbSJay 5621d8f4dcbSJay 5631c746d3aScui fliter /*** secondary miss judgment ***/ 56458dbdfc2SJay 5651d8f4dcbSJay def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss) 5661d8f4dcbSJay 5671d8f4dcbSJay def getMissSituat(slotNum : Int, missNum : Int ) :Bool = { 568227f2b93SJenius RegNext(s1_fire) && 569227f2b93SJenius RegNext(missSlot(slotNum).m_vSetIdx === s1_req_vsetIdx(missNum)) && 570227f2b93SJenius RegNext(missSlot(slotNum).m_pTag === s1_req_ptags(missNum)) && 571b1ded4e8Sguohongyu !s2_port_hit(missNum) && !s2_prefetch_hit(missNum) && 572227f2b93SJenius waitSecondComeIn(missStateQueue(slotNum)) 5731d8f4dcbSJay } 5741d8f4dcbSJay 5751d8f4dcbSJay val miss_0_s2_0 = getMissSituat(slotNum = 0, missNum = 0) 5761d8f4dcbSJay val miss_0_s2_1 = getMissSituat(slotNum = 0, missNum = 1) 5771d8f4dcbSJay val miss_1_s2_0 = getMissSituat(slotNum = 1, missNum = 0) 5781d8f4dcbSJay val miss_1_s2_1 = getMissSituat(slotNum = 1, missNum = 1) 5791d8f4dcbSJay 5801d8f4dcbSJay val miss_0_s2_0_latch = holdReleaseLatch(valid = miss_0_s2_0, release = s2_fire, flush = false.B) 5811d8f4dcbSJay val miss_0_s2_1_latch = holdReleaseLatch(valid = miss_0_s2_1, release = s2_fire, flush = false.B) 5821d8f4dcbSJay val miss_1_s2_0_latch = holdReleaseLatch(valid = miss_1_s2_0, release = s2_fire, flush = false.B) 5831d8f4dcbSJay val miss_1_s2_1_latch = holdReleaseLatch(valid = miss_1_s2_1, release = s2_fire, flush = false.B) 5841d8f4dcbSJay 5851d8f4dcbSJay 5861d8f4dcbSJay val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1) 5871d8f4dcbSJay val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3) 5881d8f4dcbSJay val slot_slove = VecInit(Seq(slot_0_solve, slot_1_solve)) 5891d8f4dcbSJay 5901d8f4dcbSJay fix_sec_miss := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch)) 5911d8f4dcbSJay 59258dbdfc2SJay /*** reserved data for secondary miss ***/ 59358dbdfc2SJay 5941d8f4dcbSJay reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1) 5951d8f4dcbSJay reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1) 5961d8f4dcbSJay 59758dbdfc2SJay /*** miss state machine ***/ 598a61aefd2SJenius 599a61aefd2SJenius //deal with not-cache-hit pmp af 600a61aefd2SJenius val only_pmp_af = Wire(Vec(2, Bool())) 601a61aefd2SJenius only_pmp_af(0) := s2_except_pmp_af(0) && cacheline_0_miss && !s2_except(0) && s2_valid 602a61aefd2SJenius only_pmp_af(1) := s2_except_pmp_af(1) && cacheline_1_miss && !s2_except(1) && s2_valid && s2_double_line 60358dbdfc2SJay 6041d8f4dcbSJay switch(wait_state){ 6051d8f4dcbSJay is(wait_idle){ 6064a9944cbSJenius when(only_pmp_af(0) || only_pmp_af(1) || s2_mmio){ 607227f2b93SJenius //should not send req to MissUnit when there is an access exception in PMP 608227f2b93SJenius //But to avoid using pmp exception in control signal (like s2_fire), should delay 1 cycle. 609227f2b93SJenius //NOTE: pmp exception cache line also could hit in ICache, but the result is meaningless. Just give the exception signals. 610227f2b93SJenius wait_state := wait_finish 611227f2b93SJenius }.elsewhen(miss_0_except_1_latch){ 6121d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 6131d8f4dcbSJay }.elsewhen( only_0_miss_latch || miss_0_hit_1_latch){ 6141d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 6151d8f4dcbSJay }.elsewhen(hit_0_miss_1_latch){ 6161d8f4dcbSJay wait_state := Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle ) 6171d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 6181d8f4dcbSJay wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle) 6191d8f4dcbSJay } 6201d8f4dcbSJay } 6211d8f4dcbSJay 6221d8f4dcbSJay is(wait_queue_ready){ 6231d8f4dcbSJay wait_state := wait_send_req 6241d8f4dcbSJay } 6251d8f4dcbSJay 6261d8f4dcbSJay is(wait_send_req) { 6271d8f4dcbSJay when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){ 6281d8f4dcbSJay wait_state := wait_one_resp 6291d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 6301d8f4dcbSJay wait_state := wait_two_resp 6311d8f4dcbSJay } 6321d8f4dcbSJay } 6331d8f4dcbSJay 6341d8f4dcbSJay is(wait_one_resp) { 6351d8f4dcbSJay when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){ 6361d8f4dcbSJay wait_state := wait_finish 6371d8f4dcbSJay }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){ 6381d8f4dcbSJay wait_state := wait_finish 6391d8f4dcbSJay } 6401d8f4dcbSJay } 6411d8f4dcbSJay 6421d8f4dcbSJay is(wait_two_resp) { 6431d8f4dcbSJay when(fromMSHR(0).fire() && fromMSHR(1).fire()){ 6441d8f4dcbSJay wait_state := wait_finish 6451d8f4dcbSJay }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){ 6461d8f4dcbSJay wait_state := wait_0_resp 6471d8f4dcbSJay }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){ 6481d8f4dcbSJay wait_state := wait_1_resp 6491d8f4dcbSJay } 6501d8f4dcbSJay } 6511d8f4dcbSJay 6521d8f4dcbSJay is(wait_0_resp) { 6531d8f4dcbSJay when(fromMSHR(0).fire()){ 6541d8f4dcbSJay wait_state := wait_finish 6551d8f4dcbSJay } 6561d8f4dcbSJay } 6571d8f4dcbSJay 6581d8f4dcbSJay is(wait_1_resp) { 6591d8f4dcbSJay when(fromMSHR(1).fire()){ 6601d8f4dcbSJay wait_state := wait_finish 6611d8f4dcbSJay } 6621d8f4dcbSJay } 6631d8f4dcbSJay 6642a25dbb4SJay is(wait_finish) {when(s2_fire) {wait_state := wait_idle } 6651d8f4dcbSJay } 6661d8f4dcbSJay } 6671d8f4dcbSJay 6681d8f4dcbSJay 66958dbdfc2SJay /*** send request to MissUnit ***/ 67058dbdfc2SJay 6711d8f4dcbSJay (0 until 2).map { i => 6721d8f4dcbSJay if(i == 1) toMSHR(i).valid := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio 6731d8f4dcbSJay else toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio 6741d8f4dcbSJay toMSHR(i).bits.paddr := s2_req_paddr(i) 6751d8f4dcbSJay toMSHR(i).bits.vaddr := s2_req_vaddr(i) 6761d8f4dcbSJay toMSHR(i).bits.waymask := s2_waymask(i) 6771d8f4dcbSJay 6781d8f4dcbSJay 6791d8f4dcbSJay when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){ 6801d8f4dcbSJay missStateQueue(i) := m_valid 6811d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 6821d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 6831d8f4dcbSJay } 6841d8f4dcbSJay 6851d8f4dcbSJay when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){ 6861d8f4dcbSJay missStateQueue(i) := m_refilled 6871d8f4dcbSJay missSlot(i).m_data := fromMSHR(i).bits.data 68858dbdfc2SJay missSlot(i).m_corrupt := fromMSHR(i).bits.corrupt 6891d8f4dcbSJay } 6901d8f4dcbSJay 6911d8f4dcbSJay 6921d8f4dcbSJay when(s2_fire && missStateQueue(i) === m_refilled){ 6931d8f4dcbSJay missStateQueue(i) := m_wait_sec_miss 6941d8f4dcbSJay } 6951d8f4dcbSJay 6962a3050c2SJay /*** Only the first cycle to check whether meet the secondary miss ***/ 6971d8f4dcbSJay when(missStateQueue(i) === m_wait_sec_miss){ 6982a3050c2SJay /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/ 6991d8f4dcbSJay when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) { 7001d8f4dcbSJay missStateQueue(i) := m_invalid 7011d8f4dcbSJay } 7022a3050c2SJay /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/ 7031d8f4dcbSJay .elsewhen((slot_slove(i) && !s2_fire && s2_valid) || (s2_valid && !slot_slove(i) && !s2_fire) ){ 7041d8f4dcbSJay missStateQueue(i) := m_check_final 7051d8f4dcbSJay } 7061d8f4dcbSJay } 7071d8f4dcbSJay 7081d8f4dcbSJay when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){ 7091d8f4dcbSJay missStateQueue(i) := m_valid 7101d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 7111d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 7121d8f4dcbSJay }.elsewhen(missStateQueue(i) === m_check_final) { 7131d8f4dcbSJay missStateQueue(i) := m_invalid 7141d8f4dcbSJay } 7151d8f4dcbSJay } 7161d8f4dcbSJay 717f1fe8698SLemover io.prefetchEnable := false.B 718f1fe8698SLemover io.prefetchDisable := false.B 7197052722fSJay when(toMSHR.map(_.valid).reduce(_||_)){ 7207052722fSJay missSwitchBit := true.B 721a108d429SJay io.prefetchEnable := true.B 7227052722fSJay }.elsewhen(missSwitchBit && s2_fetch_finish){ 7237052722fSJay missSwitchBit := false.B 724a108d429SJay io.prefetchDisable := true.B 7257052722fSJay } 7267052722fSJay 727a108d429SJay 728a8fabd82SJenius val miss_all_fix = wait_state === wait_finish 729227f2b93SJenius 730227f2b93SJenius s2_fetch_finish := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch) 7311d8f4dcbSJay 73258dbdfc2SJay /** update replacement status register: 0 is hit access/ 1 is miss access */ 7331d8f4dcbSJay (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) => 73461e1db30SJay t_s(0) := s2_req_vsetIdx(i) 73561e1db30SJay t_w(0).valid := s2_valid && s2_port_hit(i) 73661e1db30SJay t_w(0).bits := OHToUInt(s2_tag_match_vec(i)) 7371d8f4dcbSJay 7381d8f4dcbSJay t_s(1) := s2_req_vsetIdx(i) 7391d8f4dcbSJay t_w(1).valid := s2_valid && !s2_port_hit(i) 7401d8f4dcbSJay t_w(1).bits := OHToUInt(s2_waymask(i)) 7411d8f4dcbSJay } 7421d8f4dcbSJay 7433fbf8eafSJenius //** use hit one-hot select data 7443fbf8eafSJenius val s2_hit_datas = VecInit(s2_data_cacheline.zipWithIndex.map { case(bank, i) => 7453fbf8eafSJenius val port_hit_data = Mux1H(s2_tag_match_vec(i).asUInt, bank) 7463fbf8eafSJenius port_hit_data 7473fbf8eafSJenius }) 7483fbf8eafSJenius 749dc270d3bSJenius val s2_register_datas = Wire(Vec(2, UInt(blockBits.W))) 7501d8f4dcbSJay 751dc270d3bSJenius s2_register_datas.zipWithIndex.map{case(bank,i) => 752dc270d3bSJenius // if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))) 753dc270d3bSJenius // else bank := Mux(s2_port_hit(i), s2_hit_datas(i), Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))) 754dc270d3bSJenius if(i == 0) bank := Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data)) 755dc270d3bSJenius else bank := Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data)) 7561d8f4dcbSJay } 7571d8f4dcbSJay 75858dbdfc2SJay /** response to IFU */ 7591d8f4dcbSJay 7601d8f4dcbSJay (0 until PortNumber).map{ i => 7611d8f4dcbSJay if(i ==0) toIFU(i).valid := s2_fire 7621d8f4dcbSJay else toIFU(i).valid := s2_fire && s2_double_line 763dc270d3bSJenius //when select is high, use sramData. Otherwise, use registerData. 764dc270d3bSJenius toIFU(i).bits.registerData := s2_register_datas(i) 765b1ded4e8Sguohongyu toIFU(i).bits.sramData := Mux(s2_port_hit(i), s2_hit_datas(i), s2_prefetch_hit_data(i)) 766b1ded4e8Sguohongyu toIFU(i).bits.select := s2_port_hit(i) || s2_prefetch_hit(i) 7671d8f4dcbSJay toIFU(i).bits.paddr := s2_req_paddr(i) 7681d8f4dcbSJay toIFU(i).bits.vaddr := s2_req_vaddr(i) 7691d8f4dcbSJay toIFU(i).bits.tlbExcp.pageFault := s2_except_pf(i) 770227f2b93SJenius toIFU(i).bits.tlbExcp.accessFault := s2_except_tlb_af(i) || missSlot(i).m_corrupt || s2_except_pmp_af(i) 771227f2b93SJenius toIFU(i).bits.tlbExcp.mmio := s2_mmio 7729ef181f4SWilliam Wang 7739ef181f4SWilliam Wang when(RegNext(s2_fire && missSlot(i).m_corrupt)){ 7749ef181f4SWilliam Wang io.errors(i).valid := true.B 7750f59c834SWilliam Wang io.errors(i).report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 7760f59c834SWilliam Wang io.errors(i).paddr := RegNext(s2_req_paddr(i)) 7779ef181f4SWilliam Wang io.errors(i).source.tag := false.B 7789ef181f4SWilliam Wang io.errors(i).source.data := false.B 7799ef181f4SWilliam Wang io.errors(i).source.l2 := true.B 7809ef181f4SWilliam Wang } 7811d8f4dcbSJay } 782b1ded4e8Sguohongyu (0 until 2).map {i => 783d4112e88Sguohongyu XSPerfAccumulate("port_" + i + "_only_hit_in_ipf", !s2_port_hit(i) && s2_prefetch_hit(i) && s2_fire) 784b1ded4e8Sguohongyu } 785b1ded4e8Sguohongyu 786b1ded4e8Sguohongyu /** s2 mainPipe miss info */ 787b1ded4e8Sguohongyu mainPipeMissInfo.s2_miss_info(0).valid := s2_valid && (miss_0_hit_1_latch || miss_0_miss_1_latch || only_0_miss_latch || miss_0_except_1_latch) && !except_0_latch 788b1ded4e8Sguohongyu mainPipeMissInfo.s2_miss_info(1).valid := s2_valid && (miss_0_miss_1_latch || hit_0_miss_1_latch) 789b1ded4e8Sguohongyu (0 until 2).foreach { i => 790b1ded4e8Sguohongyu mainPipeMissInfo.s2_miss_info(i).bits.vSetIdx := s2_req_vsetIdx(i) 791b1ded4e8Sguohongyu mainPipeMissInfo.s2_miss_info(i).bits.ptage := s2_req_ptags(i) 792b1ded4e8Sguohongyu } 7931d8f4dcbSJay 794a108d429SJay io.perfInfo.only_0_hit := only_0_hit_latch 7951d8f4dcbSJay io.perfInfo.only_0_miss := only_0_miss_latch 7961d8f4dcbSJay io.perfInfo.hit_0_hit_1 := hit_0_hit_1_latch 7971d8f4dcbSJay io.perfInfo.hit_0_miss_1 := hit_0_miss_1_latch 7981d8f4dcbSJay io.perfInfo.miss_0_hit_1 := miss_0_hit_1_latch 7991d8f4dcbSJay io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch 800a108d429SJay io.perfInfo.hit_0_except_1 := hit_0_except_1_latch 801a108d429SJay io.perfInfo.miss_0_except_1 := miss_0_except_1_latch 802a108d429SJay io.perfInfo.except_0 := except_0_latch 8031d8f4dcbSJay io.perfInfo.bank_hit(0) := only_0_miss_latch || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch 8041d8f4dcbSJay io.perfInfo.bank_hit(1) := miss_0_hit_1_latch || hit_0_hit_1_latch 805a108d429SJay io.perfInfo.hit := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch 80658dbdfc2SJay 80758dbdfc2SJay /** <PERF> fetch bubble generated by icache miss*/ 80858dbdfc2SJay 80900240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 81058dbdfc2SJay 811eb163ef0SHaojin Tang val tlb_miss_vec = VecInit((0 until PortNumber).map(i => toITLB(i).valid && s0_can_go && fromITLB(i).bits.miss)) 812eb163ef0SHaojin Tang val tlb_has_miss = tlb_miss_vec.reduce(_ || _) 813eb163ef0SHaojin Tang XSPerfAccumulate("icache_bubble_s0_tlb_miss", s0_valid && tlb_has_miss ) 814*5470b21eSguohongyu 815*5470b21eSguohongyu XSError(blockCounter(s0_valid, s0_fire, 5000), "mainPipe_stage0_block_5000_cycle,may_has_error\n") 816*5470b21eSguohongyu XSError(blockCounter(s1_valid, s1_fire, 5000), "mainPipe_stage1_block_5000_cycle,may_has_error\n") 817*5470b21eSguohongyu XSError(blockCounter(s2_valid, s2_fire, 5000), "mainPipe_stage2_block_5000_cycle,may_has_error\n") 8181d8f4dcbSJay} 819