xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision 4690c88af0c10c63fa150b5487510a8211ea757a)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chisel3._
201d8f4dcbSJayimport chisel3.util._
217d45a146SYinan Xuimport difftest._
221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates
23cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters
243c02ee8fSwakafaimport utility._
25cf7d6b7aSMuziimport utils._
26cf7d6b7aSMuziimport xiangshan._
27cf7d6b7aSMuziimport xiangshan.backend.fu.PMPReqBundle
28cf7d6b7aSMuziimport xiangshan.backend.fu.PMPRespBundle
29cf7d6b7aSMuziimport xiangshan.cache.mmu._
30cf7d6b7aSMuziimport xiangshan.frontend.ExceptionType
31cf7d6b7aSMuziimport xiangshan.frontend.FtqICacheInfo
32cf7d6b7aSMuziimport xiangshan.frontend.FtqToICacheRequestBundle
331d8f4dcbSJay
34cf7d6b7aSMuziclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle {
351d8f4dcbSJay  val vaddr   = UInt(VAddrBits.W)
36b92f8445Sssszwic  def vSetIdx = get_idx(vaddr)
371d8f4dcbSJay}
381d8f4dcbSJay
39cf7d6b7aSMuziclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle {
40*4690c88aSxu_zh  val doubleline       = Bool()
41*4690c88aSxu_zh  val vaddr            = Vec(PortNumber, UInt(VAddrBits.W))
42cf7d6b7aSMuzi  val data             = UInt(blockBits.W)
43*4690c88aSxu_zh  val paddr            = Vec(PortNumber, UInt(PAddrBits.W))
44*4690c88aSxu_zh  val exception        = Vec(PortNumber, UInt(ExceptionType.width.W))
45*4690c88aSxu_zh  val pmp_mmio         = Vec(PortNumber, Bool())
46*4690c88aSxu_zh  val itlb_pbmt        = Vec(PortNumber, UInt(Pbmt.width.W))
47fbdb359dSMuzi  val backendException = Bool()
48dd980d61SXu, Zefan  /* NOTE: GPAddrBits(=50bit) is not enough for gpaddr here, refer to PR#3795
49dd980d61SXu, Zefan   * Sv48*4 only allows 50bit gpaddr, when software violates this requirement
50dd980d61SXu, Zefan   * it needs to fill the mtval2 register with the full XLEN(=64bit) gpaddr,
51dd980d61SXu, Zefan   * PAddrBitsMax(=56bit currently) is required for the frontend datapath due to the itlb ppn length limitation
52dd980d61SXu, Zefan   * (cases 56<x<=64 are handled by the backend datapath)
53dd980d61SXu, Zefan   */
54dd980d61SXu, Zefan  val gpaddr            = UInt(PAddrBitsMax.W)
55dd980d61SXu, Zefan  val isForVSnonLeafPTE = Bool()
561d8f4dcbSJay}
571d8f4dcbSJay
58cf7d6b7aSMuziclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle {
59c5c5edaeSJenius  val req               = Flipped(Decoupled(new FtqToICacheRequestBundle))
60*4690c88aSxu_zh  val resp              = ValidIO(new ICacheMainPipeResp)
61d2b20d1aSTang Haojin  val topdownIcacheMiss = Output(Bool())
62d2b20d1aSTang Haojin  val topdownItlbMiss   = Output(Bool())
631d8f4dcbSJay}
641d8f4dcbSJay
651d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle {
66afed18b5SJenius  val toIMeta   = DecoupledIO(new ICacheReadBundle)
671d8f4dcbSJay  val fromIMeta = Input(new ICacheMetaRespBundle)
681d8f4dcbSJay}
691d8f4dcbSJay
701d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle {
71b92f8445Sssszwic  val toIData   = Vec(partWayNum, DecoupledIO(new ICacheReadBundle))
721d8f4dcbSJay  val fromIData = Input(new ICacheDataRespBundle)
731d8f4dcbSJay}
741d8f4dcbSJay
751d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle {
76b92f8445Sssszwic  val req  = Decoupled(new ICacheMissReq)
77b92f8445Sssszwic  val resp = Flipped(ValidIO(new ICacheMissResp))
781d8f4dcbSJay}
791d8f4dcbSJay
801d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle {
811d8f4dcbSJay  val req  = Valid(new PMPReqBundle())
821d8f4dcbSJay  val resp = Input(new PMPRespBundle())
831d8f4dcbSJay}
841d8f4dcbSJay
851d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle {
861d8f4dcbSJay  val only_0_hit      = Bool()
871d8f4dcbSJay  val only_0_miss     = Bool()
881d8f4dcbSJay  val hit_0_hit_1     = Bool()
891d8f4dcbSJay  val hit_0_miss_1    = Bool()
901d8f4dcbSJay  val miss_0_hit_1    = Bool()
911d8f4dcbSJay  val miss_0_miss_1   = Bool()
92a108d429SJay  val hit_0_except_1  = Bool()
93a108d429SJay  val miss_0_except_1 = Bool()
94a108d429SJay  val except_0        = Bool()
951d8f4dcbSJay  val bank_hit        = Vec(2, Bool())
961d8f4dcbSJay  val hit             = Bool()
971d8f4dcbSJay}
981d8f4dcbSJay
991d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
100f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
101cf7d6b7aSMuzi
1022a3050c2SJay  /*** internal interface ***/
1031d8f4dcbSJay  val dataArray      = new ICacheDataReqBundle
104e39d6828Sxu_zh  val metaArrayFlush = Vec(PortNumber, ValidIO(new ICacheMetaFlushBundle))
105cf7d6b7aSMuzi
106b1ded4e8Sguohongyu  /** prefetch io */
107b92f8445Sssszwic  val touch         = Vec(PortNumber, ValidIO(new ReplacerTouch))
108b92f8445Sssszwic  val wayLookupRead = Flipped(DecoupledIO(new WayLookupInfo))
109cb6e5d3cSssszwic
110b92f8445Sssszwic  val mshr   = new ICacheMSHRBundle
1110184a80eSYanqin Li  val errors = Output(Vec(PortNumber, ValidIO(new L1CacheErrorInfo)))
112cf7d6b7aSMuzi
1132a3050c2SJay  /*** outside interface ***/
114c5c5edaeSJenius  // val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
115c5c5edaeSJenius  /* when ftq.valid is high in T + 1 cycle
116c5c5edaeSJenius   * the ftq component must be valid in T cycle
117c5c5edaeSJenius   */
118c5c5edaeSJenius  val fetch     = new ICacheMainPipeBundle
1191d8f4dcbSJay  val pmp       = Vec(PortNumber, new ICachePMPBundle)
1201d8f4dcbSJay  val respStall = Input(Bool())
12158dbdfc2SJay
122ecccf78fSJay  val csr_parity_enable = Input(Bool())
123b92f8445Sssszwic  val flush             = Input(Bool())
124b92f8445Sssszwic
125b92f8445Sssszwic  val perfInfo = Output(new ICachePerfInfo)
1261d8f4dcbSJay}
1271d8f4dcbSJay
128f9c51548Sssszwicclass ICacheDB(implicit p: Parameters) extends ICacheBundle {
129f9c51548Sssszwic  val blk_vaddr = UInt((VAddrBits - blockOffBits).W)
130f9c51548Sssszwic  val blk_paddr = UInt((PAddrBits - blockOffBits).W)
131f9c51548Sssszwic  val hit       = Bool()
132f9c51548Sssszwic}
133f9c51548Sssszwic
134cf7d6b7aSMuziclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule {
1351d8f4dcbSJay  val io = IO(new ICacheMainPipeInterface)
1361d8f4dcbSJay
13758dbdfc2SJay  /** Input/Output port */
138c5c5edaeSJenius  val (fromFtq, toIFU)   = (io.fetch.req, io.fetch.resp)
139b92f8445Sssszwic  val (toData, fromData) = (io.dataArray.toIData, io.dataArray.fromIData)
140e39d6828Sxu_zh  val toMetaFlush        = io.metaArrayFlush
141b92f8445Sssszwic  val (toMSHR, fromMSHR) = (io.mshr.req, io.mshr.resp)
1421d8f4dcbSJay  val (toPMP, fromPMP)   = (io.pmp.map(_.req), io.pmp.map(_.resp))
143b92f8445Sssszwic  val fromWayLookup      = io.wayLookupRead
144e39d6828Sxu_zh  val csr_parity_enable  = if (ICacheForceMetaECCError || ICacheForceDataECCError) true.B else io.csr_parity_enable
14558c354d0Sssszwic
14658c354d0Sssszwic  // Statistics on the frequency distribution of FTQ fire interval
14758c354d0Sssszwic  val cntFtqFireInterval = RegInit(0.U(32.W))
14858c354d0Sssszwic  cntFtqFireInterval := Mux(fromFtq.fire, 1.U, cntFtqFireInterval + 1.U)
149cf7d6b7aSMuzi  XSPerfHistogram("ftq2icache_fire", cntFtqFireInterval, fromFtq.fire, 1, 300, 1, right_strict = true)
150b1ded4e8Sguohongyu
15158dbdfc2SJay  /** pipeline control signal */
152f1fe8698SLemover  val s1_ready, s2_ready           = Wire(Bool())
153f1fe8698SLemover  val s0_fire, s1_fire, s2_fire    = Wire(Bool())
154b92f8445Sssszwic  val s0_flush, s1_flush, s2_flush = Wire(Bool())
1551d8f4dcbSJay
1562a3050c2SJay  /**
1572a3050c2SJay    ******************************************************************************
15858dbdfc2SJay    * ICache Stage 0
159b92f8445Sssszwic    * - send req to data SRAM
160b92f8445Sssszwic    * - get waymask and tlb info from wayLookup
1612a3050c2SJay    ******************************************************************************
1622a3050c2SJay    */
1632a3050c2SJay
16458dbdfc2SJay  /** s0 control */
165b92f8445Sssszwic  // 0,1,2,3 -> dataArray(data); 4 -> mainPipe
166b92f8445Sssszwic  // Ftq RegNext Register
167b92f8445Sssszwic  val fromFtqReq       = fromFtq.bits.pcMemRead
168c5c5edaeSJenius  val s0_valid         = fromFtq.valid
169b92f8445Sssszwic  val s0_req_valid_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i))
170cf7d6b7aSMuzi  val s0_req_vaddr_all =
171cf7d6b7aSMuzi    (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart)))
17288895b11Sxu_zh  val s0_req_vSetIdx_all = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr_all(i).map(get_idx)))
173b92f8445Sssszwic  val s0_req_offset_all  = (0 until partWayNum + 1).map(i => s0_req_vaddr_all(i)(0)(log2Ceil(blockBytes) - 1, 0))
174b92f8445Sssszwic  val s0_doubleline_all  = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline)
1751d8f4dcbSJay
176b92f8445Sssszwic  val s0_req_vaddr   = s0_req_vaddr_all.last
177b92f8445Sssszwic  val s0_req_vSetIdx = s0_req_vSetIdx_all.last
178b92f8445Sssszwic  val s0_doubleline  = s0_doubleline_all.last
17961e1db30SJay
180fbdb359dSMuzi  val s0_backendException = fromFtq.bits.backendException
181c1b28b66STang Haojin
182b92f8445Sssszwic  /**
183b92f8445Sssszwic    ******************************************************************************
184b92f8445Sssszwic    * get waymask and tlb info from wayLookup
185b92f8445Sssszwic    ******************************************************************************
186b92f8445Sssszwic    */
187b92f8445Sssszwic  fromWayLookup.ready := s0_fire
188b92f8445Sssszwic  val s0_waymasks              = VecInit(fromWayLookup.bits.waymask.map(_.asTypeOf(Vec(nWays, Bool()))))
189b92f8445Sssszwic  val s0_req_ptags             = fromWayLookup.bits.ptag
190b92f8445Sssszwic  val s0_req_gpaddr            = fromWayLookup.bits.gpaddr
191ad415ae0SXiaokun-Pei  val s0_req_isForVSnonLeafPTE = fromWayLookup.bits.isForVSnonLeafPTE
19288895b11Sxu_zh  val s0_itlb_exception        = fromWayLookup.bits.itlb_exception
193002c10a4SYanqin Li  val s0_itlb_pbmt             = fromWayLookup.bits.itlb_pbmt
1948966a895Sxu_zh  val s0_meta_codes            = fromWayLookup.bits.meta_codes
19588895b11Sxu_zh  val s0_hits                  = VecInit(fromWayLookup.bits.waymask.map(_.orR))
196f56177cbSJenius
197b92f8445Sssszwic  when(s0_fire) {
198cf7d6b7aSMuzi    assert(
199cf7d6b7aSMuzi      (0 until PortNumber).map(i => s0_req_vSetIdx(i) === fromWayLookup.bits.vSetIdx(i)).reduce(_ && _),
200b92f8445Sssszwic      "vSetIdxs from ftq and wayLookup are different! vaddr0=0x%x ftq: vidx0=0x%x vidx1=0x%x wayLookup: vidx0=0x%x vidx1=0x%x",
201cf7d6b7aSMuzi      s0_req_vaddr(0),
202cf7d6b7aSMuzi      s0_req_vSetIdx(0),
203cf7d6b7aSMuzi      s0_req_vSetIdx(1),
204cf7d6b7aSMuzi      fromWayLookup.bits.vSetIdx(0),
205cf7d6b7aSMuzi      fromWayLookup.bits.vSetIdx(1)
206cf7d6b7aSMuzi    )
2071d8f4dcbSJay  }
208afed18b5SJenius
209b92f8445Sssszwic  /**
210b92f8445Sssszwic    ******************************************************************************
211b92f8445Sssszwic    * data SRAM request
212b92f8445Sssszwic    ******************************************************************************
213b92f8445Sssszwic    */
214b92f8445Sssszwic  for (i <- 0 until partWayNum) {
215b92f8445Sssszwic    toData(i).valid             := s0_req_valid_all(i)
216b92f8445Sssszwic    toData(i).bits.isDoubleLine := s0_doubleline_all(i)
217b92f8445Sssszwic    toData(i).bits.vSetIdx      := s0_req_vSetIdx_all(i)
218b92f8445Sssszwic    toData(i).bits.blkOffset    := s0_req_offset_all(i)
219b92f8445Sssszwic    toData(i).bits.wayMask      := s0_waymasks
220b92f8445Sssszwic  }
221afed18b5SJenius
222b92f8445Sssszwic  val s0_can_go = toData.last.ready && fromWayLookup.valid && s1_ready
223b92f8445Sssszwic  s0_flush := io.flush
224b92f8445Sssszwic  s0_fire  := s0_valid && s0_can_go && !s0_flush
2252a3050c2SJay
226c5c5edaeSJenius  fromFtq.ready := s0_can_go
227f1fe8698SLemover
2282a3050c2SJay  /**
2292a3050c2SJay    ******************************************************************************
23058dbdfc2SJay    * ICache Stage 1
231b92f8445Sssszwic    * - PMP check
232b92f8445Sssszwic    * - get Data SRAM read responses (latched for pipeline stop)
233b92f8445Sssszwic    * - monitor missUint response port
2342a3050c2SJay    ******************************************************************************
2352a3050c2SJay    */
236b92f8445Sssszwic  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = s1_flush, lastFlush = false.B)
2371d8f4dcbSJay
238b92f8445Sssszwic  val s1_req_vaddr             = RegEnable(s0_req_vaddr, 0.U.asTypeOf(s0_req_vaddr), s0_fire)
239b92f8445Sssszwic  val s1_req_ptags             = RegEnable(s0_req_ptags, 0.U.asTypeOf(s0_req_ptags), s0_fire)
240b92f8445Sssszwic  val s1_req_gpaddr            = RegEnable(s0_req_gpaddr, 0.U.asTypeOf(s0_req_gpaddr), s0_fire)
241ad415ae0SXiaokun-Pei  val s1_req_isForVSnonLeafPTE = RegEnable(s0_req_isForVSnonLeafPTE, 0.U.asTypeOf(s0_req_isForVSnonLeafPTE), s0_fire)
242b92f8445Sssszwic  val s1_doubleline            = RegEnable(s0_doubleline, 0.U.asTypeOf(s0_doubleline), s0_fire)
243b92f8445Sssszwic  val s1_SRAMhits              = RegEnable(s0_hits, 0.U.asTypeOf(s0_hits), s0_fire)
244fbdb359dSMuzi  val s1_itlb_exception        = RegEnable(s0_itlb_exception, 0.U.asTypeOf(s0_itlb_exception), s0_fire)
245fbdb359dSMuzi  val s1_backendException      = RegEnable(s0_backendException, false.B, s0_fire)
246002c10a4SYanqin Li  val s1_itlb_pbmt             = RegEnable(s0_itlb_pbmt, 0.U.asTypeOf(s0_itlb_pbmt), s0_fire)
247b92f8445Sssszwic  val s1_waymasks              = RegEnable(s0_waymasks, 0.U.asTypeOf(s0_waymasks), s0_fire)
2488966a895Sxu_zh  val s1_meta_codes            = RegEnable(s0_meta_codes, 0.U.asTypeOf(s0_meta_codes), s0_fire)
2491d8f4dcbSJay
25088895b11Sxu_zh  val s1_req_vSetIdx = s1_req_vaddr.map(get_idx)
251b92f8445Sssszwic  val s1_req_paddr   = s1_req_vaddr.zip(s1_req_ptags).map { case (vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag) }
252b92f8445Sssszwic  val s1_req_offset  = s1_req_vaddr(0)(log2Ceil(blockBytes) - 1, 0)
253b1ded4e8Sguohongyu
2548966a895Sxu_zh  // do metaArray ECC check
2558966a895Sxu_zh  val s1_meta_corrupt = VecInit((s1_req_ptags zip s1_meta_codes zip s1_waymasks).map { case ((meta, code), waymask) =>
2568966a895Sxu_zh    val hit_num = PopCount(waymask)
2578966a895Sxu_zh    // NOTE: if not hit, encodeMetaECC(meta) =/= code can also be true, but we don't care about it
2588966a895Sxu_zh    (encodeMetaECC(meta) =/= code && hit_num === 1.U) || // hit one way, but parity code does not match, ECC failure
2598966a895Sxu_zh    hit_num > 1.U                                        // hit multi way, must be a ECC failure
2608966a895Sxu_zh  })
261e39d6828Sxu_zh  // force clear meta_corrupt when parity check is disabled
262e39d6828Sxu_zh  when(!csr_parity_enable) {
263e39d6828Sxu_zh    s1_meta_corrupt := VecInit(Seq.fill(PortNumber)(false.B))
264e39d6828Sxu_zh  }
2658966a895Sxu_zh
2662a3050c2SJay  /**
2672a3050c2SJay    ******************************************************************************
268b92f8445Sssszwic    * update replacement status register
2692a3050c2SJay    ******************************************************************************
2702a3050c2SJay    */
271b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
272b92f8445Sssszwic    io.touch(i).bits.vSetIdx := s1_req_vSetIdx(i)
273b92f8445Sssszwic    io.touch(i).bits.way     := OHToUInt(s1_waymasks(i))
274b92f8445Sssszwic  }
275b92f8445Sssszwic  io.touch(0).valid := RegNext(s0_fire) && s1_SRAMhits(0)
276b92f8445Sssszwic  io.touch(1).valid := RegNext(s0_fire) && s1_SRAMhits(1) && s1_doubleline
277f1fe8698SLemover
278a61a35e0Sssszwic  /**
279a61a35e0Sssszwic    ******************************************************************************
280b92f8445Sssszwic    * PMP check
281a61a35e0Sssszwic    ******************************************************************************
282a61a35e0Sssszwic    */
28388895b11Sxu_zh  toPMP.zipWithIndex.foreach { case (p, i) =>
28488895b11Sxu_zh    // if itlb has exception, paddr can be invalid, therefore pmp check can be skipped
285dd02bc3fSxu_zh    p.valid     := s1_valid // && !ExceptionType.hasException(s1_itlb_exception(i))
286b92f8445Sssszwic    p.bits.addr := s1_req_paddr(i)
287a61a35e0Sssszwic    p.bits.size := 3.U      // TODO
288a61a35e0Sssszwic    p.bits.cmd  := TlbCmd.exec
289a61a35e0Sssszwic  }
29088895b11Sxu_zh  val s1_pmp_exception = VecInit(fromPMP.map(ExceptionType.fromPMPResp))
291002c10a4SYanqin Li  val s1_pmp_mmio      = VecInit(fromPMP.map(_.mmio))
29288895b11Sxu_zh
293e39d6828Sxu_zh  // merge s1 itlb/pmp exceptions, itlb has the highest priority, pmp next
294f80535c3Sxu_zh  val s1_exception_out = ExceptionType.merge(
295f80535c3Sxu_zh    s1_itlb_exception,
296e39d6828Sxu_zh    s1_pmp_exception
297f80535c3Sxu_zh  )
2981d8f4dcbSJay
299a61a35e0Sssszwic  /**
300a61a35e0Sssszwic    ******************************************************************************
301b92f8445Sssszwic    * select data from MSHR, SRAM
302a61a35e0Sssszwic    ******************************************************************************
303a61a35e0Sssszwic    */
304cf7d6b7aSMuzi  val s1_MSHR_match = VecInit((0 until PortNumber).map(i =>
305cf7d6b7aSMuzi    (s1_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) &&
306b92f8445Sssszwic      (s1_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) &&
307cf7d6b7aSMuzi      fromMSHR.valid && !fromMSHR.bits.corrupt
308cf7d6b7aSMuzi  ))
309cf7d6b7aSMuzi  val s1_MSHR_hits  = Seq(s1_valid && s1_MSHR_match(0), s1_valid && (s1_MSHR_match(1) && s1_doubleline))
310b92f8445Sssszwic  val s1_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits / ICacheDataBanks).W)))
31179b191f7SJay
312cf7d6b7aSMuzi  val s1_hits = (0 until PortNumber).map(i =>
313cf7d6b7aSMuzi    ValidHoldBypass(s1_MSHR_hits(i) || (RegNext(s0_fire) && s1_SRAMhits(i)), s1_fire || s1_flush)
314cf7d6b7aSMuzi  )
315a61a35e0Sssszwic
316b92f8445Sssszwic  val s1_bankIdxLow = s1_req_offset >> log2Ceil(blockBytes / ICacheDataBanks)
317cf7d6b7aSMuzi  val s1_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i =>
318cf7d6b7aSMuzi    (i.U >= s1_bankIdxLow) && s1_MSHR_hits(0) ||
319cf7d6b7aSMuzi      (i.U < s1_bankIdxLow) && s1_MSHR_hits(1)
320cf7d6b7aSMuzi  ))
321cf7d6b7aSMuzi  val s1_datas = VecInit((0 until ICacheDataBanks).map(i =>
322cf7d6b7aSMuzi    DataHoldBypass(Mux(s1_bankMSHRHit(i), s1_MSHR_datas(i), fromData.datas(i)), s1_bankMSHRHit(i) || RegNext(s0_fire))
323cf7d6b7aSMuzi  ))
324e39d6828Sxu_zh  val s1_data_is_from_MSHR = VecInit((0 until ICacheDataBanks).map(i =>
325e39d6828Sxu_zh    DataHoldBypass(s1_bankMSHRHit(i), s1_bankMSHRHit(i) || RegNext(s0_fire))
326e39d6828Sxu_zh  ))
327b92f8445Sssszwic  val s1_codes = DataHoldBypass(fromData.codes, RegNext(s0_fire))
328a61a35e0Sssszwic
329b92f8445Sssszwic  s1_flush := io.flush
330b92f8445Sssszwic  s1_ready := s2_ready || !s1_valid
331b92f8445Sssszwic  s1_fire  := s1_valid && s2_ready && !s1_flush
332a61a35e0Sssszwic
333a61a35e0Sssszwic  /**
334a61a35e0Sssszwic    ******************************************************************************
335b92f8445Sssszwic    * ICache Stage 2
336b92f8445Sssszwic    * - send request to MSHR if ICache miss
337b92f8445Sssszwic    * - monitor missUint response port
338b92f8445Sssszwic    * - response to IFU
339a61a35e0Sssszwic    ******************************************************************************
340a61a35e0Sssszwic    */
341a61a35e0Sssszwic
342b92f8445Sssszwic  val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = s2_flush, lastFlush = false.B)
343a61a35e0Sssszwic
344b92f8445Sssszwic  val s2_req_vaddr             = RegEnable(s1_req_vaddr, 0.U.asTypeOf(s1_req_vaddr), s1_fire)
345b92f8445Sssszwic  val s2_req_ptags             = RegEnable(s1_req_ptags, 0.U.asTypeOf(s1_req_ptags), s1_fire)
346b39ba14bSxu_zh  val s2_req_gpaddr            = RegEnable(s1_req_gpaddr, 0.U.asTypeOf(s1_req_gpaddr), s1_fire)
347ad415ae0SXiaokun-Pei  val s2_req_isForVSnonLeafPTE = RegEnable(s1_req_isForVSnonLeafPTE, 0.U.asTypeOf(s1_req_isForVSnonLeafPTE), s1_fire)
348b92f8445Sssszwic  val s2_doubleline            = RegEnable(s1_doubleline, 0.U.asTypeOf(s1_doubleline), s1_fire)
349e39d6828Sxu_zh  val s2_exception             = RegEnable(s1_exception_out, 0.U.asTypeOf(s1_exception_out), s1_fire)
350fbdb359dSMuzi  val s2_backendException      = RegEnable(s1_backendException, false.B, s1_fire)
351002c10a4SYanqin Li  val s2_pmp_mmio              = RegEnable(s1_pmp_mmio, 0.U.asTypeOf(s1_pmp_mmio), s1_fire)
352002c10a4SYanqin Li  val s2_itlb_pbmt             = RegEnable(s1_itlb_pbmt, 0.U.asTypeOf(s1_itlb_pbmt), s1_fire)
353e39d6828Sxu_zh  val s2_waymasks              = RegEnable(s1_waymasks, 0.U.asTypeOf(s1_waymasks), s1_fire)
354a61a35e0Sssszwic
35588895b11Sxu_zh  val s2_req_vSetIdx = s2_req_vaddr.map(get_idx)
356b92f8445Sssszwic  val s2_req_offset  = s2_req_vaddr(0)(log2Ceil(blockBytes) - 1, 0)
357b92f8445Sssszwic  val s2_req_paddr   = s2_req_vaddr.zip(s2_req_ptags).map { case (vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag) }
358a61a35e0Sssszwic
359b92f8445Sssszwic  val s2_SRAMhits          = RegEnable(s1_SRAMhits, 0.U.asTypeOf(s1_SRAMhits), s1_fire)
360b92f8445Sssszwic  val s2_codes             = RegEnable(s1_codes, 0.U.asTypeOf(s1_codes), s1_fire)
361b92f8445Sssszwic  val s2_hits              = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
362b92f8445Sssszwic  val s2_datas             = RegInit(VecInit(Seq.fill(ICacheDataBanks)(0.U((blockBits / ICacheDataBanks).W))))
363e39d6828Sxu_zh  val s2_data_is_from_MSHR = RegInit(VecInit(Seq.fill(ICacheDataBanks)(false.B)))
364a61a35e0Sssszwic
365a61a35e0Sssszwic  /**
366a61a35e0Sssszwic    ******************************************************************************
367e39d6828Sxu_zh    * ECC check
368a61a35e0Sssszwic    ******************************************************************************
369a61a35e0Sssszwic    */
370b92f8445Sssszwic  // check data error
371b92f8445Sssszwic  val s2_bankSel      = getBankSel(s2_req_offset, s2_valid)
372cf7d6b7aSMuzi  val s2_bank_corrupt = (0 until ICacheDataBanks).map(i => encodeDataECC(s2_datas(i)) =/= s2_codes(i))
373e39d6828Sxu_zh  // if data is from MSHR, we don't need to check ECC
374e39d6828Sxu_zh  val s2_data_corrupt = VecInit((0 until PortNumber).map(port =>
375cf7d6b7aSMuzi    (0 until ICacheDataBanks).map(bank =>
376e39d6828Sxu_zh      s2_bank_corrupt(bank) && s2_bankSel(port)(bank).asBool && !s2_data_is_from_MSHR(bank)
377cf7d6b7aSMuzi    ).reduce(_ || _) && s2_SRAMhits(port)
378e39d6828Sxu_zh  ))
379e39d6828Sxu_zh  // force clear data_corrupt when parity check is disabled
380e39d6828Sxu_zh  when(!csr_parity_enable) {
381e39d6828Sxu_zh    s2_data_corrupt := VecInit(Seq.fill(PortNumber)(false.B))
382e39d6828Sxu_zh  }
383e39d6828Sxu_zh  // meta error is checked in s1 stage
38488895b11Sxu_zh  val s2_meta_corrupt = RegEnable(s1_meta_corrupt, 0.U.asTypeOf(s1_meta_corrupt), s1_fire)
385b92f8445Sssszwic  // send errors to top
386e39d6828Sxu_zh  // TODO: support RERI spec standard interface
387a61a35e0Sssszwic  (0 until PortNumber).map { i =>
388e39d6828Sxu_zh    io.errors(i).valid              := (s2_meta_corrupt(i) || s2_data_corrupt(i)) && RegNext(s1_fire)
389e39d6828Sxu_zh    io.errors(i).bits.report_to_beu := (s2_meta_corrupt(i) || s2_data_corrupt(i)) && RegNext(s1_fire)
390b92f8445Sssszwic    io.errors(i).bits.paddr         := s2_req_paddr(i)
3910184a80eSYanqin Li    io.errors(i).bits.source        := DontCare
39288895b11Sxu_zh    io.errors(i).bits.source.tag    := s2_meta_corrupt(i)
39388895b11Sxu_zh    io.errors(i).bits.source.data   := s2_data_corrupt(i)
3940184a80eSYanqin Li    io.errors(i).bits.source.l2     := false.B
3950184a80eSYanqin Li    io.errors(i).bits.opType        := DontCare
3960184a80eSYanqin Li    io.errors(i).bits.opType.fetch  := true.B
39779b191f7SJay  }
398e39d6828Sxu_zh  // flush metaArray to prepare for re-fetch
399e39d6828Sxu_zh  (0 until PortNumber).foreach { i =>
400e39d6828Sxu_zh    toMetaFlush(i).valid       := (s2_meta_corrupt(i) || s2_data_corrupt(i)) && RegNext(s1_fire)
401e39d6828Sxu_zh    toMetaFlush(i).bits.virIdx := s2_req_vSetIdx(i)
402e39d6828Sxu_zh    // if is meta corrupt, clear all way (since waymask may be unreliable)
403e39d6828Sxu_zh    // if is data corrupt, only clear the way that has error
404e39d6828Sxu_zh    toMetaFlush(i).bits.waymask := Mux(s2_meta_corrupt(i), Fill(nWays, true.B), s2_waymasks(i).asUInt)
405e39d6828Sxu_zh  }
406e39d6828Sxu_zh  // PERF: count the number of data parity errors
407e39d6828Sxu_zh  XSPerfAccumulate("data_corrupt_0", s2_data_corrupt(0) && RegNext(s1_fire))
408e39d6828Sxu_zh  XSPerfAccumulate("data_corrupt_1", s2_data_corrupt(1) && RegNext(s1_fire))
409e39d6828Sxu_zh  XSPerfAccumulate("meta_corrupt_0", s2_meta_corrupt(0) && RegNext(s1_fire))
410e39d6828Sxu_zh  XSPerfAccumulate("meta_corrupt_1", s2_meta_corrupt(1) && RegNext(s1_fire))
411e39d6828Sxu_zh  // TEST: stop simulation if parity error is detected, and dump wave
412e39d6828Sxu_zh//  val (assert_valid, assert_val) = DelayNWithValid(s2_meta_corrupt.reduce(_ || _), s2_valid, 1000)
413e39d6828Sxu_zh//  assert(!(assert_valid && assert_val))
414e39d6828Sxu_zh//  val (assert_valid, assert_val) = DelayNWithValid(s2_data_corrupt.reduce(_ || _), s2_valid, 1000)
415e39d6828Sxu_zh//  assert(!(assert_valid && assert_val))
41679b191f7SJay
417b92f8445Sssszwic  /**
418b92f8445Sssszwic    ******************************************************************************
419b92f8445Sssszwic    * monitor missUint response port
420b92f8445Sssszwic    ******************************************************************************
421b92f8445Sssszwic    */
422fa42eb78Sxu_zh  val s2_MSHR_match = VecInit((0 until PortNumber).map(i =>
423fa42eb78Sxu_zh    (s2_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) &&
424b92f8445Sssszwic      (s2_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) &&
425fa42eb78Sxu_zh      fromMSHR.valid // we don't care about whether it's corrupt here
426fa42eb78Sxu_zh  ))
427cf7d6b7aSMuzi  val s2_MSHR_hits  = Seq(s2_valid && s2_MSHR_match(0), s2_valid && s2_MSHR_match(1) && s2_doubleline)
428b92f8445Sssszwic  val s2_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits / ICacheDataBanks).W)))
429b92f8445Sssszwic
430b92f8445Sssszwic  val s2_bankIdxLow = s2_req_offset >> log2Ceil(blockBytes / ICacheDataBanks)
431fa42eb78Sxu_zh  val s2_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i =>
432fa42eb78Sxu_zh    ((i.U >= s2_bankIdxLow) && s2_MSHR_hits(0)) || ((i.U < s2_bankIdxLow) && s2_MSHR_hits(1))
433fa42eb78Sxu_zh  ))
434b92f8445Sssszwic
435b92f8445Sssszwic  (0 until ICacheDataBanks).foreach { i =>
436b92f8445Sssszwic    when(s1_fire) {
437b92f8445Sssszwic      s2_datas             := s1_datas
438e39d6828Sxu_zh      s2_data_is_from_MSHR := s1_data_is_from_MSHR
439e39d6828Sxu_zh    }.elsewhen(s2_bankMSHRHit(i)) {
440b92f8445Sssszwic      s2_datas(i) := s2_MSHR_datas(i)
441e39d6828Sxu_zh      // also update s2_data_is_from_MSHR when re-fetched, to clear s2_data_corrupt flag and let s2_fire
442e39d6828Sxu_zh      s2_data_is_from_MSHR(i) := true.B
443b92f8445Sssszwic    }
444b92f8445Sssszwic  }
445b92f8445Sssszwic
446b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
447b92f8445Sssszwic    when(s1_fire) {
448b92f8445Sssszwic      s2_hits := s1_hits
449b92f8445Sssszwic    }.elsewhen(s2_MSHR_hits(i)) {
450fa42eb78Sxu_zh      // update s2_hits even if it's corrupt, to let s2_fire
451b92f8445Sssszwic      s2_hits(i) := true.B
452e39d6828Sxu_zh      // also clear s2_meta_corrupt flag when re-fetched, to let s2_fire
453e39d6828Sxu_zh      s2_meta_corrupt(i) := false.B
454b92f8445Sssszwic    }
455b92f8445Sssszwic  }
456b92f8445Sssszwic
45788895b11Sxu_zh  val s2_l2_corrupt = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
458b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
459b92f8445Sssszwic    when(s1_fire) {
46088895b11Sxu_zh      s2_l2_corrupt(i) := false.B
461b92f8445Sssszwic    }.elsewhen(s2_MSHR_hits(i)) {
46288895b11Sxu_zh      s2_l2_corrupt(i) := fromMSHR.bits.corrupt
463b92f8445Sssszwic    }
464b92f8445Sssszwic  }
465b92f8445Sssszwic
466b92f8445Sssszwic  /**
467b92f8445Sssszwic    ******************************************************************************
468e39d6828Sxu_zh    * send request to MSHR if ICache miss / ECC corrupt
469b92f8445Sssszwic    ******************************************************************************
470b92f8445Sssszwic    */
471002c10a4SYanqin Li
472002c10a4SYanqin Li  // merge pmp mmio and itlb pbmt
473002c10a4SYanqin Li  val s2_mmio = VecInit((s2_pmp_mmio zip s2_itlb_pbmt).map { case (mmio, pbmt) =>
474002c10a4SYanqin Li    mmio || Pbmt.isUncache(pbmt)
475002c10a4SYanqin Li  })
476002c10a4SYanqin Li
477e39d6828Sxu_zh  // try re-fetch data from L2 cache if ECC error is detected, unless it's from MSHR
478e39d6828Sxu_zh  val s2_corrupt_refetch = (s2_meta_corrupt zip s2_data_corrupt).map {
479e39d6828Sxu_zh    case (meta, data) => meta || data
480e39d6828Sxu_zh  }
481e39d6828Sxu_zh
482f80535c3Sxu_zh  /* s2_exception includes itlb pf/gpf/af, pmp af and meta corruption (af), neither of which should be fetched
483f80535c3Sxu_zh   * mmio should not be fetched, it will be fetched by IFU mmio fsm
484f80535c3Sxu_zh   * also, if previous has exception, latter port should also not be fetched
48588895b11Sxu_zh   */
486e39d6828Sxu_zh  val s2_should_fetch = VecInit((0 until PortNumber).map { i =>
487e39d6828Sxu_zh    (!s2_hits(i) || s2_corrupt_refetch(i)) &&
488e39d6828Sxu_zh    (if (i == 0) true.B else s2_doubleline) &&
489dd02bc3fSxu_zh    !ExceptionType.hasException(s2_exception.take(i + 1)) &&
49088895b11Sxu_zh    s2_mmio.take(i + 1).map(!_).reduce(_ && _)
491b808ac73Sxu_zh  })
492b92f8445Sssszwic
493b92f8445Sssszwic  val toMSHRArbiter = Module(new Arbiter(new ICacheMissReq, PortNumber))
494b92f8445Sssszwic
495b92f8445Sssszwic  // To avoid sending duplicate requests.
496e39d6828Sxu_zh  val s2_has_send = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
497b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
498b92f8445Sssszwic    when(s1_fire) {
499e39d6828Sxu_zh      s2_has_send(i) := false.B
500b92f8445Sssszwic    }.elsewhen(toMSHRArbiter.io.in(i).fire) {
501e39d6828Sxu_zh      s2_has_send(i) := true.B
502b92f8445Sssszwic    }
503b92f8445Sssszwic  }
504b92f8445Sssszwic
505b92f8445Sssszwic  (0 until PortNumber).map { i =>
506e39d6828Sxu_zh    toMSHRArbiter.io.in(i).valid         := s2_valid && s2_should_fetch(i) && !s2_has_send(i) && !s2_flush
507b92f8445Sssszwic    toMSHRArbiter.io.in(i).bits.blkPaddr := getBlkAddr(s2_req_paddr(i))
508b92f8445Sssszwic    toMSHRArbiter.io.in(i).bits.vSetIdx  := s2_req_vSetIdx(i)
509b92f8445Sssszwic  }
510b92f8445Sssszwic  toMSHR <> toMSHRArbiter.io.out
511b92f8445Sssszwic
512b92f8445Sssszwic  XSPerfAccumulate("to_missUnit_stall", toMSHR.valid && !toMSHR.ready)
513b92f8445Sssszwic
514e39d6828Sxu_zh  val s2_fetch_finish = !s2_should_fetch.reduce(_ || _)
515f80535c3Sxu_zh
516e39d6828Sxu_zh  // also raise af if l2 corrupt is detected
517f80535c3Sxu_zh  val s2_l2_exception = VecInit(s2_l2_corrupt.map(ExceptionType.fromECC(true.B, _)))
518e39d6828Sxu_zh  // NOTE: do NOT raise af if meta/data corrupt is detected, they are automatically recovered by re-fetching from L2
519f80535c3Sxu_zh
520e39d6828Sxu_zh  // merge s2 exceptions, itlb has the highest priority, then l2
52188895b11Sxu_zh  val s2_exception_out = ExceptionType.merge(
522e39d6828Sxu_zh    s2_exception, // includes itlb/pmp exception
523f80535c3Sxu_zh    s2_l2_exception
52488895b11Sxu_zh  )
525b92f8445Sssszwic
526b92f8445Sssszwic  /**
527b92f8445Sssszwic    ******************************************************************************
528b92f8445Sssszwic    * response to IFU
529b92f8445Sssszwic    ******************************************************************************
530b92f8445Sssszwic    */
531*4690c88aSxu_zh  toIFU.valid                 := s2_fire
532*4690c88aSxu_zh  toIFU.bits.doubleline       := s2_doubleline
533*4690c88aSxu_zh  toIFU.bits.data             := s2_datas.asTypeOf(UInt(blockBits.W))
534*4690c88aSxu_zh  toIFU.bits.backendException := s2_backendException
5351a5af821Sxu_zh  (0 until PortNumber).foreach { i =>
536*4690c88aSxu_zh    toIFU.bits.vaddr(i) := s2_req_vaddr(i)
537*4690c88aSxu_zh    toIFU.bits.paddr(i) := s2_req_paddr(i)
538*4690c88aSxu_zh    val needThisLine = if (i == 0) true.B else s2_doubleline
539*4690c88aSxu_zh    toIFU.bits.exception(i) := Mux(needThisLine, s2_exception_out(i), ExceptionType.none)
540*4690c88aSxu_zh    toIFU.bits.pmp_mmio(i)  := Mux(needThisLine, s2_pmp_mmio(i), false.B)
541*4690c88aSxu_zh    toIFU.bits.itlb_pbmt(i) := Mux(needThisLine, s2_itlb_pbmt(i), Pbmt.pma)
542b92f8445Sssszwic  }
543*4690c88aSxu_zh  // valid only for the first gpf
544*4690c88aSxu_zh  toIFU.bits.gpaddr            := s2_req_gpaddr
545*4690c88aSxu_zh  toIFU.bits.isForVSnonLeafPTE := s2_req_isForVSnonLeafPTE
546b92f8445Sssszwic
547b92f8445Sssszwic  s2_flush := io.flush
548b92f8445Sssszwic  s2_ready := (s2_fetch_finish && !io.respStall) || !s2_valid
549b92f8445Sssszwic  s2_fire  := s2_valid && s2_fetch_finish && !io.respStall && !s2_flush
550b92f8445Sssszwic
551b92f8445Sssszwic  /**
552b92f8445Sssszwic    ******************************************************************************
553b92f8445Sssszwic    * report Tilelink corrupt error
554b92f8445Sssszwic    ******************************************************************************
555b92f8445Sssszwic    */
556a61a35e0Sssszwic  (0 until PortNumber).map { i =>
55788895b11Sxu_zh    when(RegNext(s2_fire && s2_l2_corrupt(i))) {
558a61a35e0Sssszwic      io.errors(i).valid              := true.B
5590184a80eSYanqin Li      io.errors(i).bits.report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again
560b92f8445Sssszwic      io.errors(i).bits.paddr         := RegNext(s2_req_paddr(i))
5610184a80eSYanqin Li      io.errors(i).bits.source.tag    := false.B
5620184a80eSYanqin Li      io.errors(i).bits.source.data   := false.B
5630184a80eSYanqin Li      io.errors(i).bits.source.l2     := true.B
5641d8f4dcbSJay    }
5651d8f4dcbSJay  }
5661d8f4dcbSJay
567a61a35e0Sssszwic  /**
568a61a35e0Sssszwic    ******************************************************************************
569a61a35e0Sssszwic    * performance info. TODO: need to simplify the logic
570a61a35e0Sssszwic    ***********************************************************s*******************
571a61a35e0Sssszwic    */
572b92f8445Sssszwic  io.perfInfo.only_0_hit      := s2_hits(0) && !s2_doubleline
573b92f8445Sssszwic  io.perfInfo.only_0_miss     := !s2_hits(0) && !s2_doubleline
574b92f8445Sssszwic  io.perfInfo.hit_0_hit_1     := s2_hits(0) && s2_hits(1) && s2_doubleline
575b92f8445Sssszwic  io.perfInfo.hit_0_miss_1    := s2_hits(0) && !s2_hits(1) && s2_doubleline
576b92f8445Sssszwic  io.perfInfo.miss_0_hit_1    := !s2_hits(0) && s2_hits(1) && s2_doubleline
577b92f8445Sssszwic  io.perfInfo.miss_0_miss_1   := !s2_hits(0) && !s2_hits(1) && s2_doubleline
578dd02bc3fSxu_zh  io.perfInfo.hit_0_except_1  := s2_hits(0) && (ExceptionType.hasException(s2_exception(1))) && s2_doubleline
579dd02bc3fSxu_zh  io.perfInfo.miss_0_except_1 := !s2_hits(0) && (ExceptionType.hasException(s2_exception(1))) && s2_doubleline
580b92f8445Sssszwic  io.perfInfo.bank_hit(0)     := s2_hits(0)
581b92f8445Sssszwic  io.perfInfo.bank_hit(1)     := s2_hits(1) && s2_doubleline
582dd02bc3fSxu_zh  io.perfInfo.except_0        := ExceptionType.hasException(s2_exception(0))
583b92f8445Sssszwic  io.perfInfo.hit             := s2_hits(0) && (!s2_doubleline || s2_hits(1))
58458dbdfc2SJay
58558dbdfc2SJay  /** <PERF> fetch bubble generated by icache miss */
58600240ba6SJay  XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish)
587b92f8445Sssszwic  XSPerfAccumulate("icache_bubble_s0_wayLookup", s0_valid && !fromWayLookup.ready)
588b92f8445Sssszwic
589b92f8445Sssszwic  io.fetch.topdownIcacheMiss := !s2_fetch_finish
590b92f8445Sssszwic  io.fetch.topdownItlbMiss   := s0_valid && !fromWayLookup.ready
591b92f8445Sssszwic
592b92f8445Sssszwic  // class ICacheTouchDB(implicit p: Parameters) extends ICacheBundle{
593b92f8445Sssszwic  //   val blkPaddr  = UInt((PAddrBits - blockOffBits).W)
594b92f8445Sssszwic  //   val vSetIdx   = UInt(idxBits.W)
595b92f8445Sssszwic  //   val waymask   = UInt(log2Ceil(nWays).W)
596b92f8445Sssszwic  // }
597b92f8445Sssszwic
598b92f8445Sssszwic  // val isWriteICacheTouchTable = WireInit(Constantin.createRecord("isWriteICacheTouchTable" + p(XSCoreParamsKey).HartId.toString))
599b92f8445Sssszwic  // val ICacheTouchTable = ChiselDB.createTable("ICacheTouchTable" + p(XSCoreParamsKey).HartId.toString, new ICacheTouchDB)
600b92f8445Sssszwic
601b92f8445Sssszwic  // val ICacheTouchDumpData = Wire(Vec(PortNumber, new ICacheTouchDB))
602b92f8445Sssszwic  // (0 until PortNumber).foreach{ i =>
603b92f8445Sssszwic  //   ICacheTouchDumpData(i).blkPaddr  := getBlkAddr(s2_req_paddr(i))
604b92f8445Sssszwic  //   ICacheTouchDumpData(i).vSetIdx   := s2_req_vSetIdx(i)
605b92f8445Sssszwic  //   ICacheTouchDumpData(i).waymask   := OHToUInt(s2_tag_match_vec(i))
606b92f8445Sssszwic  //   ICacheTouchTable.log(
607b92f8445Sssszwic  //     data  = ICacheTouchDumpData(i),
608b92f8445Sssszwic  //     en    = io.touch(i).valid,
609b92f8445Sssszwic  //     site  = "req_" + i.toString,
610b92f8445Sssszwic  //     clock = clock,
611b92f8445Sssszwic  //     reset = reset
612b92f8445Sssszwic  //   )
613b92f8445Sssszwic  // }
61458dbdfc2SJay
615a61a35e0Sssszwic  /**
616a61a35e0Sssszwic    ******************************************************************************
617a61a35e0Sssszwic    * difftest refill check
618a61a35e0Sssszwic    ******************************************************************************
619a61a35e0Sssszwic    */
620afa866b1Sguohongyu  if (env.EnableDifftest) {
621afa866b1Sguohongyu    val discards = (0 until PortNumber).map { i =>
622*4690c88aSxu_zh      ExceptionType.hasException(toIFU.bits.exception(i)) ||
623*4690c88aSxu_zh      toIFU.bits.pmp_mmio(i) ||
624*4690c88aSxu_zh      Pbmt.isUncache(toIFU.bits.itlb_pbmt(i))
625afa866b1Sguohongyu    }
626b92f8445Sssszwic    val blkPaddrAll = s2_req_paddr.map(addr => addr(PAddrBits - 1, blockOffBits) << blockOffBits)
627b92f8445Sssszwic    (0 until ICacheDataBanks).map { i =>
628a0c65233SYinan Xu      val diffMainPipeOut = DifftestModule(new DiffRefillEvent, dontCare = true)
6297d45a146SYinan Xu      diffMainPipeOut.coreid := io.hartId
630b92f8445Sssszwic      diffMainPipeOut.index  := (3 + i).U
631b92f8445Sssszwic
632b92f8445Sssszwic      val bankSel = getBankSel(s2_req_offset, s2_valid).reduce(_ | _)
633b92f8445Sssszwic      val lineSel = getLineSel(s2_req_offset)
634b92f8445Sssszwic
635b92f8445Sssszwic      diffMainPipeOut.valid := s2_fire && bankSel(i).asBool && Mux(lineSel(i), !discards(1), !discards(0))
636cf7d6b7aSMuzi      diffMainPipeOut.addr := Mux(
637cf7d6b7aSMuzi        lineSel(i),
638cf7d6b7aSMuzi        blkPaddrAll(1) + (i.U << (log2Ceil(blockBytes / ICacheDataBanks))),
639cf7d6b7aSMuzi        blkPaddrAll(0) + (i.U << (log2Ceil(blockBytes / ICacheDataBanks)))
640cf7d6b7aSMuzi      )
641b92f8445Sssszwic
642b92f8445Sssszwic      diffMainPipeOut.data  := s2_datas(i).asTypeOf(diffMainPipeOut.data)
643b92f8445Sssszwic      diffMainPipeOut.idtfr := DontCare
644afa866b1Sguohongyu    }
645afa866b1Sguohongyu  }
6461d8f4dcbSJay}
647