xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision e39d682897e0b6b34970d56398bf3999ace55955)
11d8f4dcbSJay/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
41d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
51d8f4dcbSJay*
61d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
71d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
81d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
91d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
101d8f4dcbSJay*
111d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
121d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
131d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
141d8f4dcbSJay*
151d8f4dcbSJay* See the Mulan PSL v2 for more details.
16c49ebec8SHaoyuan Feng*
17c49ebec8SHaoyuan Feng*
18c49ebec8SHaoyuan Feng* Acknowledgement
19c49ebec8SHaoyuan Feng*
20c49ebec8SHaoyuan Feng* This implementation is inspired by several key papers:
21c49ebec8SHaoyuan Feng* [1] Glenn Reinman, Brad Calder, and Todd Austin. "[Fetch directed instruction prefetching.]
22c49ebec8SHaoyuan Feng* (https://doi.org/10.1109/MICRO.1999.809439)" 32nd Annual ACM/IEEE International Symposium on Microarchitecture
23c49ebec8SHaoyuan Feng* (MICRO). 1999.
241d8f4dcbSJay***************************************************************************************/
251d8f4dcbSJay
261d8f4dcbSJaypackage xiangshan.frontend.icache
271d8f4dcbSJay
281d8f4dcbSJayimport chisel3._
297f37d55fSTang Haojinimport chisel3.util._
30cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.IdRange
31cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.LazyModule
32cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.LazyModuleImp
331d8f4dcbSJayimport freechips.rocketchip.tilelink._
341d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
35cf7d6b7aSMuziimport huancun.AliasField
36cf7d6b7aSMuziimport huancun.PrefetchField
377f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters
383c02ee8fSwakafaimport utility._
397f37d55fSTang Haojinimport utils._
407f37d55fSTang Haojinimport xiangshan._
417f37d55fSTang Haojinimport xiangshan.cache._
427f37d55fSTang Haojinimport xiangshan.cache.mmu.TlbRequestIO
437f37d55fSTang Haojinimport xiangshan.frontend._
441d8f4dcbSJay
451d8f4dcbSJaycase class ICacheParameters(
461d8f4dcbSJay    nSets:               Int = 256,
4776b0dfefSGuokai Chen    nWays:               Int = 4,
481d8f4dcbSJay    rowBits:             Int = 64,
491d8f4dcbSJay    nTLBEntries:         Int = 32,
501d8f4dcbSJay    tagECC:              Option[String] = None,
511d8f4dcbSJay    dataECC:             Option[String] = None,
521d8f4dcbSJay    replacer:            Option[String] = Some("random"),
53b92f8445Sssszwic    PortNumber:          Int = 2,
54b92f8445Sssszwic    nFetchMshr:          Int = 4,
55b92f8445Sssszwic    nPrefetchMshr:       Int = 10,
56b92f8445Sssszwic    nWayLookupSize:      Int = 32,
57b92f8445Sssszwic    DataCodeUnit:        Int = 64,
58b92f8445Sssszwic    ICacheDataBanks:     Int = 8,
59b92f8445Sssszwic    ICacheDataSRAMWidth: Int = 66,
60b92f8445Sssszwic    // TODO: hard code, need delete
61b92f8445Sssszwic    partWayNum: Int = 4,
621d8f4dcbSJay    nMMIOs:     Int = 1,
631d8f4dcbSJay    blockBytes: Int = 64
641d8f4dcbSJay) extends L1CacheParameters {
651d8f4dcbSJay
661d8f4dcbSJay  val setBytes     = nSets * blockBytes
6768838bf8Scz4e  val aliasBitsOpt = if (setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
681d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
69d2b20d1aSTang Haojin    PrefetchField(),
70d2b20d1aSTang Haojin    ReqSourceField()
711d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
7215ee59e4Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
731d8f4dcbSJay  def tagCode:    Code                 = Code.fromString(tagECC)
741d8f4dcbSJay  def dataCode:   Code                 = Code.fromString(dataECC)
751d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer, nWays, nSets)
761d8f4dcbSJay}
771d8f4dcbSJay
781d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst {
791d8f4dcbSJay  val cacheParams = icacheParameters
801d8f4dcbSJay
81b92f8445Sssszwic  def ICacheSets          = cacheParams.nSets
82b92f8445Sssszwic  def ICacheWays          = cacheParams.nWays
83b92f8445Sssszwic  def PortNumber          = cacheParams.PortNumber
84b92f8445Sssszwic  def nFetchMshr          = cacheParams.nFetchMshr
85b92f8445Sssszwic  def nPrefetchMshr       = cacheParams.nPrefetchMshr
86b92f8445Sssszwic  def nWayLookupSize      = cacheParams.nWayLookupSize
87b92f8445Sssszwic  def DataCodeUnit        = cacheParams.DataCodeUnit
88b92f8445Sssszwic  def ICacheDataBanks     = cacheParams.ICacheDataBanks
89b92f8445Sssszwic  def ICacheDataSRAMWidth = cacheParams.ICacheDataSRAMWidth
90b92f8445Sssszwic  def partWayNum          = cacheParams.partWayNum
91b92f8445Sssszwic
928966a895Sxu_zh  def ICacheMetaBits      = tagBits // FIXME: unportable: maybe use somemethod to get width
938966a895Sxu_zh  def ICacheMetaCodeBits  = 1       // FIXME: unportable: maybe use cacheParams.tagCode.somemethod to get width
948966a895Sxu_zh  def ICacheMetaEntryBits = ICacheMetaBits + ICacheMetaCodeBits
958966a895Sxu_zh
96b92f8445Sssszwic  def ICacheDataBits     = blockBits / ICacheDataBanks
978966a895Sxu_zh  def ICacheDataCodeSegs = math.ceil(ICacheDataBits / DataCodeUnit).toInt // split data to segments for ECC checking
98cf7d6b7aSMuzi  def ICacheDataCodeBits =
99cf7d6b7aSMuzi    ICacheDataCodeSegs * 1 // FIXME: unportable: maybe use cacheParams.dataCode.somemethod to get width
1008966a895Sxu_zh  def ICacheDataEntryBits = ICacheDataBits + ICacheDataCodeBits
101b92f8445Sssszwic  def ICacheBankVisitNum  = 32 * 8 / ICacheDataBits + 1
1021d8f4dcbSJay  def highestIdxBit       = log2Ceil(nSets) - 1
1031d8f4dcbSJay
104b92f8445Sssszwic  require((ICacheDataBanks >= 2) && isPow2(ICacheDataBanks))
1058966a895Sxu_zh  require(ICacheDataSRAMWidth >= ICacheDataEntryBits)
106b92f8445Sssszwic  require(isPow2(ICacheSets), s"nSets($ICacheSets) must be pow2")
107b92f8445Sssszwic  require(isPow2(ICacheWays), s"nWays($ICacheWays) must be pow2")
1081d8f4dcbSJay
109adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
110adc7b752SJenius
1112a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
1122a25dbb4SJay    val valid = RegInit(false.B)
113cf7d6b7aSMuzi    when(thisFlush)(valid := false.B)
114cf7d6b7aSMuzi      .elsewhen(lastFire && !lastFlush)(valid := true.B)
115cf7d6b7aSMuzi      .elsewhen(thisFire)(valid := false.B)
1162a25dbb4SJay    valid
1172a25dbb4SJay  }
1182a25dbb4SJay
119cf7d6b7aSMuzi  def ResultHoldBypass[T <: Data](data: T, valid: Bool): T =
1202a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1212a25dbb4SJay
122cf7d6b7aSMuzi  def ResultHoldBypass[T <: Data](data: T, init: T, valid: Bool): T =
123b92f8445Sssszwic    Mux(valid, data, RegEnable(data, init, valid))
124b92f8445Sssszwic
125b1ded4e8Sguohongyu  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool = {
126b1ded4e8Sguohongyu    val bit = RegInit(false.B)
127cf7d6b7aSMuzi    when(flush)(bit := false.B)
128cf7d6b7aSMuzi      .elsewhen(valid && !release)(bit := true.B)
129cf7d6b7aSMuzi      .elsewhen(release)(bit := false.B)
130b1ded4e8Sguohongyu    bit || valid
131b1ded4e8Sguohongyu  }
132b1ded4e8Sguohongyu
1335470b21eSguohongyu  def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = {
1345470b21eSguohongyu    val counter = RegInit(0.U(log2Up(threshold + 1).W))
135cf7d6b7aSMuzi    when(block)(counter := counter + 1.U)
136cf7d6b7aSMuzi    when(flush)(counter := 0.U)
1375470b21eSguohongyu    counter > threshold.U
1385470b21eSguohongyu  }
1395470b21eSguohongyu
140cf7d6b7aSMuzi  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] =
14158c354d0Sssszwic    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
14258c354d0Sssszwic
1438966a895Sxu_zh  def encodeMetaECC(meta: UInt): UInt = {
1448966a895Sxu_zh    require(meta.getWidth == ICacheMetaBits)
1458966a895Sxu_zh    val code = cacheParams.tagCode.encode(meta) >> ICacheMetaBits
1468966a895Sxu_zh    code.asTypeOf(UInt(ICacheMetaCodeBits.W))
1478966a895Sxu_zh  }
1488966a895Sxu_zh
1498966a895Sxu_zh  def encodeDataECC(data: UInt): UInt = {
1508966a895Sxu_zh    require(data.getWidth == ICacheDataBits)
1518966a895Sxu_zh    val datas = data.asTypeOf(Vec(ICacheDataCodeSegs, UInt((ICacheDataBits / ICacheDataCodeSegs).W)))
1528966a895Sxu_zh    val codes = VecInit(datas.map(cacheParams.dataCode.encode(_) >> (ICacheDataBits / ICacheDataCodeSegs)))
1538966a895Sxu_zh    codes.asTypeOf(UInt(ICacheDataCodeBits.W))
154b92f8445Sssszwic  }
15558c354d0Sssszwic
156b92f8445Sssszwic  def getBankSel(blkOffset: UInt, valid: Bool = true.B): Vec[UInt] = {
157b92f8445Sssszwic    val bankIdxLow  = Cat(0.U(1.W), blkOffset) >> log2Ceil(blockBytes / ICacheDataBanks)
158b92f8445Sssszwic    val bankIdxHigh = (Cat(0.U(1.W), blkOffset) + 32.U) >> log2Ceil(blockBytes / ICacheDataBanks)
159b92f8445Sssszwic    val bankSel     = VecInit((0 until ICacheDataBanks * 2).map(i => (i.U >= bankIdxLow) && (i.U <= bankIdxHigh)))
160cf7d6b7aSMuzi    assert(
161cf7d6b7aSMuzi      !valid || PopCount(bankSel) === ICacheBankVisitNum.U,
162cf7d6b7aSMuzi      "The number of bank visits must be %d, but bankSel=0x%x",
163cf7d6b7aSMuzi      ICacheBankVisitNum.U,
164cf7d6b7aSMuzi      bankSel.asUInt
165cf7d6b7aSMuzi    )
166b92f8445Sssszwic    bankSel.asTypeOf(UInt((ICacheDataBanks * 2).W)).asTypeOf(Vec(2, UInt(ICacheDataBanks.W)))
167b92f8445Sssszwic  }
168b92f8445Sssszwic
169b92f8445Sssszwic  def getLineSel(blkOffset: UInt)(implicit p: Parameters): Vec[Bool] = {
170b92f8445Sssszwic    val bankIdxLow = blkOffset >> log2Ceil(blockBytes / ICacheDataBanks)
171b92f8445Sssszwic    val lineSel    = VecInit((0 until ICacheDataBanks).map(i => i.U < bankIdxLow))
172b92f8445Sssszwic    lineSel
173b92f8445Sssszwic  }
174b92f8445Sssszwic
175b92f8445Sssszwic  def getBlkAddr(addr:           UInt) = addr >> blockOffBits
1768966a895Sxu_zh  def getPhyTagFromBlk(addr:     UInt): UInt = addr >> (pgUntagBits - blockOffBits)
177b92f8445Sssszwic  def getIdxFromBlk(addr:        UInt) = addr(idxBits - 1, 0)
178b92f8445Sssszwic  def get_paddr_from_ptag(vaddr: UInt, ptag: UInt) = Cat(ptag, vaddr(pgUntagBits - 1, 0))
1791d8f4dcbSJay}
1801d8f4dcbSJay
1811d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1821d8f4dcbSJay    with HasICacheParameters
1831d8f4dcbSJay
1841d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1851d8f4dcbSJay    with HasICacheParameters
1861d8f4dcbSJay
1871d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1881d8f4dcbSJay    with HasICacheParameters
1891d8f4dcbSJay
1901d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
1911d8f4dcbSJay  val tag = UInt(tagBits.W)
1921d8f4dcbSJay}
1931d8f4dcbSJay
1941d8f4dcbSJayobject ICacheMetadata {
1954da04e5bSguohongyu  def apply(tag: Bits)(implicit p: Parameters) = {
1969442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1971d8f4dcbSJay    meta.tag := tag
1981d8f4dcbSJay    meta
1991d8f4dcbSJay  }
2001d8f4dcbSJay}
2011d8f4dcbSJay
202cf7d6b7aSMuziclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray {
2038966a895Sxu_zh  class ICacheMetaEntry(implicit p: Parameters) extends ICacheBundle {
2048966a895Sxu_zh    val meta: ICacheMetadata = new ICacheMetadata
2058966a895Sxu_zh    val code: UInt           = UInt(ICacheMetaCodeBits.W)
2068966a895Sxu_zh  }
2071d8f4dcbSJay
2088966a895Sxu_zh  private object ICacheMetaEntry {
2098966a895Sxu_zh    def apply(meta: ICacheMetadata)(implicit p: Parameters): ICacheMetaEntry = {
2108966a895Sxu_zh      val entry = Wire(new ICacheMetaEntry)
2118966a895Sxu_zh      entry.meta := meta
2128966a895Sxu_zh      entry.code := encodeMetaECC(meta.asUInt)
2138966a895Sxu_zh      entry
2148966a895Sxu_zh    }
2158966a895Sxu_zh  }
2168966a895Sxu_zh
2178966a895Sxu_zh  // sanity check
2188966a895Sxu_zh  require(ICacheMetaEntryBits == (new ICacheMetaEntry).getWidth)
2198966a895Sxu_zh
2208966a895Sxu_zh  val io = IO(new Bundle {
2211d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
222afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
2231d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
224*e39d6828Sxu_zh    val flush    = Vec(PortNumber, Flipped(ValidIO(new ICacheMetaFlushBundle)))
225*e39d6828Sxu_zh    val flushAll = Input(Bool())
2268966a895Sxu_zh  })
227afed18b5SJenius
228afed18b5SJenius  val port_0_read_0 = io.read.valid && !io.read.bits.vSetIdx(0)(0)
229afed18b5SJenius  val port_0_read_1 = io.read.valid && io.read.bits.vSetIdx(0)(0)
230afed18b5SJenius  val port_1_read_1 = io.read.valid && io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
231afed18b5SJenius  val port_1_read_0 = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
232afed18b5SJenius
233b92f8445Sssszwic  val port_0_read_0_reg = RegEnable(port_0_read_0, 0.U.asTypeOf(port_0_read_0), io.read.fire)
234b92f8445Sssszwic  val port_0_read_1_reg = RegEnable(port_0_read_1, 0.U.asTypeOf(port_0_read_1), io.read.fire)
235b92f8445Sssszwic  val port_1_read_1_reg = RegEnable(port_1_read_1, 0.U.asTypeOf(port_1_read_1), io.read.fire)
236b92f8445Sssszwic  val port_1_read_0_reg = RegEnable(port_1_read_0, 0.U.asTypeOf(port_1_read_0), io.read.fire)
237afed18b5SJenius
238afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
239afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
240afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
241afed18b5SJenius
242afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
243afed18b5SJenius  val write_bank_1 = io.write.valid && io.write.bits.bankIdx
2441d8f4dcbSJay
245cf7d6b7aSMuzi  val write_meta_bits = ICacheMetaEntry(meta =
246cf7d6b7aSMuzi    ICacheMetadata(
2478966a895Sxu_zh      tag = io.write.bits.phyTag
248cf7d6b7aSMuzi    )
249cf7d6b7aSMuzi  )
2501d8f4dcbSJay
251afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
252afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
2538966a895Sxu_zh      new ICacheMetaEntry(),
254afed18b5SJenius      set = nSets / 2,
255afed18b5SJenius      way = nWays,
256afed18b5SJenius      shouldReset = true,
257afed18b5SJenius      holdRead = true,
25839d55402Spengxiao      singlePort = true,
25939d55402Spengxiao      withClockGate = true
2601d8f4dcbSJay    ))
2611d8f4dcbSJay
262afed18b5SJenius    // meta connection
263afed18b5SJenius    if (bank == 0) {
264afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
265afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx = bank_0_idx(highestIdxBit, 1))
266afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
267cf7d6b7aSMuzi      tagArray.io.w.req.bits.apply(
268cf7d6b7aSMuzi        data = write_meta_bits,
269cf7d6b7aSMuzi        setIdx = io.write.bits.virIdx(highestIdxBit, 1),
270cf7d6b7aSMuzi        waymask = io.write.bits.waymask
271cf7d6b7aSMuzi      )
272cf7d6b7aSMuzi    } else {
273afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
274afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx = bank_1_idx(highestIdxBit, 1))
275afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
276cf7d6b7aSMuzi      tagArray.io.w.req.bits.apply(
277cf7d6b7aSMuzi        data = write_meta_bits,
278cf7d6b7aSMuzi        setIdx = io.write.bits.virIdx(highestIdxBit, 1),
279cf7d6b7aSMuzi        waymask = io.write.bits.waymask
280cf7d6b7aSMuzi      )
281afed18b5SJenius    }
2821d8f4dcbSJay
2831d8f4dcbSJay    tagArray
2841d8f4dcbSJay  }
285b37bce8eSJinYue
286b92f8445Sssszwic  val read_set_idx_next = RegEnable(io.read.bits.vSetIdx, 0.U.asTypeOf(io.read.bits.vSetIdx), io.read.fire)
2879442775eSguohongyu  val valid_array       = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
28860672d5eSguohongyu  val valid_metas       = Wire(Vec(PortNumber, Vec(nWays, Bool())))
28960672d5eSguohongyu  // valid read
29060672d5eSguohongyu  (0 until PortNumber).foreach(i =>
29160672d5eSguohongyu    (0 until nWays).foreach(way =>
29260672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
293cf7d6b7aSMuzi    )
294cf7d6b7aSMuzi  )
29560672d5eSguohongyu  io.readResp.entryValid := valid_metas
29660672d5eSguohongyu
297*e39d6828Sxu_zh  io.read.ready := !io.write.valid && !io.flush.map(_.valid).reduce(_ || _) && !io.flushAll &&
298*e39d6828Sxu_zh    tagArrays.map(_.io.r.req.ready).reduce(_ && _)
299afed18b5SJenius
30060672d5eSguohongyu  // valid write
30160672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
30260672d5eSguohongyu  when(io.write.valid) {
3039442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
30460672d5eSguohongyu  }
3051d8f4dcbSJay
3069442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
3079442775eSguohongyu
3088966a895Sxu_zh  io.readResp.metas <> DontCare
3098966a895Sxu_zh  io.readResp.codes <> DontCare
310cf7d6b7aSMuzi  val readMetaEntries = tagArrays.map(port => port.io.r.resp.asTypeOf(Vec(nWays, new ICacheMetaEntry())))
3118966a895Sxu_zh  val readMetas       = readMetaEntries.map(_.map(_.meta))
3128966a895Sxu_zh  val readCodes       = readMetaEntries.map(_.map(_.code))
3138966a895Sxu_zh
3148966a895Sxu_zh  // TEST: force ECC to fail by setting readCodes to 0
3158966a895Sxu_zh  if (ICacheForceMetaECCError) {
3168966a895Sxu_zh    readCodes.foreach(_.foreach(_ := 0.U))
3178966a895Sxu_zh  }
3188966a895Sxu_zh
3191d8f4dcbSJay  when(port_0_read_0_reg) {
3208966a895Sxu_zh    io.readResp.metas(0) := readMetas(0)
3218966a895Sxu_zh    io.readResp.codes(0) := readCodes(0)
3221d8f4dcbSJay  }.elsewhen(port_0_read_1_reg) {
3238966a895Sxu_zh    io.readResp.metas(0) := readMetas(1)
3248966a895Sxu_zh    io.readResp.codes(0) := readCodes(1)
3251d8f4dcbSJay  }
3261d8f4dcbSJay
3271d8f4dcbSJay  when(port_1_read_0_reg) {
3288966a895Sxu_zh    io.readResp.metas(1) := readMetas(0)
3298966a895Sxu_zh    io.readResp.codes(1) := readCodes(0)
3301d8f4dcbSJay  }.elsewhen(port_1_read_1_reg) {
3318966a895Sxu_zh    io.readResp.metas(1) := readMetas(1)
3328966a895Sxu_zh    io.readResp.codes(1) := readCodes(1)
3331d8f4dcbSJay  }
3341d8f4dcbSJay
3350c26d810Sguohongyu  io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid
3362a6078bfSguohongyu
337*e39d6828Sxu_zh  /*
338*e39d6828Sxu_zh   * flush logic
339*e39d6828Sxu_zh   */
340*e39d6828Sxu_zh  // flush standalone set (e.g. flushed by mainPipe before doing re-fetch)
341*e39d6828Sxu_zh  when(io.flush.map(_.valid).reduce(_ || _)) {
342*e39d6828Sxu_zh    (0 until nWays).foreach { w =>
343*e39d6828Sxu_zh      valid_array(w) := (0 until PortNumber).map { i =>
344*e39d6828Sxu_zh        Mux(
345*e39d6828Sxu_zh          // check if set `virIdx` in way `w` is requested to be flushed by port `i`
346*e39d6828Sxu_zh          io.flush(i).valid && io.flush(i).bits.waymask(w),
347*e39d6828Sxu_zh          valid_array(w).bitSet(io.flush(i).bits.virIdx, false.B),
348*e39d6828Sxu_zh          valid_array(w)
3492a6078bfSguohongyu        )
350*e39d6828Sxu_zh      }.reduce(_ & _)
3512a6078bfSguohongyu    }
3521d8f4dcbSJay  }
3531d8f4dcbSJay
354*e39d6828Sxu_zh  // flush all (e.g. fence.i)
355*e39d6828Sxu_zh  when(io.flushAll) {
356*e39d6828Sxu_zh    (0 until nWays).foreach(w => valid_array(w) := 0.U)
357*e39d6828Sxu_zh  }
358*e39d6828Sxu_zh
359*e39d6828Sxu_zh  // PERF: flush counter
360*e39d6828Sxu_zh  XSPerfAccumulate("flush", io.flush.map(_.valid).reduce(_ || _))
361*e39d6828Sxu_zh  XSPerfAccumulate("flush_all", io.flushAll)
362*e39d6828Sxu_zh}
363*e39d6828Sxu_zh
364cf7d6b7aSMuziclass ICacheDataArray(implicit p: Parameters) extends ICacheArray {
365b92f8445Sssszwic  class ICacheDataEntry(implicit p: Parameters) extends ICacheBundle {
366b92f8445Sssszwic    val data = UInt(ICacheDataBits.W)
3678966a895Sxu_zh    val code = UInt(ICacheDataCodeBits.W)
368e5f1252bSGuokai Chen  }
369b37bce8eSJinYue
370b92f8445Sssszwic  object ICacheDataEntry {
371b92f8445Sssszwic    def apply(data: UInt)(implicit p: Parameters) = {
372b92f8445Sssszwic      val entry = Wire(new ICacheDataEntry)
373b92f8445Sssszwic      entry.data := data
3748966a895Sxu_zh      entry.code := encodeDataECC(data)
375b92f8445Sssszwic      entry
376b37bce8eSJinYue    }
377b92f8445Sssszwic  }
378a61a35e0Sssszwic
379cf7d6b7aSMuzi  val io = IO {
380cf7d6b7aSMuzi    new Bundle {
3811d8f4dcbSJay      val write = Flipped(DecoupledIO(new ICacheDataWriteBundle))
382b92f8445Sssszwic      // TODO: fix hard code
383b92f8445Sssszwic      val read     = Flipped(Vec(4, DecoupledIO(new ICacheReadBundle)))
3841d8f4dcbSJay      val readResp = Output(new ICacheDataRespBundle)
385cf7d6b7aSMuzi    }
386cf7d6b7aSMuzi  }
387b92f8445Sssszwic
388a61a35e0Sssszwic  /**
389a61a35e0Sssszwic    ******************************************************************************
390a61a35e0Sssszwic    * data array
391a61a35e0Sssszwic    ******************************************************************************
392a61a35e0Sssszwic    */
393b92f8445Sssszwic  val writeDatas   = io.write.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt(ICacheDataBits.W)))
394b92f8445Sssszwic  val writeEntries = writeDatas.map(ICacheDataEntry(_).asUInt)
395b92f8445Sssszwic
396b92f8445Sssszwic  val bankSel  = getBankSel(io.read(0).bits.blkOffset, io.read(0).valid)
397b92f8445Sssszwic  val lineSel  = getLineSel(io.read(0).bits.blkOffset)
398b92f8445Sssszwic  val waymasks = io.read(0).bits.wayMask
399b92f8445Sssszwic  val masks    = Wire(Vec(nWays, Vec(ICacheDataBanks, Bool())))
400b92f8445Sssszwic  (0 until nWays).foreach { way =>
401b92f8445Sssszwic    (0 until ICacheDataBanks).foreach { bank =>
402cf7d6b7aSMuzi      masks(way)(bank) := Mux(
403cf7d6b7aSMuzi        lineSel(bank),
404cf7d6b7aSMuzi        waymasks(1)(way) && bankSel(1)(bank).asBool,
405cf7d6b7aSMuzi        waymasks(0)(way) && bankSel(0)(bank).asBool
406cf7d6b7aSMuzi      )
407b92f8445Sssszwic    }
408b92f8445Sssszwic  }
409b92f8445Sssszwic
410b92f8445Sssszwic  val dataArrays = (0 until nWays).map { way =>
411b92f8445Sssszwic    (0 until ICacheDataBanks).map { bank =>
412b92f8445Sssszwic      val sramBank = Module(new SRAMTemplateWithFixedWidth(
4138966a895Sxu_zh        UInt(ICacheDataEntryBits.W),
414a61a35e0Sssszwic        set = nSets,
415b92f8445Sssszwic        width = ICacheDataSRAMWidth,
416a61a35e0Sssszwic        shouldReset = true,
417a61a35e0Sssszwic        holdRead = true,
41839d55402Spengxiao        singlePort = true,
41939d55402Spengxiao        withClockGate = true
4201d8f4dcbSJay      ))
4211d8f4dcbSJay
422b92f8445Sssszwic      // read
423b92f8445Sssszwic      sramBank.io.r.req.valid := io.read(bank % 4).valid && masks(way)(bank)
424cf7d6b7aSMuzi      sramBank.io.r.req.bits.apply(setIdx =
425cf7d6b7aSMuzi        Mux(lineSel(bank), io.read(bank % 4).bits.vSetIdx(1), io.read(bank % 4).bits.vSetIdx(0))
426cf7d6b7aSMuzi      )
427b92f8445Sssszwic      // write
428b92f8445Sssszwic      sramBank.io.w.req.valid := io.write.valid && io.write.bits.waymask(way).asBool
429a61a35e0Sssszwic      sramBank.io.w.req.bits.apply(
430b92f8445Sssszwic        data = writeEntries(bank),
431a61a35e0Sssszwic        setIdx = io.write.bits.virIdx,
432b92f8445Sssszwic        // waymask is invalid when way of SRAMTemplate <= 1
433b92f8445Sssszwic        waymask = 0.U
434a61a35e0Sssszwic      )
435a61a35e0Sssszwic      sramBank
436adc7b752SJenius    }
437adc7b752SJenius  }
438adc7b752SJenius
439a61a35e0Sssszwic  /**
440a61a35e0Sssszwic    ******************************************************************************
441a61a35e0Sssszwic    * read logic
442a61a35e0Sssszwic    ******************************************************************************
443a61a35e0Sssszwic    */
444b92f8445Sssszwic  val masksReg = RegEnable(masks, 0.U.asTypeOf(masks), io.read(0).valid)
445b92f8445Sssszwic  val readDataWithCode = (0 until ICacheDataBanks).map(bank =>
446cf7d6b7aSMuzi    Mux1H(VecInit(masksReg.map(_(bank))).asTypeOf(UInt(nWays.W)), dataArrays.map(_(bank).io.r.resp.asUInt))
447cf7d6b7aSMuzi  )
448b92f8445Sssszwic  val readEntries = readDataWithCode.map(_.asTypeOf(new ICacheDataEntry()))
449b92f8445Sssszwic  val readDatas   = VecInit(readEntries.map(_.data))
450b92f8445Sssszwic  val readCodes   = VecInit(readEntries.map(_.code))
45119d62fa1SJenius
452b92f8445Sssszwic  // TEST: force ECC to fail by setting readCodes to 0
453b92f8445Sssszwic  if (ICacheForceDataECCError) {
454b92f8445Sssszwic    readCodes.foreach(_ := 0.U)
455c157cf71SGuokai Chen  }
456c157cf71SGuokai Chen
457a61a35e0Sssszwic  /**
458a61a35e0Sssszwic    ******************************************************************************
459a61a35e0Sssszwic    * IO
460a61a35e0Sssszwic    ******************************************************************************
461a61a35e0Sssszwic    */
462b92f8445Sssszwic  io.readResp.datas := readDatas
463b92f8445Sssszwic  io.readResp.codes := readCodes
4641d8f4dcbSJay  io.write.ready    := true.B
465b92f8445Sssszwic  io.read.foreach(_.ready := !io.write.valid)
4661d8f4dcbSJay}
4671d8f4dcbSJay
468b92f8445Sssszwicclass ICacheReplacer(implicit p: Parameters) extends ICacheModule {
469b92f8445Sssszwic  val io = IO(new Bundle {
470b92f8445Sssszwic    val touch  = Vec(PortNumber, Flipped(ValidIO(new ReplacerTouch)))
471b92f8445Sssszwic    val victim = Flipped(new ReplacerVictim)
472b92f8445Sssszwic  })
473b92f8445Sssszwic
474b92f8445Sssszwic  val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets / PortNumber))
475b92f8445Sssszwic
476b92f8445Sssszwic  // touch
477b92f8445Sssszwic  val touch_sets = Seq.fill(PortNumber)(Wire(Vec(2, UInt(log2Ceil(nSets / 2).W))))
478b92f8445Sssszwic  val touch_ways = Seq.fill(PortNumber)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))))
479b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
480cf7d6b7aSMuzi    touch_sets(i)(0) := Mux(
481cf7d6b7aSMuzi      io.touch(i).bits.vSetIdx(0),
482cf7d6b7aSMuzi      io.touch(1).bits.vSetIdx(highestIdxBit, 1),
483cf7d6b7aSMuzi      io.touch(0).bits.vSetIdx(highestIdxBit, 1)
484cf7d6b7aSMuzi    )
485b92f8445Sssszwic    touch_ways(i)(0).bits  := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).bits.way, io.touch(0).bits.way)
486b92f8445Sssszwic    touch_ways(i)(0).valid := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).valid, io.touch(0).valid)
487b92f8445Sssszwic  }
488b92f8445Sssszwic
489b92f8445Sssszwic  // victim
490cf7d6b7aSMuzi  io.victim.way := Mux(
491cf7d6b7aSMuzi    io.victim.vSetIdx.bits(0),
492b92f8445Sssszwic    replacers(1).way(io.victim.vSetIdx.bits(highestIdxBit, 1)),
493cf7d6b7aSMuzi    replacers(0).way(io.victim.vSetIdx.bits(highestIdxBit, 1))
494cf7d6b7aSMuzi  )
495b92f8445Sssszwic
496b92f8445Sssszwic  // touch the victim in next cycle
497cf7d6b7aSMuzi  val victim_vSetIdx_reg =
498cf7d6b7aSMuzi    RegEnable(io.victim.vSetIdx.bits, 0.U.asTypeOf(io.victim.vSetIdx.bits), io.victim.vSetIdx.valid)
499b92f8445Sssszwic  val victim_way_reg = RegEnable(io.victim.way, 0.U.asTypeOf(io.victim.way), io.victim.vSetIdx.valid)
500b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
501b92f8445Sssszwic    touch_sets(i)(1)       := victim_vSetIdx_reg(highestIdxBit, 1)
502b92f8445Sssszwic    touch_ways(i)(1).bits  := victim_way_reg
503b92f8445Sssszwic    touch_ways(i)(1).valid := RegNext(io.victim.vSetIdx.valid) && (victim_vSetIdx_reg(0) === i.U)
504b92f8445Sssszwic  }
505b92f8445Sssszwic
506b92f8445Sssszwic  ((replacers zip touch_sets) zip touch_ways).map { case ((r, s), w) => r.access(s, w) }
507b92f8445Sssszwic}
508b92f8445Sssszwic
509cf7d6b7aSMuziclass ICacheIO(implicit p: Parameters) extends ICacheBundle {
510f57f7f2aSYangyu Chen  val hartId       = Input(UInt(hartIdLen.W))
5112c9f4a9fSxu_zh  val ftqPrefetch  = Flipped(new FtqToPrefetchIO)
5122c9f4a9fSxu_zh  val softPrefetch = Vec(backendParams.LduCnt, Flipped(Valid(new SoftIfetchPrefetchBundle)))
5131d8f4dcbSJay  val stop         = Input(Bool())
514c5c5edaeSJenius  val fetch        = new ICacheMainPipeBundle
51550780602SJenius  val toIFU        = Output(Bool())
516b92f8445Sssszwic  val pmp          = Vec(2 * PortNumber, new ICachePMPBundle)
517b92f8445Sssszwic  val itlb         = Vec(PortNumber, new TlbRequestIO)
5181d8f4dcbSJay  val perfInfo     = Output(new ICachePerfInfo)
5190184a80eSYanqin Li  val error        = ValidIO(new L1CacheErrorInfo)
520ecccf78fSJay  /* CSR control signal */
521ecccf78fSJay  val csr_pf_enable     = Input(Bool())
522ecccf78fSJay  val csr_parity_enable = Input(Bool())
5232a6078bfSguohongyu  val fencei            = Input(Bool())
524b92f8445Sssszwic  val flush             = Input(Bool())
5251d8f4dcbSJay}
5261d8f4dcbSJay
5271d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
52895e60e55STang Haojin  override def shouldBeInlined: Boolean = false
5291d8f4dcbSJay
5301d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
5311d8f4dcbSJay    Seq(TLMasterParameters.v1(
5321d8f4dcbSJay      name = "icache",
533cf7d6b7aSMuzi      sourceId = IdRange(0, cacheParams.nFetchMshr + cacheParams.nPrefetchMshr + 1)
5341d8f4dcbSJay    )),
5351d8f4dcbSJay    requestFields = cacheParams.reqFields,
5361d8f4dcbSJay    echoFields = cacheParams.echoFields
5371d8f4dcbSJay  )
5381d8f4dcbSJay
5391d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
5401d8f4dcbSJay
5411d8f4dcbSJay  lazy val module = new ICacheImp(this)
5421d8f4dcbSJay}
5431d8f4dcbSJay
5441ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
5451d8f4dcbSJay  val io = IO(new ICacheIO)
5461d8f4dcbSJay
5477052722fSJay  println("ICache:")
548b92f8445Sssszwic  println("  TagECC: " + cacheParams.tagECC)
549b92f8445Sssszwic  println("  DataECC: " + cacheParams.dataECC)
5507052722fSJay  println("  ICacheSets: " + cacheParams.nSets)
5517052722fSJay  println("  ICacheWays: " + cacheParams.nWays)
552b92f8445Sssszwic  println("  PortNumber: " + cacheParams.PortNumber)
553b92f8445Sssszwic  println("  nFetchMshr: " + cacheParams.nFetchMshr)
554b92f8445Sssszwic  println("  nPrefetchMshr: " + cacheParams.nPrefetchMshr)
555b92f8445Sssszwic  println("  nWayLookupSize: " + cacheParams.nWayLookupSize)
556b92f8445Sssszwic  println("  DataCodeUnit: " + cacheParams.DataCodeUnit)
557b92f8445Sssszwic  println("  ICacheDataBanks: " + cacheParams.ICacheDataBanks)
558b92f8445Sssszwic  println("  ICacheDataSRAMWidth: " + cacheParams.ICacheDataSRAMWidth)
5597052722fSJay
5601d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5611d8f4dcbSJay
5621d8f4dcbSJay  val metaArray  = Module(new ICacheMetaArray)
5631d8f4dcbSJay  val dataArray  = Module(new ICacheDataArray)
5642a25dbb4SJay  val mainPipe   = Module(new ICacheMainPipe)
5651d8f4dcbSJay  val missUnit   = Module(new ICacheMissUnit(edge))
566b92f8445Sssszwic  val replacer   = Module(new ICacheReplacer)
567b92f8445Sssszwic  val prefetcher = Module(new IPrefetchPipe)
568b92f8445Sssszwic  val wayLookup  = Module(new WayLookup)
5691d8f4dcbSJay
570b92f8445Sssszwic  dataArray.io.write <> missUnit.io.data_write
571b92f8445Sssszwic  dataArray.io.read <> mainPipe.io.dataArray.toIData
572b92f8445Sssszwic  dataArray.io.readResp <> mainPipe.io.dataArray.fromIData
573cb6e5d3cSssszwic
574*e39d6828Sxu_zh  metaArray.io.flushAll := io.fencei
575*e39d6828Sxu_zh  metaArray.io.flush <> mainPipe.io.metaArrayFlush
576b92f8445Sssszwic  metaArray.io.write <> missUnit.io.meta_write
577b92f8445Sssszwic  metaArray.io.read <> prefetcher.io.metaRead.toIMeta
578b92f8445Sssszwic  metaArray.io.readResp <> prefetcher.io.metaRead.fromIMeta
579cb6e5d3cSssszwic
580b92f8445Sssszwic  prefetcher.io.flush             := io.flush
581b92f8445Sssszwic  prefetcher.io.csr_pf_enable     := io.csr_pf_enable
582f80535c3Sxu_zh  prefetcher.io.csr_parity_enable := io.csr_parity_enable
583b92f8445Sssszwic  prefetcher.io.MSHRResp          := missUnit.io.fetch_resp
5842c9f4a9fSxu_zh  prefetcher.io.flushFromBpu      := io.ftqPrefetch.flushFromBpu
5852c9f4a9fSxu_zh  // cache softPrefetch
5862c9f4a9fSxu_zh  private val softPrefetchValid = RegInit(false.B)
5872c9f4a9fSxu_zh  private val softPrefetch      = RegInit(0.U.asTypeOf(new IPrefetchReq))
5882c9f4a9fSxu_zh  /* FIXME:
5892c9f4a9fSxu_zh   * If there is already a pending softPrefetch request, it will be overwritten.
5902c9f4a9fSxu_zh   * Also, if there are multiple softPrefetch requests in the same cycle, only the first one will be accepted.
5912c9f4a9fSxu_zh   * We should implement a softPrefetchQueue (like ibuffer, multi-in, single-out) to solve this.
5922c9f4a9fSxu_zh   * However, the impact on performance still needs to be assessed.
5932c9f4a9fSxu_zh   * Considering that the frequency of prefetch.i may not be high, let's start with a temporary dummy solution.
5942c9f4a9fSxu_zh   */
5952c9f4a9fSxu_zh  when(io.softPrefetch.map(_.valid).reduce(_ || _)) {
5962c9f4a9fSxu_zh    softPrefetchValid := true.B
5972c9f4a9fSxu_zh    softPrefetch.fromSoftPrefetch(MuxCase(
5982c9f4a9fSxu_zh      0.U.asTypeOf(new SoftIfetchPrefetchBundle),
599cf7d6b7aSMuzi      io.softPrefetch.map(req => req.valid -> req.bits)
6002c9f4a9fSxu_zh    ))
6012c9f4a9fSxu_zh  }.elsewhen(prefetcher.io.req.fire) {
6022c9f4a9fSxu_zh    softPrefetchValid := false.B
6032c9f4a9fSxu_zh  }
6042c9f4a9fSxu_zh  // pass ftqPrefetch
6052c9f4a9fSxu_zh  private val ftqPrefetch = WireInit(0.U.asTypeOf(new IPrefetchReq))
6062c9f4a9fSxu_zh  ftqPrefetch.fromFtqICacheInfo(io.ftqPrefetch.req.bits)
6072c9f4a9fSxu_zh  // software prefetch has higher priority
6082c9f4a9fSxu_zh  prefetcher.io.req.valid                 := softPrefetchValid || io.ftqPrefetch.req.valid
6092c9f4a9fSxu_zh  prefetcher.io.req.bits                  := Mux(softPrefetchValid, softPrefetch, ftqPrefetch)
610fbdb359dSMuzi  prefetcher.io.req.bits.backendException := io.ftqPrefetch.backendException
6112c9f4a9fSxu_zh  io.ftqPrefetch.req.ready                := prefetcher.io.req.ready && !softPrefetchValid
612fd16c454SJenius
613b92f8445Sssszwic  missUnit.io.hartId := io.hartId
614b92f8445Sssszwic  missUnit.io.fencei := io.fencei
615b92f8445Sssszwic  missUnit.io.flush  := io.flush
616b92f8445Sssszwic  missUnit.io.fetch_req <> mainPipe.io.mshr.req
617b92f8445Sssszwic  missUnit.io.prefetch_req <> prefetcher.io.MSHRReq
618b92f8445Sssszwic  missUnit.io.mem_grant.valid := false.B
619b92f8445Sssszwic  missUnit.io.mem_grant.bits  := DontCare
620b92f8445Sssszwic  missUnit.io.mem_grant <> bus.d
621b92f8445Sssszwic
622b92f8445Sssszwic  mainPipe.io.flush             := io.flush
623cb6e5d3cSssszwic  mainPipe.io.respStall         := io.stop
624ecccf78fSJay  mainPipe.io.csr_parity_enable := io.csr_parity_enable
625cb6e5d3cSssszwic  mainPipe.io.hartId            := io.hartId
626b92f8445Sssszwic  mainPipe.io.mshr.resp         := missUnit.io.fetch_resp
627b92f8445Sssszwic  mainPipe.io.fetch.req <> io.fetch.req
628b92f8445Sssszwic  mainPipe.io.wayLookupRead <> wayLookup.io.read
629b92f8445Sssszwic
630b92f8445Sssszwic  wayLookup.io.flush := io.flush
631b92f8445Sssszwic  wayLookup.io.write <> prefetcher.io.wayLookupWrite
632b92f8445Sssszwic  wayLookup.io.update := missUnit.io.fetch_resp
633b92f8445Sssszwic
634b92f8445Sssszwic  replacer.io.touch <> mainPipe.io.touch
635b92f8445Sssszwic  replacer.io.victim <> missUnit.io.victim
6367052722fSJay
63761e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
63861e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
639b92f8445Sssszwic  io.pmp(2) <> prefetcher.io.pmp(0)
640b92f8445Sssszwic  io.pmp(3) <> prefetcher.io.pmp(1)
6417052722fSJay
642b92f8445Sssszwic  io.itlb(0) <> prefetcher.io.itlb(0)
643b92f8445Sssszwic  io.itlb(1) <> prefetcher.io.itlb(1)
6447052722fSJay
645cb6e5d3cSssszwic  // notify IFU that Icache pipeline is available
646cb6e5d3cSssszwic  io.toIFU    := mainPipe.io.fetch.req.ready
647cb6e5d3cSssszwic  io.perfInfo := mainPipe.io.perfInfo
6481d8f4dcbSJay
649c5c5edaeSJenius  io.fetch.resp <> mainPipe.io.fetch.resp
650d2b20d1aSTang Haojin  io.fetch.topdownIcacheMiss := mainPipe.io.fetch.topdownIcacheMiss
651d2b20d1aSTang Haojin  io.fetch.topdownItlbMiss   := mainPipe.io.fetch.topdownItlbMiss
652c5c5edaeSJenius
6531d8f4dcbSJay  bus.b.ready := false.B
6541d8f4dcbSJay  bus.c.valid := false.B
6551d8f4dcbSJay  bus.c.bits  := DontCare
6561d8f4dcbSJay  bus.e.valid := false.B
6571d8f4dcbSJay  bus.e.bits  := DontCare
6581d8f4dcbSJay
6591d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
6601d8f4dcbSJay
66158dbdfc2SJay  // Parity error port
6624da04e5bSguohongyu  val errors       = mainPipe.io.errors
663b92f8445Sssszwic  val errors_valid = errors.map(e => e.valid).reduce(_ | _)
664b3c35820Sxu_zh  io.error.bits <> RegEnable(
665b3c35820Sxu_zh    PriorityMux(errors.map(e => e.valid -> e.bits)),
666b3c35820Sxu_zh    0.U.asTypeOf(errors(0).bits),
667b3c35820Sxu_zh    errors_valid
668b3c35820Sxu_zh  )
669b92f8445Sssszwic  io.error.valid := RegNext(errors_valid, false.B)
6702a6078bfSguohongyu
671cf7d6b7aSMuzi  XSPerfAccumulate(
672cf7d6b7aSMuzi    "softPrefetch_drop_not_ready",
673cf7d6b7aSMuzi    io.softPrefetch.map(_.valid).reduce(_ || _) && softPrefetchValid && !prefetcher.io.req.fire
674cf7d6b7aSMuzi  )
6752c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_drop_multi_req", PopCount(io.softPrefetch.map(_.valid)) > 1.U)
6762c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_block_ftq", softPrefetchValid && io.ftqPrefetch.req.valid)
6772c9f4a9fSxu_zh
6781d8f4dcbSJay  val perfEvents = Seq(
6791d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
680cf7d6b7aSMuzi    ("icache_miss_penalty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true))
6811d8f4dcbSJay  )
6821ca0e4f3SYinan Xu  generatePerfEvent()
683adc7b752SJenius}
684adc7b752SJenius
685adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
686cf7d6b7aSMuzi    extends ICacheBundle {
687cf7d6b7aSMuzi  val req = Flipped(Vec(
688cf7d6b7aSMuzi    PortNumber,
689cf7d6b7aSMuzi    Decoupled(new Bundle {
690adc7b752SJenius      val ridx = UInt((log2Ceil(nSets) - 1).W)
691cf7d6b7aSMuzi    })
692cf7d6b7aSMuzi  ))
693adc7b752SJenius  val resp = Output(new Bundle {
694adc7b752SJenius    val rdata = Vec(PortNumber, Vec(pWay, gen))
695adc7b752SJenius  })
696adc7b752SJenius}
697adc7b752SJenius
698adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
699cf7d6b7aSMuzi    extends ICacheBundle {
700adc7b752SJenius  val wdata    = gen
701adc7b752SJenius  val widx     = UInt((log2Ceil(nSets) - 1).W)
702adc7b752SJenius  val wbankidx = Bool()
703adc7b752SJenius  val wmask    = Vec(pWay, Bool())
704adc7b752SJenius}
705adc7b752SJenius
706cf7d6b7aSMuziclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray {
707adc7b752SJenius
708adc7b752SJenius  // including part way data
709cf7d6b7aSMuzi  val io = IO {
710cf7d6b7aSMuzi    new Bundle {
711adc7b752SJenius      val read  = new ICachePartWayReadBundle(gen, pWay)
712adc7b752SJenius      val write = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
713cf7d6b7aSMuzi    }
714cf7d6b7aSMuzi  }
715adc7b752SJenius
71636638515SEaston Man  io.read.req.map(_.ready := !io.write.valid)
717adc7b752SJenius
718adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
719adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
72036638515SEaston Man      gen,
721adc7b752SJenius      set = nSets / 2,
722adc7b752SJenius      way = pWay,
723adc7b752SJenius      shouldReset = true,
724adc7b752SJenius      holdRead = true,
72539d55402Spengxiao      singlePort = true,
72639d55402Spengxiao      withClockGate = true
727adc7b752SJenius    ))
72836638515SEaston Man
729adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
730adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx = io.read.req(bank).bits.ridx)
73136638515SEaston Man
73236638515SEaston Man    if (bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
73336638515SEaston Man    else sramBank.io.w.req.valid           := io.write.valid && io.write.bits.wbankidx
734cf7d6b7aSMuzi    sramBank.io.w.req.bits.apply(
735cf7d6b7aSMuzi      data = io.write.bits.wdata,
736cf7d6b7aSMuzi      setIdx = io.write.bits.widx,
737cf7d6b7aSMuzi      waymask = io.write.bits.wmask.asUInt
738cf7d6b7aSMuzi    )
73936638515SEaston Man
740adc7b752SJenius    sramBank
741adc7b752SJenius  }
742adc7b752SJenius
74336638515SEaston Man  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_ && _))
744adc7b752SJenius
74536638515SEaston Man  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay, gen))))
74636638515SEaston Man
7471d8f4dcbSJay}
748b92f8445Sssszwic
749b92f8445Sssszwic// Automatically partition the SRAM based on the width of the data and the desired width.
750b92f8445Sssszwic// final SRAM width = width * way
751cf7d6b7aSMuziclass SRAMTemplateWithFixedWidth[T <: Data](
752cf7d6b7aSMuzi    gen:           T,
753cf7d6b7aSMuzi    set:           Int,
754cf7d6b7aSMuzi    width:         Int,
755cf7d6b7aSMuzi    way:           Int = 1,
756cf7d6b7aSMuzi    shouldReset:   Boolean = false,
757cf7d6b7aSMuzi    holdRead:      Boolean = false,
758cf7d6b7aSMuzi    singlePort:    Boolean = false,
75939d55402Spengxiao    bypassWrite:   Boolean = false,
76039d55402Spengxiao    withClockGate: Boolean = false
761b92f8445Sssszwic) extends Module {
762b92f8445Sssszwic
763b92f8445Sssszwic  val dataBits  = gen.getWidth
764b92f8445Sssszwic  val bankNum   = math.ceil(dataBits.toDouble / width.toDouble).toInt
765b92f8445Sssszwic  val totalBits = bankNum * width
766b92f8445Sssszwic
767b92f8445Sssszwic  val io = IO(new Bundle {
768b92f8445Sssszwic    val r = Flipped(new SRAMReadBus(gen, set, way))
769b92f8445Sssszwic    val w = Flipped(new SRAMWriteBus(gen, set, way))
770b92f8445Sssszwic  })
771b92f8445Sssszwic
772b92f8445Sssszwic  val wordType = UInt(width.W)
773b92f8445Sssszwic  val writeDatas = (0 until bankNum).map(bank =>
774b92f8445Sssszwic    VecInit((0 until way).map(i =>
775b92f8445Sssszwic      io.w.req.bits.data(i).asTypeOf(UInt(totalBits.W)).asTypeOf(Vec(bankNum, wordType))(bank)
776b92f8445Sssszwic    ))
777b92f8445Sssszwic  )
778b92f8445Sssszwic
779b92f8445Sssszwic  val srams = (0 until bankNum) map { bank =>
780b92f8445Sssszwic    val sramBank = Module(new SRAMTemplate(
781b92f8445Sssszwic      wordType,
782b92f8445Sssszwic      set = set,
783b92f8445Sssszwic      way = way,
784b92f8445Sssszwic      shouldReset = shouldReset,
785b92f8445Sssszwic      holdRead = holdRead,
786b92f8445Sssszwic      singlePort = singlePort,
78739d55402Spengxiao      bypassWrite = bypassWrite,
78839d55402Spengxiao      withClockGate = withClockGate
789b92f8445Sssszwic    ))
790b92f8445Sssszwic    // read req
791b92f8445Sssszwic    sramBank.io.r.req.valid       := io.r.req.valid
792b92f8445Sssszwic    sramBank.io.r.req.bits.setIdx := io.r.req.bits.setIdx
793b92f8445Sssszwic
794b92f8445Sssszwic    // write req
795b92f8445Sssszwic    sramBank.io.w.req.valid       := io.w.req.valid
796b92f8445Sssszwic    sramBank.io.w.req.bits.setIdx := io.w.req.bits.setIdx
797b92f8445Sssszwic    sramBank.io.w.req.bits.data   := writeDatas(bank)
798b92f8445Sssszwic    sramBank.io.w.req.bits.waymask.map(_ := io.w.req.bits.waymask.get)
799b92f8445Sssszwic
800b92f8445Sssszwic    sramBank
801b92f8445Sssszwic  }
802b92f8445Sssszwic
803b92f8445Sssszwic  io.r.req.ready := !io.w.req.valid
804b92f8445Sssszwic  (0 until way).foreach { i =>
805b92f8445Sssszwic    io.r.resp.data(i) := VecInit((0 until bankNum).map(bank =>
806b92f8445Sssszwic      srams(bank).io.r.resp.data(i)
807b92f8445Sssszwic    )).asTypeOf(UInt(totalBits.W))(dataBits - 1, 0).asTypeOf(gen.cloneType)
808b92f8445Sssszwic  }
809b92f8445Sssszwic
810b92f8445Sssszwic  io.r.req.ready := srams.head.io.r.req.ready
811b92f8445Sssszwic  io.w.req.ready := srams.head.io.w.req.ready
812b92f8445Sssszwic}
813