11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chisel3._ 207f37d55fSTang Haojinimport chisel3.util._ 217f37d55fSTang Haojinimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp} 221d8f4dcbSJayimport freechips.rocketchip.tilelink._ 231d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase 247f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField} 257f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters 263c02ee8fSwakafaimport utility._ 277f37d55fSTang Haojinimport utils._ 287f37d55fSTang Haojinimport xiangshan._ 297f37d55fSTang Haojinimport xiangshan.cache._ 307f37d55fSTang Haojinimport xiangshan.cache.mmu.TlbRequestIO 317f37d55fSTang Haojinimport xiangshan.frontend._ 321d8f4dcbSJay 331d8f4dcbSJaycase class ICacheParameters( 341d8f4dcbSJay nSets: Int = 256, 3576b0dfefSGuokai Chen nWays: Int = 4, 361d8f4dcbSJay rowBits: Int = 64, 371d8f4dcbSJay nTLBEntries: Int = 32, 381d8f4dcbSJay tagECC: Option[String] = None, 391d8f4dcbSJay dataECC: Option[String] = None, 401d8f4dcbSJay replacer: Option[String] = Some("random"), 411d8f4dcbSJay nMissEntries: Int = 2, 4200240ba6SJay nReleaseEntries: Int = 1, 431d8f4dcbSJay nProbeEntries: Int = 2, 4458c354d0Sssszwic // fdip default config 4558c354d0Sssszwic enableICachePrefetch: Boolean = true, 4658c354d0Sssszwic prefetchToL1: Boolean = false, 4758c354d0Sssszwic prefetchPipeNum: Int = 1, 48cb93f2f2Sguohongyu nPrefetchEntries: Int = 12, 499bba777eSssszwic nPrefBufferEntries: Int = 32, 5058c354d0Sssszwic maxIPFMoveConf: Int = 1, // temporary use small value to cause more "move" operation 5158c354d0Sssszwic 521d8f4dcbSJay nMMIOs: Int = 1, 531d8f4dcbSJay blockBytes: Int = 64 541d8f4dcbSJay)extends L1CacheParameters { 551d8f4dcbSJay 561d8f4dcbSJay val setBytes = nSets * blockBytes 57cb93f2f2Sguohongyu val aliasBitsOpt = DCacheParameters().aliasBitsOpt //if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 581d8f4dcbSJay val reqFields: Seq[BundleFieldBase] = Seq( 59d2b20d1aSTang Haojin PrefetchField(), 60d2b20d1aSTang Haojin ReqSourceField() 611d8f4dcbSJay ) ++ aliasBitsOpt.map(AliasField) 6215ee59e4Swakafa val echoFields: Seq[BundleFieldBase] = Nil 631d8f4dcbSJay def tagCode: Code = Code.fromString(tagECC) 641d8f4dcbSJay def dataCode: Code = Code.fromString(dataECC) 651d8f4dcbSJay def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets) 661d8f4dcbSJay} 671d8f4dcbSJay 681d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{ 691d8f4dcbSJay val cacheParams = icacheParameters 7042cfa32cSJinYue val dataCodeUnit = 16 71b37bce8eSJinYue val dataCodeUnitNum = blockBits/dataCodeUnit 721d8f4dcbSJay 731d8f4dcbSJay def highestIdxBit = log2Ceil(nSets) - 1 74b37bce8eSJinYue def encDataUnitBits = cacheParams.dataCode.width(dataCodeUnit) 75b37bce8eSJinYue def dataCodeBits = encDataUnitBits - dataCodeUnit 76b37bce8eSJinYue def dataCodeEntryBits = dataCodeBits * dataCodeUnitNum 771d8f4dcbSJay 781d8f4dcbSJay val ICacheSets = cacheParams.nSets 791d8f4dcbSJay val ICacheWays = cacheParams.nWays 801d8f4dcbSJay 811d8f4dcbSJay val ICacheSameVPAddrLength = 12 822a25dbb4SJay val ReplaceIdWid = 5 831d8f4dcbSJay 841d8f4dcbSJay val ICacheWordOffset = 0 851d8f4dcbSJay val ICacheSetOffset = ICacheWordOffset + log2Up(blockBytes) 861d8f4dcbSJay val ICacheAboveIndexOffset = ICacheSetOffset + log2Up(ICacheSets) 871d8f4dcbSJay val ICacheTagOffset = ICacheAboveIndexOffset min ICacheSameVPAddrLength 881d8f4dcbSJay 891d8f4dcbSJay def PortNumber = 2 901d8f4dcbSJay 9176b0dfefSGuokai Chen def partWayNum = 2 92adc7b752SJenius def pWay = nWays/partWayNum 93adc7b752SJenius 9458c354d0Sssszwic def enableICachePrefetch = cacheParams.enableICachePrefetch 9558c354d0Sssszwic def prefetchToL1 = cacheParams.prefetchToL1 9658c354d0Sssszwic def prefetchPipeNum = cacheParams.prefetchPipeNum 977052722fSJay def nPrefetchEntries = cacheParams.nPrefetchEntries 9858c354d0Sssszwic def nPrefBufferEntries = cacheParams.nPrefBufferEntries 9958c354d0Sssszwic def maxIPFMoveConf = cacheParams.maxIPFMoveConf 1001d8f4dcbSJay 101adc7b752SJenius def getBits(num: Int) = log2Ceil(num).W 102adc7b752SJenius 103adc7b752SJenius 1042a25dbb4SJay def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = { 1052a25dbb4SJay val valid = RegInit(false.B) 1062a25dbb4SJay when(thisFlush) {valid := false.B} 1072a25dbb4SJay .elsewhen(lastFire && !lastFlush) {valid := true.B} 1082a25dbb4SJay .elsewhen(thisFire) {valid := false.B} 1092a25dbb4SJay valid 1102a25dbb4SJay } 1112a25dbb4SJay 1122a25dbb4SJay def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = { 1132a25dbb4SJay Mux(valid, data, RegEnable(data, valid)) 1142a25dbb4SJay } 1152a25dbb4SJay 116b1ded4e8Sguohongyu def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={ 117b1ded4e8Sguohongyu val bit = RegInit(false.B) 118b1ded4e8Sguohongyu when(flush) { bit := false.B } 119b1ded4e8Sguohongyu .elsewhen(valid && !release) { bit := true.B } 120b1ded4e8Sguohongyu .elsewhen(release) { bit := false.B } 121b1ded4e8Sguohongyu bit || valid 122b1ded4e8Sguohongyu } 123b1ded4e8Sguohongyu 1245470b21eSguohongyu def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = { 1255470b21eSguohongyu val counter = RegInit(0.U(log2Up(threshold + 1).W)) 1265470b21eSguohongyu when (block) { counter := counter + 1.U } 1275470b21eSguohongyu when (flush) { counter := 0.U} 1285470b21eSguohongyu counter > threshold.U 1295470b21eSguohongyu } 1305470b21eSguohongyu 13158c354d0Sssszwic def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={ 13258c354d0Sssszwic return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType)))) 13358c354d0Sssszwic } 13458c354d0Sssszwic 13558c354d0Sssszwic def getBlkPaddr(addr: UInt) = addr(PAddrBits-1, log2Ceil(blockBytes)) 13658c354d0Sssszwic 1371d8f4dcbSJay require(isPow2(nSets), s"nSets($nSets) must be pow2") 1381d8f4dcbSJay require(isPow2(nWays), s"nWays($nWays) must be pow2") 1391d8f4dcbSJay} 1401d8f4dcbSJay 1411d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle 1421d8f4dcbSJay with HasICacheParameters 1431d8f4dcbSJay 1441d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule 1451d8f4dcbSJay with HasICacheParameters 1461d8f4dcbSJay 1471d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule 1481d8f4dcbSJay with HasICacheParameters 1491d8f4dcbSJay 1501d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle { 1511d8f4dcbSJay val tag = UInt(tagBits.W) 1521d8f4dcbSJay} 1531d8f4dcbSJay 1541d8f4dcbSJayobject ICacheMetadata { 1554da04e5bSguohongyu def apply(tag: Bits)(implicit p: Parameters) = { 1569442775eSguohongyu val meta = Wire(new ICacheMetadata) 1571d8f4dcbSJay meta.tag := tag 1581d8f4dcbSJay meta 1591d8f4dcbSJay } 1601d8f4dcbSJay} 1611d8f4dcbSJay 1621d8f4dcbSJay 1631d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray 1641d8f4dcbSJay{ 1654da04e5bSguohongyu def onReset = ICacheMetadata(0.U) 1661d8f4dcbSJay val metaBits = onReset.getWidth 1671d8f4dcbSJay val metaEntryBits = cacheParams.tagCode.width(metaBits) 1681d8f4dcbSJay 1691d8f4dcbSJay val io=IO{new Bundle{ 1701d8f4dcbSJay val write = Flipped(DecoupledIO(new ICacheMetaWriteBundle)) 171afed18b5SJenius val read = Flipped(DecoupledIO(new ICacheReadBundle)) 1721d8f4dcbSJay val readResp = Output(new ICacheMetaRespBundle) 173026615fcSWilliam Wang val cacheOp = Flipped(new L1CacheInnerOpIO) // customized cache op port 1742a6078bfSguohongyu val fencei = Input(Bool()) 1751d8f4dcbSJay }} 1761d8f4dcbSJay 177afed18b5SJenius io.read.ready := !io.write.valid 178afed18b5SJenius 179afed18b5SJenius val port_0_read_0 = io.read.valid && !io.read.bits.vSetIdx(0)(0) 180afed18b5SJenius val port_0_read_1 = io.read.valid && io.read.bits.vSetIdx(0)(0) 181afed18b5SJenius val port_1_read_1 = io.read.valid && io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine 182afed18b5SJenius val port_1_read_0 = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine 183afed18b5SJenius 184935edac4STang Haojin val port_0_read_0_reg = RegEnable(port_0_read_0, io.read.fire) 185935edac4STang Haojin val port_0_read_1_reg = RegEnable(port_0_read_1, io.read.fire) 186935edac4STang Haojin val port_1_read_1_reg = RegEnable(port_1_read_1, io.read.fire) 187935edac4STang Haojin val port_1_read_0_reg = RegEnable(port_1_read_0, io.read.fire) 188afed18b5SJenius 189afed18b5SJenius val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1)) 190afed18b5SJenius val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1)) 191afed18b5SJenius val bank_idx = Seq(bank_0_idx, bank_1_idx) 192afed18b5SJenius 193afed18b5SJenius val write_bank_0 = io.write.valid && !io.write.bits.bankIdx 194afed18b5SJenius val write_bank_1 = io.write.valid && io.write.bits.bankIdx 1951d8f4dcbSJay 1961d8f4dcbSJay val write_meta_bits = Wire(UInt(metaEntryBits.W)) 1971d8f4dcbSJay 198afed18b5SJenius val tagArrays = (0 until 2) map { bank => 199afed18b5SJenius val tagArray = Module(new SRAMTemplate( 2001d8f4dcbSJay UInt(metaEntryBits.W), 201afed18b5SJenius set=nSets/2, 202afed18b5SJenius way=nWays, 203afed18b5SJenius shouldReset = true, 204afed18b5SJenius holdRead = true, 205afed18b5SJenius singlePort = true 2061d8f4dcbSJay )) 2071d8f4dcbSJay 208afed18b5SJenius //meta connection 209afed18b5SJenius if(bank == 0) { 210afed18b5SJenius tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0 211afed18b5SJenius tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1)) 212afed18b5SJenius tagArray.io.w.req.valid := write_bank_0 213afed18b5SJenius tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 214afed18b5SJenius } 215afed18b5SJenius else { 216afed18b5SJenius tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1 217afed18b5SJenius tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1)) 218afed18b5SJenius tagArray.io.w.req.valid := write_bank_1 219afed18b5SJenius tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 220afed18b5SJenius } 2211d8f4dcbSJay 2221d8f4dcbSJay tagArray 2231d8f4dcbSJay } 224b37bce8eSJinYue 225935edac4STang Haojin val read_set_idx_next = RegEnable(io.read.bits.vSetIdx, io.read.fire) 2269442775eSguohongyu val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W)))) 22760672d5eSguohongyu val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool()))) 22860672d5eSguohongyu // valid read 22960672d5eSguohongyu (0 until PortNumber).foreach( i => 23060672d5eSguohongyu (0 until nWays).foreach( way => 23160672d5eSguohongyu valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i)) 23260672d5eSguohongyu )) 23360672d5eSguohongyu io.readResp.entryValid := valid_metas 23460672d5eSguohongyu 2352a6078bfSguohongyu io.read.ready := !io.write.valid && !io.fencei && tagArrays.map(_.io.r.req.ready).reduce(_&&_) 236afed18b5SJenius 237afed18b5SJenius //Parity Decode 2381d8f4dcbSJay val read_metas = Wire(Vec(2,Vec(nWays,new ICacheMetadata()))) 239afed18b5SJenius for((tagArray,i) <- tagArrays.zipWithIndex){ 240afed18b5SJenius val read_meta_bits = tagArray.io.r.resp.asTypeOf(Vec(nWays,UInt(metaEntryBits.W))) 2411d8f4dcbSJay val read_meta_decoded = read_meta_bits.map{ way_bits => cacheParams.tagCode.decode(way_bits)} 2421d8f4dcbSJay val read_meta_wrong = read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.error} 2431d8f4dcbSJay val read_meta_corrected = VecInit(read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.corrected}) 244afed18b5SJenius read_metas(i) := read_meta_corrected.asTypeOf(Vec(nWays,new ICacheMetadata())) 245afed18b5SJenius (0 until nWays).map{ w => io.readResp.errors(i)(w) := RegNext(read_meta_wrong(w)) && RegNext(RegNext(io.read.fire))} 2461d8f4dcbSJay } 247afed18b5SJenius 248afed18b5SJenius //Parity Encode 249afed18b5SJenius val write = io.write.bits 2504da04e5bSguohongyu write_meta_bits := cacheParams.tagCode.encode(ICacheMetadata(tag = write.phyTag).asUInt) 251afed18b5SJenius 25260672d5eSguohongyu // valid write 25360672d5eSguohongyu val way_num = OHToUInt(io.write.bits.waymask) 25460672d5eSguohongyu when (io.write.valid) { 2559442775eSguohongyu valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B) 25660672d5eSguohongyu } 2571d8f4dcbSJay 2589442775eSguohongyu XSPerfAccumulate("meta_refill_num", io.write.valid) 2599442775eSguohongyu 2601d8f4dcbSJay io.readResp.metaData <> DontCare 2611d8f4dcbSJay when(port_0_read_0_reg){ 2621d8f4dcbSJay io.readResp.metaData(0) := read_metas(0) 2631d8f4dcbSJay }.elsewhen(port_0_read_1_reg){ 2641d8f4dcbSJay io.readResp.metaData(0) := read_metas(1) 2651d8f4dcbSJay } 2661d8f4dcbSJay 2671d8f4dcbSJay when(port_1_read_0_reg){ 2681d8f4dcbSJay io.readResp.metaData(1) := read_metas(0) 2691d8f4dcbSJay }.elsewhen(port_1_read_1_reg){ 2701d8f4dcbSJay io.readResp.metaData(1) := read_metas(1) 2711d8f4dcbSJay } 2721d8f4dcbSJay 273afed18b5SJenius 2740c26d810Sguohongyu io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid 2751d8f4dcbSJay // deal with customized cache op 2761d8f4dcbSJay require(nWays <= 32) 2771d8f4dcbSJay io.cacheOp.resp.bits := DontCare 2781d8f4dcbSJay val cacheOpShouldResp = WireInit(false.B) 2791d8f4dcbSJay when(io.cacheOp.req.valid){ 2801d8f4dcbSJay when( 2811d8f4dcbSJay CacheInstrucion.isReadTag(io.cacheOp.req.bits.opCode) || 2821d8f4dcbSJay CacheInstrucion.isReadTagECC(io.cacheOp.req.bits.opCode) 2831d8f4dcbSJay ){ 2841d8f4dcbSJay for (i <- 0 until 2) { 285afed18b5SJenius tagArrays(i).io.r.req.valid := true.B 286afed18b5SJenius tagArrays(i).io.r.req.bits.apply(setIdx = io.cacheOp.req.bits.index) 2871d8f4dcbSJay } 2881d8f4dcbSJay cacheOpShouldResp := true.B 2891d8f4dcbSJay } 290afed18b5SJenius when(CacheInstrucion.isWriteTag(io.cacheOp.req.bits.opCode)){ 2911d8f4dcbSJay for (i <- 0 until 2) { 292afed18b5SJenius tagArrays(i).io.w.req.valid := true.B 293afed18b5SJenius tagArrays(i).io.w.req.bits.apply( 294afed18b5SJenius data = io.cacheOp.req.bits.write_tag_low, 295afed18b5SJenius setIdx = io.cacheOp.req.bits.index, 296afed18b5SJenius waymask = UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)) 297afed18b5SJenius ) 2981d8f4dcbSJay } 2991d8f4dcbSJay cacheOpShouldResp := true.B 3001d8f4dcbSJay } 301afed18b5SJenius // TODO 302afed18b5SJenius // when(CacheInstrucion.isWriteTagECC(io.cacheOp.req.bits.opCode)){ 303afed18b5SJenius // for (i <- 0 until readPorts) { 304afed18b5SJenius // array(i).io.ecc_write.valid := true.B 305afed18b5SJenius // array(i).io.ecc_write.bits.idx := io.cacheOp.req.bits.index 306afed18b5SJenius // array(i).io.ecc_write.bits.way_en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)) 307afed18b5SJenius // array(i).io.ecc_write.bits.ecc := io.cacheOp.req.bits.write_tag_ecc 308afed18b5SJenius // } 309afed18b5SJenius // cacheOpShouldResp := true.B 310afed18b5SJenius // } 3111d8f4dcbSJay } 312afed18b5SJenius io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp) 313afed18b5SJenius io.cacheOp.resp.bits.read_tag_low := Mux(io.cacheOp.resp.valid, 314afed18b5SJenius tagArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(tagBits.W)))(io.cacheOp.req.bits.wayNum), 315afed18b5SJenius 0.U 3161d8f4dcbSJay ) 317afed18b5SJenius io.cacheOp.resp.bits.read_tag_ecc := DontCare // TODO 318afed18b5SJenius // TODO: deal with duplicated array 3192a6078bfSguohongyu 3202a6078bfSguohongyu // fencei logic : reset valid_array 3212a6078bfSguohongyu when (io.fencei) { 3222a6078bfSguohongyu (0 until nWays).foreach( way => 3232a6078bfSguohongyu valid_array(way) := 0.U 3242a6078bfSguohongyu ) 3252a6078bfSguohongyu } 3261d8f4dcbSJay} 3271d8f4dcbSJay 3281d8f4dcbSJay 329afed18b5SJenius 3301d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray 3311d8f4dcbSJay{ 332b37bce8eSJinYue 333b37bce8eSJinYue def getECCFromEncUnit(encUnit: UInt) = { 334b37bce8eSJinYue require(encUnit.getWidth == encDataUnitBits) 335e5f1252bSGuokai Chen if (encDataUnitBits == dataCodeUnit) { 336e5f1252bSGuokai Chen 0.U.asTypeOf(UInt(1.W)) 337e5f1252bSGuokai Chen } else { 338b37bce8eSJinYue encUnit(encDataUnitBits - 1, dataCodeUnit) 339b37bce8eSJinYue } 340e5f1252bSGuokai Chen } 341b37bce8eSJinYue 342b37bce8eSJinYue def getECCFromBlock(cacheblock: UInt) = { 343b37bce8eSJinYue // require(cacheblock.getWidth == blockBits) 344b37bce8eSJinYue VecInit((0 until dataCodeUnitNum).map { w => 345b37bce8eSJinYue val unit = cacheblock(dataCodeUnit * (w + 1) - 1, dataCodeUnit * w) 346b37bce8eSJinYue getECCFromEncUnit(cacheParams.dataCode.encode(unit)) 347b37bce8eSJinYue }) 348b37bce8eSJinYue } 349b37bce8eSJinYue 3501d8f4dcbSJay val io=IO{new Bundle{ 3511d8f4dcbSJay val write = Flipped(DecoupledIO(new ICacheDataWriteBundle)) 352adc7b752SJenius val read = Flipped(DecoupledIO(Vec(partWayNum, new ICacheReadBundle))) 3531d8f4dcbSJay val readResp = Output(new ICacheDataRespBundle) 354026615fcSWilliam Wang val cacheOp = Flipped(new L1CacheInnerOpIO) // customized cache op port 3551d8f4dcbSJay }} 3561d8f4dcbSJay 357b37bce8eSJinYue val write_data_bits = Wire(UInt(blockBits.W)) 3581d8f4dcbSJay 359935edac4STang Haojin val port_0_read_0_reg = RegEnable(io.read.valid && io.read.bits.head.port_0_read_0, io.read.fire) 360935edac4STang Haojin val port_0_read_1_reg = RegEnable(io.read.valid && io.read.bits.head.port_0_read_1, io.read.fire) 361935edac4STang Haojin val port_1_read_1_reg = RegEnable(io.read.valid && io.read.bits.head.port_1_read_1, io.read.fire) 362935edac4STang Haojin val port_1_read_0_reg = RegEnable(io.read.valid && io.read.bits.head.port_1_read_0, io.read.fire) 363adc7b752SJenius 364adc7b752SJenius val bank_0_idx_vec = io.read.bits.map(copy => Mux(io.read.valid && copy.port_0_read_0, copy.vSetIdx(0), copy.vSetIdx(1))) 365adc7b752SJenius val bank_1_idx_vec = io.read.bits.map(copy => Mux(io.read.valid && copy.port_0_read_1, copy.vSetIdx(0), copy.vSetIdx(1))) 366adc7b752SJenius 367adc7b752SJenius val dataArrays = (0 until partWayNum).map{ i => 368adc7b752SJenius val dataArray = Module(new ICachePartWayArray( 369b37bce8eSJinYue UInt(blockBits.W), 370adc7b752SJenius pWay, 3711d8f4dcbSJay )) 3721d8f4dcbSJay 373adc7b752SJenius dataArray.io.read.req(0).valid := io.read.bits(i).read_bank_0 && io.read.valid 374adc7b752SJenius dataArray.io.read.req(0).bits.ridx := bank_0_idx_vec(i)(highestIdxBit,1) 375adc7b752SJenius dataArray.io.read.req(1).valid := io.read.bits(i).read_bank_1 && io.read.valid 376adc7b752SJenius dataArray.io.read.req(1).bits.ridx := bank_1_idx_vec(i)(highestIdxBit,1) 377adc7b752SJenius 378adc7b752SJenius 379adc7b752SJenius dataArray.io.write.valid := io.write.valid 380adc7b752SJenius dataArray.io.write.bits.wdata := write_data_bits 381adc7b752SJenius dataArray.io.write.bits.widx := io.write.bits.virIdx(highestIdxBit,1) 382adc7b752SJenius dataArray.io.write.bits.wbankidx := io.write.bits.bankIdx 383adc7b752SJenius dataArray.io.write.bits.wmask := io.write.bits.waymask.asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i) 3841d8f4dcbSJay 3851d8f4dcbSJay dataArray 3861d8f4dcbSJay } 3871d8f4dcbSJay 388adc7b752SJenius val read_datas = Wire(Vec(2,Vec(nWays,UInt(blockBits.W) ))) 389adc7b752SJenius 390adc7b752SJenius (0 until PortNumber).map { port => 391adc7b752SJenius (0 until nWays).map { w => 392adc7b752SJenius read_datas(port)(w) := dataArrays(w / pWay).io.read.resp.rdata(port).asTypeOf(Vec(pWay, UInt(blockBits.W)))(w % pWay) 393adc7b752SJenius } 394adc7b752SJenius } 395adc7b752SJenius 396adc7b752SJenius io.readResp.datas(0) := Mux( port_0_read_1_reg, read_datas(1) , read_datas(0)) 397adc7b752SJenius io.readResp.datas(1) := Mux( port_1_read_0_reg, read_datas(0) , read_datas(1)) 398adc7b752SJenius 399adc7b752SJenius val write_data_code = Wire(UInt(dataCodeEntryBits.W)) 400afed18b5SJenius val write_bank_0 = WireInit(io.write.valid && !io.write.bits.bankIdx) 401afed18b5SJenius val write_bank_1 = WireInit(io.write.valid && io.write.bits.bankIdx) 402adc7b752SJenius 403afed18b5SJenius val bank_0_idx = bank_0_idx_vec.last 404afed18b5SJenius val bank_1_idx = bank_1_idx_vec.last 405afed18b5SJenius 406afed18b5SJenius val codeArrays = (0 until 2) map { i => 407afed18b5SJenius val codeArray = Module(new SRAMTemplate( 408b37bce8eSJinYue UInt(dataCodeEntryBits.W), 409afed18b5SJenius set=nSets/2, 410afed18b5SJenius way=nWays, 411afed18b5SJenius shouldReset = true, 412afed18b5SJenius holdRead = true, 413afed18b5SJenius singlePort = true 414b37bce8eSJinYue )) 415b37bce8eSJinYue 416afed18b5SJenius if(i == 0) { 417afed18b5SJenius codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_0 418afed18b5SJenius codeArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1)) 419afed18b5SJenius codeArray.io.w.req.valid := write_bank_0 420afed18b5SJenius codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 421afed18b5SJenius } 422afed18b5SJenius else { 423afed18b5SJenius codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_1 424afed18b5SJenius codeArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1)) 425afed18b5SJenius codeArray.io.w.req.valid := write_bank_1 426afed18b5SJenius codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 427afed18b5SJenius } 428b37bce8eSJinYue 429b37bce8eSJinYue codeArray 430b37bce8eSJinYue } 431afed18b5SJenius 432adc7b752SJenius io.read.ready := !io.write.valid && 433adc7b752SJenius dataArrays.map(_.io.read.req.map(_.ready).reduce(_&&_)).reduce(_&&_) && 434afed18b5SJenius codeArrays.map(_.io.r.req.ready).reduce(_ && _) 43519d62fa1SJenius 4361d8f4dcbSJay //Parity Decode 437b37bce8eSJinYue val read_codes = Wire(Vec(2,Vec(nWays,UInt(dataCodeEntryBits.W) ))) 438afed18b5SJenius for(((dataArray,codeArray),i) <- dataArrays.zip(codeArrays).zipWithIndex){ 439afed18b5SJenius read_codes(i) := codeArray.io.r.resp.asTypeOf(Vec(nWays,UInt(dataCodeEntryBits.W))) 440adc7b752SJenius } 44179b191f7SJay 4421d8f4dcbSJay //Parity Encode 4431d8f4dcbSJay val write = io.write.bits 444b37bce8eSJinYue val write_data = WireInit(write.data) 445b37bce8eSJinYue write_data_code := getECCFromBlock(write_data).asUInt 446b37bce8eSJinYue write_data_bits := write_data 4471d8f4dcbSJay 44879b191f7SJay io.readResp.codes(0) := Mux( port_0_read_1_reg, read_codes(1) , read_codes(0)) 44979b191f7SJay io.readResp.codes(1) := Mux( port_1_read_0_reg, read_codes(0) , read_codes(1)) 4501d8f4dcbSJay 4511d8f4dcbSJay io.write.ready := true.B 4521d8f4dcbSJay 4531d8f4dcbSJay // deal with customized cache op 4541d8f4dcbSJay require(nWays <= 32) 4551d8f4dcbSJay io.cacheOp.resp.bits := DontCare 456adc7b752SJenius io.cacheOp.resp.valid := false.B 4571d8f4dcbSJay val cacheOpShouldResp = WireInit(false.B) 4581e0378c2SJenius val dataresp = Wire(Vec(nWays,UInt(blockBits.W) )) 4591e0378c2SJenius dataresp := DontCare 4601d8f4dcbSJay when(io.cacheOp.req.valid){ 4611d8f4dcbSJay when( 462adc7b752SJenius CacheInstrucion.isReadData(io.cacheOp.req.bits.opCode) 4631d8f4dcbSJay ){ 4641e0378c2SJenius for (i <- 0 until partWayNum) { 4651e0378c2SJenius dataArrays(i).io.read.req.zipWithIndex.map{ case(port,i) => 4661e0378c2SJenius if(i ==0) port.valid := !io.cacheOp.req.bits.bank_num(0) 4671e0378c2SJenius else port.valid := io.cacheOp.req.bits.bank_num(0) 468adc7b752SJenius port.bits.ridx := io.cacheOp.req.bits.index(highestIdxBit,1) 469adc7b752SJenius } 470adc7b752SJenius } 471935edac4STang Haojin cacheOpShouldResp := dataArrays.head.io.read.req.map(_.fire).reduce(_||_) 4721e0378c2SJenius dataresp :=Mux(io.cacheOp.req.bits.bank_num(0).asBool, read_datas(1), read_datas(0)) 473adc7b752SJenius } 474adc7b752SJenius when(CacheInstrucion.isWriteData(io.cacheOp.req.bits.opCode)){ 4751e0378c2SJenius for (i <- 0 until partWayNum) { 476adc7b752SJenius dataArrays(i).io.write.valid := true.B 477adc7b752SJenius dataArrays(i).io.write.bits.wdata := io.cacheOp.req.bits.write_data_vec.asTypeOf(write_data.cloneType) 4781e0378c2SJenius dataArrays(i).io.write.bits.wbankidx := io.cacheOp.req.bits.bank_num(0) 479adc7b752SJenius dataArrays(i).io.write.bits.widx := io.cacheOp.req.bits.index(highestIdxBit,1) 480adc7b752SJenius dataArrays(i).io.write.bits.wmask := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)).asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i) 481adc7b752SJenius } 482adc7b752SJenius cacheOpShouldResp := true.B 483adc7b752SJenius } 484adc7b752SJenius } 4851e0378c2SJenius 4861e0378c2SJenius io.cacheOp.resp.valid := RegNext(cacheOpShouldResp) 4871e0378c2SJenius val numICacheLineWords = blockBits / 64 4881e0378c2SJenius require(blockBits >= 64 && isPow2(blockBits)) 4891e0378c2SJenius for (wordIndex <- 0 until numICacheLineWords) { 4901e0378c2SJenius io.cacheOp.resp.bits.read_data_vec(wordIndex) := dataresp(io.cacheOp.req.bits.wayNum(4, 0))(64*(wordIndex+1)-1, 64*wordIndex) 4911e0378c2SJenius } 4921e0378c2SJenius 4931d8f4dcbSJay} 4941d8f4dcbSJay 4951d8f4dcbSJay 4961d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle 4971d8f4dcbSJay{ 49841cb8b61SJenius val hartId = Input(UInt(8.W)) 4997052722fSJay val prefetch = Flipped(new FtqPrefechBundle) 5001d8f4dcbSJay val stop = Input(Bool()) 501c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 50250780602SJenius val toIFU = Output(Bool()) 5030c26d810Sguohongyu val pmp = Vec(PortNumber + prefetchPipeNum, new ICachePMPBundle) 5040c26d810Sguohongyu val itlb = Vec(PortNumber + prefetchPipeNum, new TlbRequestIO) 5051d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 50658dbdfc2SJay val error = new L1CacheErrorInfo 507ecccf78fSJay /* Cache Instruction */ 508ecccf78fSJay val csr = new L1CacheToCsrIO 509ecccf78fSJay /* CSR control signal */ 510ecccf78fSJay val csr_pf_enable = Input(Bool()) 511ecccf78fSJay val csr_parity_enable = Input(Bool()) 5122a6078bfSguohongyu val fencei = Input(Bool()) 5131d8f4dcbSJay} 5141d8f4dcbSJay 5151d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters { 51695e60e55STang Haojin override def shouldBeInlined: Boolean = false 5171d8f4dcbSJay 5181d8f4dcbSJay val clientParameters = TLMasterPortParameters.v1( 5191d8f4dcbSJay Seq(TLMasterParameters.v1( 5201d8f4dcbSJay name = "icache", 52158c354d0Sssszwic sourceId = IdRange(0, cacheParams.nMissEntries + 1), 5221d8f4dcbSJay )), 5231d8f4dcbSJay requestFields = cacheParams.reqFields, 5241d8f4dcbSJay echoFields = cacheParams.echoFields 5251d8f4dcbSJay ) 5261d8f4dcbSJay 5271d8f4dcbSJay val clientNode = TLClientNode(Seq(clientParameters)) 5281d8f4dcbSJay 5291d8f4dcbSJay lazy val module = new ICacheImp(this) 5301d8f4dcbSJay} 5311d8f4dcbSJay 5321ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents { 5331d8f4dcbSJay val io = IO(new ICacheIO) 5341d8f4dcbSJay 5357052722fSJay println("ICache:") 5367052722fSJay println(" ICacheSets: " + cacheParams.nSets) 5377052722fSJay println(" ICacheWays: " + cacheParams.nWays) 5387052722fSJay println(" ICacheBanks: " + PortNumber) 53958c354d0Sssszwic 54058c354d0Sssszwic println(" enableICachePrefetch: " + cacheParams.enableICachePrefetch) 54158c354d0Sssszwic println(" prefetchToL1: " + cacheParams.prefetchToL1) 54234f9624dSguohongyu println(" prefetchPipeNum: " + cacheParams.prefetchPipeNum) 54358c354d0Sssszwic println(" nPrefetchEntries: " + cacheParams.nPrefetchEntries) 54458c354d0Sssszwic println(" nPrefBufferEntries: " + cacheParams.nPrefBufferEntries) 54558c354d0Sssszwic println(" maxIPFMoveConf: " + cacheParams.maxIPFMoveConf) 5467052722fSJay 5471d8f4dcbSJay val (bus, edge) = outer.clientNode.out.head 5481d8f4dcbSJay 5491d8f4dcbSJay val metaArray = Module(new ICacheMetaArray) 5501d8f4dcbSJay val dataArray = Module(new ICacheDataArray) 551*9de78046Sssszwic val prefetchMetaArray = Module(new ICacheMetaArrayNoBanked) 5522a25dbb4SJay val mainPipe = Module(new ICacheMainPipe) 5531d8f4dcbSJay val missUnit = Module(new ICacheMissUnit(edge)) 554cb6e5d3cSssszwic val fdipPrefetch = Module(new FDIPPrefetch(edge)) 5551d8f4dcbSJay 556cb6e5d3cSssszwic fdipPrefetch.io.hartId := io.hartId 557cb6e5d3cSssszwic fdipPrefetch.io.fencei := io.fencei 558cb6e5d3cSssszwic fdipPrefetch.io.ftqReq <> io.prefetch 559*9de78046Sssszwic fdipPrefetch.io.metaReadReq <> prefetchMetaArray.io.read 560*9de78046Sssszwic fdipPrefetch.io.metaReadResp <> prefetchMetaArray.io.readResp 56158c354d0Sssszwic fdipPrefetch.io.ICacheMissUnitInfo <> missUnit.io.ICacheMissUnitInfo 56258c354d0Sssszwic fdipPrefetch.io.ICacheMainPipeInfo <> mainPipe.io.ICacheMainPipeInfo 563cb6e5d3cSssszwic fdipPrefetch.io.IPFBufferRead <> mainPipe.io.IPFBufferRead 564cb6e5d3cSssszwic fdipPrefetch.io.IPFReplacer <> mainPipe.io.IPFReplacer 565cb6e5d3cSssszwic fdipPrefetch.io.PIQRead <> mainPipe.io.PIQRead 56658c354d0Sssszwic fdipPrefetch.io.metaWrite <> DontCare 56758c354d0Sssszwic fdipPrefetch.io.dataWrite <> DontCare 568cb6e5d3cSssszwic 569cb6e5d3cSssszwic // Meta Array. Priority: missUnit > fdipPrefetch 57058c354d0Sssszwic if (prefetchToL1) { 571b1ded4e8Sguohongyu val meta_write_arb = Module(new Arbiter(new ICacheMetaWriteBundle(), 2)) 5729442775eSguohongyu meta_write_arb.io.in(0) <> missUnit.io.meta_write 573cb6e5d3cSssszwic meta_write_arb.io.in(1) <> fdipPrefetch.io.metaWrite 574cb6e5d3cSssszwic meta_write_arb.io.out <> metaArray.io.write 57558c354d0Sssszwic // prefetch Meta Array. Connect meta_write_arb to ensure the data is same as metaArray 57658c354d0Sssszwic prefetchMetaArray.io.write <> meta_write_arb.io.out 57758c354d0Sssszwic } else { 57858c354d0Sssszwic missUnit.io.meta_write <> metaArray.io.write 57958c354d0Sssszwic missUnit.io.meta_write <> prefetchMetaArray.io.write 58058c354d0Sssszwic // ensure together wirte to metaArray and prefetchMetaArray 58158c354d0Sssszwic missUnit.io.meta_write.ready := metaArray.io.write.ready && prefetchMetaArray.io.write.ready 58258c354d0Sssszwic } 583cb6e5d3cSssszwic 584cb6e5d3cSssszwic // Data Array. Priority: missUnit > fdipPrefetch 58558c354d0Sssszwic if (prefetchToL1) { 586cb6e5d3cSssszwic val data_write_arb = Module(new Arbiter(new ICacheDataWriteBundle(), 2)) 587b1ded4e8Sguohongyu data_write_arb.io.in(0) <> missUnit.io.data_write 588cb6e5d3cSssszwic data_write_arb.io.in(1) <> fdipPrefetch.io.dataWrite 589cb6e5d3cSssszwic data_write_arb.io.out <> dataArray.io.write 59058c354d0Sssszwic } else { 59158c354d0Sssszwic missUnit.io.data_write <> dataArray.io.write 59258c354d0Sssszwic } 593fd16c454SJenius 594cb6e5d3cSssszwic mainPipe.io.dataArray.toIData <> dataArray.io.read 595cb6e5d3cSssszwic mainPipe.io.dataArray.fromIData <> dataArray.io.readResp 596cb6e5d3cSssszwic mainPipe.io.metaArray.toIMeta <> metaArray.io.read 597cb6e5d3cSssszwic mainPipe.io.metaArray.fromIMeta <> metaArray.io.readResp 598cb6e5d3cSssszwic mainPipe.io.metaArray.fromIMeta <> metaArray.io.readResp 599cb6e5d3cSssszwic mainPipe.io.respStall := io.stop 600ecccf78fSJay mainPipe.io.csr_parity_enable := io.csr_parity_enable 601cb6e5d3cSssszwic mainPipe.io.hartId := io.hartId 6027052722fSJay 60361e1db30SJay io.pmp(0) <> mainPipe.io.pmp(0) 60461e1db30SJay io.pmp(1) <> mainPipe.io.pmp(1) 605cb6e5d3cSssszwic io.pmp(2) <> fdipPrefetch.io.pmp 6067052722fSJay 60791df15e5SJay io.itlb(0) <> mainPipe.io.itlb(0) 6087052722fSJay io.itlb(1) <> mainPipe.io.itlb(1) 609cb6e5d3cSssszwic io.itlb(2) <> fdipPrefetch.io.iTLBInter 6107052722fSJay 611cb6e5d3cSssszwic //notify IFU that Icache pipeline is available 612cb6e5d3cSssszwic io.toIFU := mainPipe.io.fetch.req.ready 613cb6e5d3cSssszwic io.perfInfo := mainPipe.io.perfInfo 6141d8f4dcbSJay 615c5c5edaeSJenius io.fetch.resp <> mainPipe.io.fetch.resp 616d2b20d1aSTang Haojin io.fetch.topdownIcacheMiss := mainPipe.io.fetch.topdownIcacheMiss 617d2b20d1aSTang Haojin io.fetch.topdownItlbMiss := mainPipe.io.fetch.topdownItlbMiss 618c5c5edaeSJenius 619c5c5edaeSJenius for(i <- 0 until PortNumber){ 6202a25dbb4SJay missUnit.io.req(i) <> mainPipe.io.mshr(i).toMSHR 6212a25dbb4SJay mainPipe.io.mshr(i).fromMSHR <> missUnit.io.resp(i) 6221d8f4dcbSJay } 6231d8f4dcbSJay 62441cb8b61SJenius missUnit.io.hartId := io.hartId 625cb6e5d3cSssszwic missUnit.io.fencei := io.fencei 626cb6e5d3cSssszwic missUnit.io.fdip_acquire <> fdipPrefetch.io.mem_acquire 627cb6e5d3cSssszwic missUnit.io.fdip_grant <> fdipPrefetch.io.mem_grant 62800240ba6SJay 6291d8f4dcbSJay bus.b.ready := false.B 6301d8f4dcbSJay bus.c.valid := false.B 6311d8f4dcbSJay bus.c.bits := DontCare 6321d8f4dcbSJay bus.e.valid := false.B 6331d8f4dcbSJay bus.e.bits := DontCare 6341d8f4dcbSJay 6351d8f4dcbSJay bus.a <> missUnit.io.mem_acquire 6361d8f4dcbSJay 6371d8f4dcbSJay // connect bus d 6381d8f4dcbSJay missUnit.io.mem_grant.valid := false.B 6391d8f4dcbSJay missUnit.io.mem_grant.bits := DontCare 6401d8f4dcbSJay 64158dbdfc2SJay //Parity error port 6424da04e5bSguohongyu val errors = mainPipe.io.errors 6430f59c834SWilliam Wang io.error <> RegNext(Mux1H(errors.map(e => e.valid -> e))) 64458dbdfc2SJay 6452a25dbb4SJay 6464da04e5bSguohongyu mainPipe.io.fetch.req <> io.fetch.req 6471d8f4dcbSJay bus.d.ready := false.B 6481d8f4dcbSJay missUnit.io.mem_grant <> bus.d 6491d8f4dcbSJay 6502a6078bfSguohongyu // fencei connect 6512a6078bfSguohongyu metaArray.io.fencei := io.fencei 652cb6e5d3cSssszwic prefetchMetaArray.io.fencei := io.fencei 6532a6078bfSguohongyu 6541d8f4dcbSJay val perfEvents = Seq( 6551d8f4dcbSJay ("icache_miss_cnt ", false.B), 6561d8f4dcbSJay ("icache_miss_penty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)), 6571d8f4dcbSJay ) 6581ca0e4f3SYinan Xu generatePerfEvent() 6591d8f4dcbSJay 6601d8f4dcbSJay // Customized csr cache op support 6611d8f4dcbSJay val cacheOpDecoder = Module(new CSRCacheOpDecoder("icache", CacheInstrucion.COP_ID_ICACHE)) 6621d8f4dcbSJay cacheOpDecoder.io.csr <> io.csr 6631d8f4dcbSJay dataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 6641d8f4dcbSJay metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 665cb6e5d3cSssszwic prefetchMetaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 6661d8f4dcbSJay cacheOpDecoder.io.cache.resp.valid := 6671d8f4dcbSJay dataArray.io.cacheOp.resp.valid || 6681d8f4dcbSJay metaArray.io.cacheOp.resp.valid 6691d8f4dcbSJay cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 6701d8f4dcbSJay dataArray.io.cacheOp.resp.valid -> dataArray.io.cacheOp.resp.bits, 6711d8f4dcbSJay metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits, 6721d8f4dcbSJay )) 6739ef181f4SWilliam Wang cacheOpDecoder.io.error := io.error 6741d8f4dcbSJay assert(!((dataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid) > 1.U)) 675adc7b752SJenius} 676adc7b752SJenius 677adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) 678adc7b752SJenius extends ICacheBundle 679adc7b752SJenius{ 680adc7b752SJenius val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{ 681adc7b752SJenius val ridx = UInt((log2Ceil(nSets) - 1).W) 682adc7b752SJenius }))) 683adc7b752SJenius val resp = Output(new Bundle{ 684adc7b752SJenius val rdata = Vec(PortNumber,Vec(pWay, gen)) 685adc7b752SJenius }) 686adc7b752SJenius} 687adc7b752SJenius 688adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) 689adc7b752SJenius extends ICacheBundle 690adc7b752SJenius{ 691adc7b752SJenius val wdata = gen 692adc7b752SJenius val widx = UInt((log2Ceil(nSets) - 1).W) 693adc7b752SJenius val wbankidx = Bool() 694adc7b752SJenius val wmask = Vec(pWay, Bool()) 695adc7b752SJenius} 696adc7b752SJenius 697adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray 698adc7b752SJenius{ 699adc7b752SJenius 700adc7b752SJenius //including part way data 701adc7b752SJenius val io = IO{new Bundle { 702adc7b752SJenius val read = new ICachePartWayReadBundle(gen,pWay) 703adc7b752SJenius val write = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay))) 704adc7b752SJenius }} 705adc7b752SJenius 706adc7b752SJenius io.read.req.map(_.ready := !io.write.valid) 707adc7b752SJenius 708adc7b752SJenius val srams = (0 until PortNumber) map { bank => 709adc7b752SJenius val sramBank = Module(new SRAMTemplate( 710adc7b752SJenius gen, 711adc7b752SJenius set=nSets/2, 712adc7b752SJenius way=pWay, 713adc7b752SJenius shouldReset = true, 714adc7b752SJenius holdRead = true, 715adc7b752SJenius singlePort = true 716adc7b752SJenius )) 717adc7b752SJenius 718adc7b752SJenius sramBank.io.r.req.valid := io.read.req(bank).valid 719adc7b752SJenius sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx) 720adc7b752SJenius 721adc7b752SJenius if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx 722adc7b752SJenius else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx 723935edac4STang Haojin sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt) 724adc7b752SJenius 725adc7b752SJenius sramBank 726adc7b752SJenius } 727adc7b752SJenius 728adc7b752SJenius io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_)) 729adc7b752SJenius 730adc7b752SJenius io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen)))) 731adc7b752SJenius 7321d8f4dcbSJay} 733