xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision 9442775e76f42430533c14be9146cf92cbdfb566)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage  xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters
201d8f4dcbSJayimport chisel3._
21adc7b752SJeniusimport chisel3.util.{DecoupledIO, _}
221d8f4dcbSJayimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
231d8f4dcbSJayimport freechips.rocketchip.tilelink._
241d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
257052722fSJayimport huancun.{AliasField, DirtyField, PreferCacheField, PrefetchField}
261d8f4dcbSJayimport xiangshan._
271d8f4dcbSJayimport xiangshan.frontend._
281d8f4dcbSJayimport xiangshan.cache._
293c02ee8fSwakafaimport utils._
303c02ee8fSwakafaimport utility._
317052722fSJayimport xiangshan.backend.fu.PMPReqBundle
32f1fe8698SLemoverimport xiangshan.cache.mmu.{TlbRequestIO, TlbReq}
331d8f4dcbSJay
341d8f4dcbSJaycase class ICacheParameters(
351d8f4dcbSJay    nSets: Int = 256,
361d8f4dcbSJay    nWays: Int = 8,
371d8f4dcbSJay    rowBits: Int = 64,
381d8f4dcbSJay    nTLBEntries: Int = 32,
391d8f4dcbSJay    tagECC: Option[String] = None,
401d8f4dcbSJay    dataECC: Option[String] = None,
411d8f4dcbSJay    replacer: Option[String] = Some("random"),
421d8f4dcbSJay    nMissEntries: Int = 2,
4300240ba6SJay    nReleaseEntries: Int = 1,
441d8f4dcbSJay    nProbeEntries: Int = 2,
457052722fSJay    nPrefetchEntries: Int = 4,
467052722fSJay    hasPrefetch: Boolean = false,
471d8f4dcbSJay    nMMIOs: Int = 1,
481d8f4dcbSJay    blockBytes: Int = 64
491d8f4dcbSJay)extends L1CacheParameters {
501d8f4dcbSJay
511d8f4dcbSJay  val setBytes = nSets * blockBytes
521d8f4dcbSJay  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
531d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
541d8f4dcbSJay    PrefetchField(),
551d8f4dcbSJay    PreferCacheField()
561d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
571d8f4dcbSJay  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
581d8f4dcbSJay  def tagCode: Code = Code.fromString(tagECC)
591d8f4dcbSJay  def dataCode: Code = Code.fromString(dataECC)
601d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets)
611d8f4dcbSJay}
621d8f4dcbSJay
631d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{
641d8f4dcbSJay  val cacheParams = icacheParameters
6542cfa32cSJinYue  val dataCodeUnit = 16
66b37bce8eSJinYue  val dataCodeUnitNum  = blockBits/dataCodeUnit
671d8f4dcbSJay
681d8f4dcbSJay  def highestIdxBit = log2Ceil(nSets) - 1
69b37bce8eSJinYue  def encDataUnitBits   = cacheParams.dataCode.width(dataCodeUnit)
70b37bce8eSJinYue  def dataCodeBits      = encDataUnitBits - dataCodeUnit
71b37bce8eSJinYue  def dataCodeEntryBits = dataCodeBits * dataCodeUnitNum
721d8f4dcbSJay
731d8f4dcbSJay  val ICacheSets = cacheParams.nSets
741d8f4dcbSJay  val ICacheWays = cacheParams.nWays
751d8f4dcbSJay
761d8f4dcbSJay  val ICacheSameVPAddrLength = 12
772a25dbb4SJay  val ReplaceIdWid = 5
781d8f4dcbSJay
791d8f4dcbSJay  val ICacheWordOffset = 0
801d8f4dcbSJay  val ICacheSetOffset = ICacheWordOffset + log2Up(blockBytes)
811d8f4dcbSJay  val ICacheAboveIndexOffset = ICacheSetOffset + log2Up(ICacheSets)
821d8f4dcbSJay  val ICacheTagOffset = ICacheAboveIndexOffset min ICacheSameVPAddrLength
831d8f4dcbSJay
84*9442775eSguohongyu//  def ReplacePipeKey = 0
85*9442775eSguohongyu//  def MainPipeKey = 1
861d8f4dcbSJay  def PortNumber = 2
87*9442775eSguohongyu//  def ProbeKey   = 3
881d8f4dcbSJay
89adc7b752SJenius  def partWayNum = 4
90adc7b752SJenius  def pWay = nWays/partWayNum
91adc7b752SJenius
927052722fSJay  def nPrefetchEntries = cacheParams.nPrefetchEntries
931d8f4dcbSJay
94adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
95adc7b752SJenius
96adc7b752SJenius
972a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
982a25dbb4SJay    val valid  = RegInit(false.B)
992a25dbb4SJay    when(thisFlush)                    {valid  := false.B}
1002a25dbb4SJay      .elsewhen(lastFire && !lastFlush)  {valid  := true.B}
1012a25dbb4SJay      .elsewhen(thisFire)                 {valid  := false.B}
1022a25dbb4SJay    valid
1032a25dbb4SJay  }
1042a25dbb4SJay
1052a25dbb4SJay  def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = {
1062a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1072a25dbb4SJay  }
1082a25dbb4SJay
1091d8f4dcbSJay  require(isPow2(nSets), s"nSets($nSets) must be pow2")
1101d8f4dcbSJay  require(isPow2(nWays), s"nWays($nWays) must be pow2")
1111d8f4dcbSJay}
1121d8f4dcbSJay
1131d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1141d8f4dcbSJay  with HasICacheParameters
1151d8f4dcbSJay
1161d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1171d8f4dcbSJay  with HasICacheParameters
1181d8f4dcbSJay
1191d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1201d8f4dcbSJay  with HasICacheParameters
1211d8f4dcbSJay
1221d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
123*9442775eSguohongyu//  val coh = new ClientMetadata
1241d8f4dcbSJay  val tag = UInt(tagBits.W)
1251d8f4dcbSJay}
1261d8f4dcbSJay
1271d8f4dcbSJayobject ICacheMetadata {
128*9442775eSguohongyu  def apply(tag: Bits/*, coh: ClientMetadata*/)(implicit p: Parameters) = {
129*9442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1301d8f4dcbSJay    meta.tag := tag
131*9442775eSguohongyu//    meta.coh := coh
1321d8f4dcbSJay    meta
1331d8f4dcbSJay  }
1341d8f4dcbSJay}
1351d8f4dcbSJay
1361d8f4dcbSJay
1371d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray
1381d8f4dcbSJay{
139*9442775eSguohongyu  def onReset = ICacheMetadata(0.U/*, ClientMetadata.onReset*/)
1401d8f4dcbSJay  val metaBits = onReset.getWidth
1411d8f4dcbSJay  val metaEntryBits = cacheParams.tagCode.width(metaBits)
1421d8f4dcbSJay
1431d8f4dcbSJay  val io=IO{new Bundle{
1441d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
145afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
1461d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
147026615fcSWilliam Wang    val cacheOp  = Flipped(new L1CacheInnerOpIO) // customized cache op port
1481d8f4dcbSJay  }}
1491d8f4dcbSJay
150afed18b5SJenius  io.read.ready := !io.write.valid
151afed18b5SJenius
152afed18b5SJenius  val port_0_read_0 = io.read.valid  && !io.read.bits.vSetIdx(0)(0)
153afed18b5SJenius  val port_0_read_1 = io.read.valid  &&  io.read.bits.vSetIdx(0)(0)
154afed18b5SJenius  val port_1_read_1  = io.read.valid &&  io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
155afed18b5SJenius  val port_1_read_0  = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
156afed18b5SJenius
157afed18b5SJenius  val port_0_read_0_reg = RegEnable(next = port_0_read_0, enable = io.read.fire())
158afed18b5SJenius  val port_0_read_1_reg = RegEnable(next = port_0_read_1, enable = io.read.fire())
159afed18b5SJenius  val port_1_read_1_reg = RegEnable(next = port_1_read_1, enable = io.read.fire())
160afed18b5SJenius  val port_1_read_0_reg = RegEnable(next = port_1_read_0, enable = io.read.fire())
161afed18b5SJenius
162afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
163afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
164afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
165afed18b5SJenius
166afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
167afed18b5SJenius  val write_bank_1 = io.write.valid &&  io.write.bits.bankIdx
1681d8f4dcbSJay
1691d8f4dcbSJay  val write_meta_bits = Wire(UInt(metaEntryBits.W))
1701d8f4dcbSJay
171afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
172afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
1731d8f4dcbSJay      UInt(metaEntryBits.W),
174afed18b5SJenius      set=nSets/2,
175afed18b5SJenius      way=nWays,
176afed18b5SJenius      shouldReset = true,
177afed18b5SJenius      holdRead = true,
178afed18b5SJenius      singlePort = true
1791d8f4dcbSJay    ))
1801d8f4dcbSJay
181afed18b5SJenius    //meta connection
182afed18b5SJenius    if(bank == 0) {
183afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
184afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
185afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
186afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
187afed18b5SJenius    }
188afed18b5SJenius    else {
189afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
190afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
191afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
192afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
193afed18b5SJenius    }
1941d8f4dcbSJay
1951d8f4dcbSJay    tagArray
1961d8f4dcbSJay  }
197b37bce8eSJinYue
19860672d5eSguohongyu  val read_set_idx_next = RegEnable(next = io.read.bits.vSetIdx, enable = io.read.fire)
199*9442775eSguohongyu  val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
20060672d5eSguohongyu  val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool())))
20160672d5eSguohongyu  // valid read
20260672d5eSguohongyu  (0 until PortNumber).foreach( i =>
20360672d5eSguohongyu    (0 until nWays).foreach( way =>
20460672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
20560672d5eSguohongyu    ))
20660672d5eSguohongyu  io.readResp.entryValid := valid_metas
207*9442775eSguohongyu//  val readIdxNext = RegEnable(next = io.read.bits.vSetIdx, enable = io.read.fire)
208*9442775eSguohongyu//  val validArray = RegInit(0.U((nSets * nWays).W))
209*9442775eSguohongyu//  val validMetas = VecInit((0 until 2).map{ bank =>
210*9442775eSguohongyu//    val validMeta =  Cat((0 until nWays).map{w => validArray( Cat(readIdxNext(bank), w.U(log2Ceil(nWays).W)) )}.reverse).asUInt
211*9442775eSguohongyu//    validMeta
212*9442775eSguohongyu//  })
213*9442775eSguohongyu//  io.readResp.entryValid := validMetas.asTypeOf(Vec(2, Vec(nWays, Bool())))
21460672d5eSguohongyu
215afed18b5SJenius  io.read.ready := !io.write.valid && tagArrays.map(_.io.r.req.ready).reduce(_&&_)
216afed18b5SJenius
217afed18b5SJenius  //Parity Decode
2181d8f4dcbSJay  val read_metas = Wire(Vec(2,Vec(nWays,new ICacheMetadata())))
219afed18b5SJenius  for((tagArray,i) <- tagArrays.zipWithIndex){
220afed18b5SJenius    val read_meta_bits = tagArray.io.r.resp.asTypeOf(Vec(nWays,UInt(metaEntryBits.W)))
2211d8f4dcbSJay    val read_meta_decoded = read_meta_bits.map{ way_bits => cacheParams.tagCode.decode(way_bits)}
2221d8f4dcbSJay    val read_meta_wrong = read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.error}
2231d8f4dcbSJay    val read_meta_corrected = VecInit(read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.corrected})
224afed18b5SJenius    read_metas(i) := read_meta_corrected.asTypeOf(Vec(nWays,new ICacheMetadata()))
225afed18b5SJenius    (0 until nWays).map{ w => io.readResp.errors(i)(w) := RegNext(read_meta_wrong(w)) && RegNext(RegNext(io.read.fire))}
2261d8f4dcbSJay  }
227afed18b5SJenius
228afed18b5SJenius  //Parity Encode
229afed18b5SJenius  val write = io.write.bits
230*9442775eSguohongyu  write_meta_bits := cacheParams.tagCode.encode(ICacheMetadata(tag = write.phyTag/*, coh = write.coh*/).asUInt)
231afed18b5SJenius
23260672d5eSguohongyu//  val wayNum   = OHToUInt(io.write.bits.waymask)
23360672d5eSguohongyu//  val validPtr = Cat(io.write.bits.virIdx, wayNum)
234*9442775eSguohongyu//  when (io.write.valid) {
235*9442775eSguohongyu//    validArray := validArray.bitSet(validPtr, true.B)
236*9442775eSguohongyu//  }
23760672d5eSguohongyu  // valid write
23860672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
23960672d5eSguohongyu  when (io.write.valid) {
240*9442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
24160672d5eSguohongyu  }
2421d8f4dcbSJay
243*9442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
244*9442775eSguohongyu
2451d8f4dcbSJay  io.readResp.metaData <> DontCare
2461d8f4dcbSJay  when(port_0_read_0_reg){
2471d8f4dcbSJay    io.readResp.metaData(0) := read_metas(0)
2481d8f4dcbSJay  }.elsewhen(port_0_read_1_reg){
2491d8f4dcbSJay    io.readResp.metaData(0) := read_metas(1)
2501d8f4dcbSJay  }
2511d8f4dcbSJay
2521d8f4dcbSJay  when(port_1_read_0_reg){
2531d8f4dcbSJay    io.readResp.metaData(1) := read_metas(0)
2541d8f4dcbSJay  }.elsewhen(port_1_read_1_reg){
2551d8f4dcbSJay    io.readResp.metaData(1) := read_metas(1)
2561d8f4dcbSJay  }
2571d8f4dcbSJay
258afed18b5SJenius
2591d8f4dcbSJay  io.write.ready := true.B
2601d8f4dcbSJay  // deal with customized cache op
2611d8f4dcbSJay  require(nWays <= 32)
2621d8f4dcbSJay  io.cacheOp.resp.bits := DontCare
2631d8f4dcbSJay  val cacheOpShouldResp = WireInit(false.B)
2641d8f4dcbSJay  when(io.cacheOp.req.valid){
2651d8f4dcbSJay    when(
2661d8f4dcbSJay      CacheInstrucion.isReadTag(io.cacheOp.req.bits.opCode) ||
2671d8f4dcbSJay      CacheInstrucion.isReadTagECC(io.cacheOp.req.bits.opCode)
2681d8f4dcbSJay    ){
2691d8f4dcbSJay      for (i <- 0 until 2) {
270afed18b5SJenius        tagArrays(i).io.r.req.valid := true.B
271afed18b5SJenius        tagArrays(i).io.r.req.bits.apply(setIdx = io.cacheOp.req.bits.index)
2721d8f4dcbSJay      }
2731d8f4dcbSJay      cacheOpShouldResp := true.B
2741d8f4dcbSJay    }
275afed18b5SJenius    when(CacheInstrucion.isWriteTag(io.cacheOp.req.bits.opCode)){
2761d8f4dcbSJay      for (i <- 0 until 2) {
277afed18b5SJenius        tagArrays(i).io.w.req.valid := true.B
278afed18b5SJenius        tagArrays(i).io.w.req.bits.apply(
279afed18b5SJenius          data = io.cacheOp.req.bits.write_tag_low,
280afed18b5SJenius          setIdx = io.cacheOp.req.bits.index,
281afed18b5SJenius          waymask = UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))
282afed18b5SJenius        )
2831d8f4dcbSJay      }
2841d8f4dcbSJay      cacheOpShouldResp := true.B
2851d8f4dcbSJay    }
286afed18b5SJenius    // TODO
287afed18b5SJenius    // when(CacheInstrucion.isWriteTagECC(io.cacheOp.req.bits.opCode)){
288afed18b5SJenius    //   for (i <- 0 until readPorts) {
289afed18b5SJenius    //     array(i).io.ecc_write.valid := true.B
290afed18b5SJenius    //     array(i).io.ecc_write.bits.idx := io.cacheOp.req.bits.index
291afed18b5SJenius    //     array(i).io.ecc_write.bits.way_en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))
292afed18b5SJenius    //     array(i).io.ecc_write.bits.ecc := io.cacheOp.req.bits.write_tag_ecc
293afed18b5SJenius    //   }
294afed18b5SJenius    //   cacheOpShouldResp := true.B
295afed18b5SJenius    // }
2961d8f4dcbSJay  }
297afed18b5SJenius  io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp)
298afed18b5SJenius  io.cacheOp.resp.bits.read_tag_low := Mux(io.cacheOp.resp.valid,
299afed18b5SJenius    tagArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(tagBits.W)))(io.cacheOp.req.bits.wayNum),
300afed18b5SJenius    0.U
3011d8f4dcbSJay  )
302afed18b5SJenius  io.cacheOp.resp.bits.read_tag_ecc := DontCare // TODO
303afed18b5SJenius  // TODO: deal with duplicated array
3041d8f4dcbSJay}
3051d8f4dcbSJay
3061d8f4dcbSJay
307afed18b5SJenius
3081d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray
3091d8f4dcbSJay{
310b37bce8eSJinYue
311b37bce8eSJinYue  def getECCFromEncUnit(encUnit: UInt) = {
312b37bce8eSJinYue    require(encUnit.getWidth == encDataUnitBits)
313e5f1252bSGuokai Chen    if (encDataUnitBits == dataCodeUnit) {
314e5f1252bSGuokai Chen      0.U.asTypeOf(UInt(1.W))
315e5f1252bSGuokai Chen    } else {
316b37bce8eSJinYue      encUnit(encDataUnitBits - 1, dataCodeUnit)
317b37bce8eSJinYue    }
318e5f1252bSGuokai Chen  }
319b37bce8eSJinYue
320b37bce8eSJinYue  def getECCFromBlock(cacheblock: UInt) = {
321b37bce8eSJinYue    // require(cacheblock.getWidth == blockBits)
322b37bce8eSJinYue    VecInit((0 until dataCodeUnitNum).map { w =>
323b37bce8eSJinYue      val unit = cacheblock(dataCodeUnit * (w + 1) - 1, dataCodeUnit * w)
324b37bce8eSJinYue      getECCFromEncUnit(cacheParams.dataCode.encode(unit))
325b37bce8eSJinYue    })
326b37bce8eSJinYue  }
327b37bce8eSJinYue
3281d8f4dcbSJay  val io=IO{new Bundle{
3291d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheDataWriteBundle))
330adc7b752SJenius    val read     = Flipped(DecoupledIO(Vec(partWayNum, new ICacheReadBundle)))
3311d8f4dcbSJay    val readResp = Output(new ICacheDataRespBundle)
332026615fcSWilliam Wang    val cacheOp  = Flipped(new L1CacheInnerOpIO) // customized cache op port
3331d8f4dcbSJay  }}
3341d8f4dcbSJay
335b37bce8eSJinYue  val write_data_bits = Wire(UInt(blockBits.W))
3361d8f4dcbSJay
337adc7b752SJenius  val port_0_read_0_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_0_read_0, enable = io.read.fire())
338adc7b752SJenius  val port_0_read_1_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_0_read_1, enable = io.read.fire())
339adc7b752SJenius  val port_1_read_1_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_1_read_1, enable = io.read.fire())
340adc7b752SJenius  val port_1_read_0_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_1_read_0, enable = io.read.fire())
341adc7b752SJenius
342adc7b752SJenius  val bank_0_idx_vec = io.read.bits.map(copy =>  Mux(io.read.valid && copy.port_0_read_0, copy.vSetIdx(0), copy.vSetIdx(1)))
343adc7b752SJenius  val bank_1_idx_vec = io.read.bits.map(copy =>  Mux(io.read.valid && copy.port_0_read_1, copy.vSetIdx(0), copy.vSetIdx(1)))
344adc7b752SJenius
345adc7b752SJenius  val dataArrays = (0 until partWayNum).map{ i =>
346adc7b752SJenius    val dataArray = Module(new ICachePartWayArray(
347b37bce8eSJinYue      UInt(blockBits.W),
348adc7b752SJenius      pWay,
3491d8f4dcbSJay    ))
3501d8f4dcbSJay
351adc7b752SJenius    dataArray.io.read.req(0).valid :=  io.read.bits(i).read_bank_0 && io.read.valid
352adc7b752SJenius    dataArray.io.read.req(0).bits.ridx := bank_0_idx_vec(i)(highestIdxBit,1)
353adc7b752SJenius    dataArray.io.read.req(1).valid := io.read.bits(i).read_bank_1 && io.read.valid
354adc7b752SJenius    dataArray.io.read.req(1).bits.ridx := bank_1_idx_vec(i)(highestIdxBit,1)
355adc7b752SJenius
356adc7b752SJenius
357adc7b752SJenius    dataArray.io.write.valid         := io.write.valid
358adc7b752SJenius    dataArray.io.write.bits.wdata    := write_data_bits
359adc7b752SJenius    dataArray.io.write.bits.widx     := io.write.bits.virIdx(highestIdxBit,1)
360adc7b752SJenius    dataArray.io.write.bits.wbankidx := io.write.bits.bankIdx
361adc7b752SJenius    dataArray.io.write.bits.wmask    := io.write.bits.waymask.asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i)
3621d8f4dcbSJay
3631d8f4dcbSJay    dataArray
3641d8f4dcbSJay  }
3651d8f4dcbSJay
366adc7b752SJenius  val read_datas = Wire(Vec(2,Vec(nWays,UInt(blockBits.W) )))
367adc7b752SJenius
368adc7b752SJenius  (0 until PortNumber).map { port =>
369adc7b752SJenius    (0 until nWays).map { w =>
370adc7b752SJenius      read_datas(port)(w) := dataArrays(w / pWay).io.read.resp.rdata(port).asTypeOf(Vec(pWay, UInt(blockBits.W)))(w % pWay)
371adc7b752SJenius    }
372adc7b752SJenius  }
373adc7b752SJenius
374adc7b752SJenius  io.readResp.datas(0) := Mux( port_0_read_1_reg, read_datas(1) , read_datas(0))
375adc7b752SJenius  io.readResp.datas(1) := Mux( port_1_read_0_reg, read_datas(0) , read_datas(1))
376adc7b752SJenius
377adc7b752SJenius
378adc7b752SJenius  val write_data_code = Wire(UInt(dataCodeEntryBits.W))
379afed18b5SJenius  val write_bank_0 = WireInit(io.write.valid && !io.write.bits.bankIdx)
380afed18b5SJenius  val write_bank_1 = WireInit(io.write.valid &&  io.write.bits.bankIdx)
381adc7b752SJenius
382afed18b5SJenius  val bank_0_idx = bank_0_idx_vec.last
383afed18b5SJenius  val bank_1_idx = bank_1_idx_vec.last
384afed18b5SJenius
385afed18b5SJenius  val codeArrays = (0 until 2) map { i =>
386afed18b5SJenius    val codeArray = Module(new SRAMTemplate(
387b37bce8eSJinYue      UInt(dataCodeEntryBits.W),
388afed18b5SJenius      set=nSets/2,
389afed18b5SJenius      way=nWays,
390afed18b5SJenius      shouldReset = true,
391afed18b5SJenius      holdRead = true,
392afed18b5SJenius      singlePort = true
393b37bce8eSJinYue    ))
394b37bce8eSJinYue
395afed18b5SJenius    if(i == 0) {
396afed18b5SJenius      codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_0
397afed18b5SJenius      codeArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
398afed18b5SJenius      codeArray.io.w.req.valid := write_bank_0
399afed18b5SJenius      codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
400afed18b5SJenius    }
401afed18b5SJenius    else {
402afed18b5SJenius      codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_1
403afed18b5SJenius      codeArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
404afed18b5SJenius      codeArray.io.w.req.valid := write_bank_1
405afed18b5SJenius      codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
406afed18b5SJenius    }
407b37bce8eSJinYue
408b37bce8eSJinYue    codeArray
409b37bce8eSJinYue  }
410afed18b5SJenius
411adc7b752SJenius  io.read.ready := !io.write.valid &&
412adc7b752SJenius                    dataArrays.map(_.io.read.req.map(_.ready).reduce(_&&_)).reduce(_&&_) &&
413afed18b5SJenius                    codeArrays.map(_.io.r.req.ready).reduce(_ && _)
41419d62fa1SJenius
4151d8f4dcbSJay  //Parity Decode
416b37bce8eSJinYue  val read_codes = Wire(Vec(2,Vec(nWays,UInt(dataCodeEntryBits.W) )))
417afed18b5SJenius  for(((dataArray,codeArray),i) <- dataArrays.zip(codeArrays).zipWithIndex){
418afed18b5SJenius    read_codes(i) := codeArray.io.r.resp.asTypeOf(Vec(nWays,UInt(dataCodeEntryBits.W)))
419adc7b752SJenius  }
42079b191f7SJay
4211d8f4dcbSJay  //Parity Encode
4221d8f4dcbSJay  val write = io.write.bits
423b37bce8eSJinYue  val write_data = WireInit(write.data)
424b37bce8eSJinYue  write_data_code := getECCFromBlock(write_data).asUInt
425b37bce8eSJinYue  write_data_bits := write_data
4261d8f4dcbSJay
42779b191f7SJay  io.readResp.codes(0) := Mux( port_0_read_1_reg, read_codes(1) , read_codes(0))
42879b191f7SJay  io.readResp.codes(1) := Mux( port_1_read_0_reg, read_codes(0) , read_codes(1))
4291d8f4dcbSJay
4301d8f4dcbSJay  io.write.ready := true.B
4311d8f4dcbSJay
4321d8f4dcbSJay  // deal with customized cache op
4331d8f4dcbSJay  require(nWays <= 32)
4341d8f4dcbSJay  io.cacheOp.resp.bits := DontCare
435adc7b752SJenius  io.cacheOp.resp.valid := false.B
4361d8f4dcbSJay  val cacheOpShouldResp = WireInit(false.B)
4371e0378c2SJenius  val dataresp = Wire(Vec(nWays,UInt(blockBits.W) ))
4381e0378c2SJenius  dataresp := DontCare
4391d8f4dcbSJay  when(io.cacheOp.req.valid){
4401d8f4dcbSJay    when(
441adc7b752SJenius      CacheInstrucion.isReadData(io.cacheOp.req.bits.opCode)
4421d8f4dcbSJay    ){
4431e0378c2SJenius      for (i <- 0 until partWayNum) {
4441e0378c2SJenius        dataArrays(i).io.read.req.zipWithIndex.map{ case(port,i) =>
4451e0378c2SJenius          if(i ==0) port.valid     := !io.cacheOp.req.bits.bank_num(0)
4461e0378c2SJenius          else      port.valid     :=  io.cacheOp.req.bits.bank_num(0)
447adc7b752SJenius          port.bits.ridx := io.cacheOp.req.bits.index(highestIdxBit,1)
448adc7b752SJenius        }
449adc7b752SJenius      }
4501e0378c2SJenius      cacheOpShouldResp := dataArrays.head.io.read.req.map(_.fire()).reduce(_||_)
4511e0378c2SJenius      dataresp :=Mux(io.cacheOp.req.bits.bank_num(0).asBool,  read_datas(1),  read_datas(0))
452adc7b752SJenius    }
453adc7b752SJenius    when(CacheInstrucion.isWriteData(io.cacheOp.req.bits.opCode)){
4541e0378c2SJenius      for (i <- 0 until partWayNum) {
455adc7b752SJenius        dataArrays(i).io.write.valid := true.B
456adc7b752SJenius        dataArrays(i).io.write.bits.wdata := io.cacheOp.req.bits.write_data_vec.asTypeOf(write_data.cloneType)
4571e0378c2SJenius        dataArrays(i).io.write.bits.wbankidx := io.cacheOp.req.bits.bank_num(0)
458adc7b752SJenius        dataArrays(i).io.write.bits.widx := io.cacheOp.req.bits.index(highestIdxBit,1)
459adc7b752SJenius        dataArrays(i).io.write.bits.wmask  := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)).asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i)
460adc7b752SJenius      }
461adc7b752SJenius      cacheOpShouldResp := true.B
462adc7b752SJenius    }
463adc7b752SJenius  }
4641e0378c2SJenius
4651e0378c2SJenius  io.cacheOp.resp.valid := RegNext(cacheOpShouldResp)
4661e0378c2SJenius  val numICacheLineWords = blockBits / 64
4671e0378c2SJenius  require(blockBits >= 64 && isPow2(blockBits))
4681e0378c2SJenius  for (wordIndex <- 0 until numICacheLineWords) {
4691e0378c2SJenius    io.cacheOp.resp.bits.read_data_vec(wordIndex) := dataresp(io.cacheOp.req.bits.wayNum(4, 0))(64*(wordIndex+1)-1, 64*wordIndex)
4701e0378c2SJenius  }
4711e0378c2SJenius
4721d8f4dcbSJay}
4731d8f4dcbSJay
4741d8f4dcbSJay
4751d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle
4761d8f4dcbSJay{
47741cb8b61SJenius  val hartId = Input(UInt(8.W))
4787052722fSJay  val prefetch    = Flipped(new FtqPrefechBundle)
4791d8f4dcbSJay  val stop        = Input(Bool())
480c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
48150780602SJenius  val toIFU       = Output(Bool())
48261e1db30SJay  val pmp         = Vec(PortNumber + 1, new ICachePMPBundle)
483f1fe8698SLemover  val itlb        = Vec(PortNumber + 1, new TlbRequestIO)
4841d8f4dcbSJay  val perfInfo    = Output(new ICachePerfInfo)
48558dbdfc2SJay  val error       = new L1CacheErrorInfo
486ecccf78fSJay  /* Cache Instruction */
487ecccf78fSJay  val csr         = new L1CacheToCsrIO
488ecccf78fSJay  /* CSR control signal */
489ecccf78fSJay  val csr_pf_enable = Input(Bool())
490ecccf78fSJay  val csr_parity_enable = Input(Bool())
4911d8f4dcbSJay}
4921d8f4dcbSJay
4931d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
4941d8f4dcbSJay
4951d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
4961d8f4dcbSJay    Seq(TLMasterParameters.v1(
4971d8f4dcbSJay      name = "icache",
4981d8f4dcbSJay      sourceId = IdRange(0, cacheParams.nMissEntries + cacheParams.nReleaseEntries),
4997052722fSJay      supportsProbe = TransferSizes(blockBytes),
5007052722fSJay      supportsHint = TransferSizes(blockBytes)
5011d8f4dcbSJay    )),
5021d8f4dcbSJay    requestFields = cacheParams.reqFields,
5031d8f4dcbSJay    echoFields = cacheParams.echoFields
5041d8f4dcbSJay  )
5051d8f4dcbSJay
5061d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
5071d8f4dcbSJay
5081d8f4dcbSJay  lazy val module = new ICacheImp(this)
5091d8f4dcbSJay}
5101d8f4dcbSJay
5111ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
5121d8f4dcbSJay  val io = IO(new ICacheIO)
5131d8f4dcbSJay
5147052722fSJay  println("ICache:")
5157052722fSJay  println("  ICacheSets: "          + cacheParams.nSets)
5167052722fSJay  println("  ICacheWays: "          + cacheParams.nWays)
5177052722fSJay  println("  ICacheBanks: "         + PortNumber)
5187052722fSJay  println("  hasPrefetch: "         + cacheParams.hasPrefetch)
5197052722fSJay  if(cacheParams.hasPrefetch){
5207052722fSJay    println("  nPrefetchEntries: "         + cacheParams.nPrefetchEntries)
5217052722fSJay  }
5227052722fSJay
5231d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5241d8f4dcbSJay
5251d8f4dcbSJay  val metaArray      = Module(new ICacheMetaArray)
5261d8f4dcbSJay  val dataArray      = Module(new ICacheDataArray)
5272a25dbb4SJay  val mainPipe       = Module(new ICacheMainPipe)
5281d8f4dcbSJay  val missUnit      = Module(new ICacheMissUnit(edge))
529*9442775eSguohongyu//  val releaseUnit    = Module(new ReleaseUnit(edge))
530*9442775eSguohongyu//  val replacePipe     = Module(new ICacheReplacePipe)
531*9442775eSguohongyu//  val probeQueue     = Module(new ICacheProbeQueue(edge))
5327052722fSJay  val prefetchPipe    = Module(new IPrefetchPipe)
5331d8f4dcbSJay
534*9442775eSguohongyu  val meta_read_arb   = Module(new Arbiter(new ICacheReadBundle,  2))
535*9442775eSguohongyu  val data_read_arb   = Module(new Arbiter(Vec(partWayNum, new ICacheReadBundle),  1))
536*9442775eSguohongyu  val meta_write_arb  = Module(new Arbiter(new ICacheMetaWriteBundle(),  1))
537*9442775eSguohongyu//  val replace_req_arb = Module(new Arbiter(new ReplacePipeReq, 2))
53891df15e5SJay  // val tlb_req_arb     = Module(new Arbiter(new TlbReq, 2))
5391d8f4dcbSJay
540*9442775eSguohongyu//  meta_read_arb.io.in(ReplacePipeKey)   <> replacePipe.io.meta_read
541*9442775eSguohongyu  meta_read_arb.io.in(0)      <> mainPipe.io.metaArray.toIMeta
542*9442775eSguohongyu  meta_read_arb.io.in(1)                <> prefetchPipe.io.toIMeta
5431d8f4dcbSJay  metaArray.io.read                     <> meta_read_arb.io.out
5447052722fSJay
545*9442775eSguohongyu//  replacePipe.io.meta_response          <> metaArray.io.readResp
5462a25dbb4SJay  mainPipe.io.metaArray.fromIMeta       <> metaArray.io.readResp
5477052722fSJay  prefetchPipe.io.fromIMeta             <> metaArray.io.readResp
5481d8f4dcbSJay
549*9442775eSguohongyu//  data_read_arb.io.in(ReplacePipeKey) <> replacePipe.io.data_read
550*9442775eSguohongyu  data_read_arb.io.in(0)    <> mainPipe.io.dataArray.toIData
5511d8f4dcbSJay  dataArray.io.read                   <> data_read_arb.io.out
552*9442775eSguohongyu//  replacePipe.io.data_response        <> dataArray.io.readResp
5532a25dbb4SJay  mainPipe.io.dataArray.fromIData     <> dataArray.io.readResp
5541d8f4dcbSJay
5552a25dbb4SJay  mainPipe.io.respStall := io.stop
5562a25dbb4SJay  io.perfInfo := mainPipe.io.perfInfo
5571d8f4dcbSJay
558*9442775eSguohongyu//  meta_write_arb.io.in(ReplacePipeKey)  <> replacePipe.io.meta_write
559*9442775eSguohongyu  meta_write_arb.io.in(0)     <> missUnit.io.meta_write
5601d8f4dcbSJay
561fd16c454SJenius  //metaArray.io.write <> meta_write_arb.io.out
562fd16c454SJenius  //dataArray.io.write <> missUnit.io.data_write
563fd16c454SJenius
564fd16c454SJenius  metaArray.io.write.valid := RegNext(meta_write_arb.io.out.valid,init =false.B)
565fd16c454SJenius  metaArray.io.write.bits  := RegNext(meta_write_arb.io.out.bits)
566fd16c454SJenius  meta_write_arb.io.out.ready := true.B
567fd16c454SJenius
568fd16c454SJenius  dataArray.io.write.valid := RegNext(missUnit.io.data_write.valid,init =false.B)
569fd16c454SJenius  dataArray.io.write.bits  := RegNext(missUnit.io.data_write.bits)
570fd16c454SJenius  missUnit.io.data_write.ready := true.B
5711d8f4dcbSJay
572ecccf78fSJay  mainPipe.io.csr_parity_enable := io.csr_parity_enable
573*9442775eSguohongyu//  replacePipe.io.csr_parity_enable := io.csr_parity_enable
574ecccf78fSJay
5757052722fSJay  if(cacheParams.hasPrefetch){
5767052722fSJay    prefetchPipe.io.fromFtq <> io.prefetch
577ecccf78fSJay    when(!io.csr_pf_enable){
578ecccf78fSJay      prefetchPipe.io.fromFtq.req.valid := false.B
579ecccf78fSJay      io.prefetch.req.ready := true.B
580ecccf78fSJay    }
5817052722fSJay  } else {
5827052722fSJay    prefetchPipe.io.fromFtq <> DontCare
5837052722fSJay  }
5847052722fSJay
58561e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
58661e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
58761e1db30SJay  io.pmp(2) <> prefetchPipe.io.pmp
5887052722fSJay
589a108d429SJay  prefetchPipe.io.prefetchEnable := mainPipe.io.prefetchEnable
590a108d429SJay  prefetchPipe.io.prefetchDisable := mainPipe.io.prefetchDisable
591a108d429SJay
59250780602SJenius  //notify IFU that Icache pipeline is available
59350780602SJenius  io.toIFU := mainPipe.io.fetch.req.ready
594a108d429SJay
59591df15e5SJay  // tlb_req_arb.io.in(0) <> mainPipe.io.itlb(0).req
59691df15e5SJay  // tlb_req_arb.io.in(1) <> prefetchPipe.io.iTLBInter.req
59791df15e5SJay  // io.itlb(0).req       <>    tlb_req_arb.io.out
5987052722fSJay
59991df15e5SJay  // mainPipe.io.itlb(0).resp  <>  io.itlb(0).resp
60091df15e5SJay  // prefetchPipe.io.iTLBInter.resp  <>  io.itlb(0).resp
6017052722fSJay
60291df15e5SJay  // when(mainPipe.io.itlb(0).req.fire() && prefetchPipe.io.iTLBInter.req.fire())
60391df15e5SJay  // {
60491df15e5SJay  //   assert(false.B, "Both mainPipe ITLB and prefetchPipe ITLB fire!")
60591df15e5SJay  // }
6067052722fSJay
60791df15e5SJay  io.itlb(0)        <>    mainPipe.io.itlb(0)
6087052722fSJay  io.itlb(1)        <>    mainPipe.io.itlb(1)
609f1fe8698SLemover  // io.itlb(2)        <>    mainPipe.io.itlb(2)
610f1fe8698SLemover  // io.itlb(3)        <>    mainPipe.io.itlb(3)
611f1fe8698SLemover  io.itlb(2)        <>    prefetchPipe.io.iTLBInter
6127052722fSJay
6131d8f4dcbSJay
614c5c5edaeSJenius  io.fetch.resp     <>    mainPipe.io.fetch.resp
615c5c5edaeSJenius
616c5c5edaeSJenius  for(i <- 0 until PortNumber){
6172a25dbb4SJay    missUnit.io.req(i)           <>   mainPipe.io.mshr(i).toMSHR
6182a25dbb4SJay    mainPipe.io.mshr(i).fromMSHR <>   missUnit.io.resp(i)
6191d8f4dcbSJay  }
6201d8f4dcbSJay
6217052722fSJay  missUnit.io.prefetch_req <> prefetchPipe.io.toMissUnit.enqReq
62241cb8b61SJenius  missUnit.io.hartId       := io.hartId
62300240ba6SJay  prefetchPipe.io.fromMSHR <> missUnit.io.prefetch_check
62400240ba6SJay
6251d8f4dcbSJay  bus.b.ready := false.B
6261d8f4dcbSJay  bus.c.valid := false.B
6271d8f4dcbSJay  bus.c.bits  := DontCare
6281d8f4dcbSJay  bus.e.valid := false.B
6291d8f4dcbSJay  bus.e.bits  := DontCare
6301d8f4dcbSJay
6311d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
632*9442775eSguohongyu//  bus.e <> missUnit.io.mem_finish
6331d8f4dcbSJay
634*9442775eSguohongyu//  releaseUnit.io.req <>  replacePipe.io.release_req
635*9442775eSguohongyu//  replacePipe.io.release_finish := releaseUnit.io.finish
636*9442775eSguohongyu//  bus.c <> releaseUnit.io.mem_release
6371d8f4dcbSJay
6381d8f4dcbSJay  // connect bus d
6391d8f4dcbSJay  missUnit.io.mem_grant.valid := false.B
6401d8f4dcbSJay  missUnit.io.mem_grant.bits  := DontCare
6411d8f4dcbSJay
642*9442775eSguohongyu//  releaseUnit.io.mem_grant.valid := false.B
643*9442775eSguohongyu//  releaseUnit.io.mem_grant.bits  := DontCare
6441d8f4dcbSJay
6451d8f4dcbSJay  //Probe through bus b
646*9442775eSguohongyu//  probeQueue.io.mem_probe    <> bus.b
6471d8f4dcbSJay
64858dbdfc2SJay  //Parity error port
649*9442775eSguohongyu  val errors = mainPipe.io.errors // ++ Seq(replacePipe.io.error)
6500f59c834SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => e.valid -> e)))
65158dbdfc2SJay
6522a25dbb4SJay
6532a25dbb4SJay  /** Block set-conflict request */
654*9442775eSguohongyu// val probeReqValid = probeQueue.io.pipe_req.valid
655*9442775eSguohongyu// val probeReqVidx  = probeQueue.io.pipe_req.bits.vidx
6562a25dbb4SJay
657*9442775eSguohongyu//  val hasVictim = VecInit(missUnit.io.victimInfor.map(_.valid))
658*9442775eSguohongyu//  val victimSetSeq = VecInit(missUnit.io.victimInfor.map(_.vidx))
6592a25dbb4SJay
660*9442775eSguohongyu//  val probeShouldBlock = VecInit(hasVictim.zip(victimSetSeq).map{case(valid, idx) =>  valid && probeReqValid && idx === probeReqVidx }).reduce(_||_)
6612a25dbb4SJay
662*9442775eSguohongyu// val releaseReqValid = missUnit.io.release_req.valid
663*9442775eSguohongyu// val releaseReqVidx  = missUnit.io.release_req.bits.vidx
6642a25dbb4SJay
665*9442775eSguohongyu//  val hasConflict = VecInit(Seq(
666*9442775eSguohongyu//        replacePipe.io.status.r0_set.valid,
667*9442775eSguohongyu//        replacePipe.io.status.r1_set.valid,
668*9442775eSguohongyu//        replacePipe.io.status.r2_set.valid,
669*9442775eSguohongyu//        replacePipe.io.status.r3_set.valid
670*9442775eSguohongyu//  ))
6711d8f4dcbSJay
672*9442775eSguohongyu//  val conflictIdx = VecInit(Seq(
673*9442775eSguohongyu//        replacePipe.io.status.r0_set.bits,
674*9442775eSguohongyu//        replacePipe.io.status.r1_set.bits,
675*9442775eSguohongyu//        replacePipe.io.status.r2_set.bits,
676*9442775eSguohongyu//        replacePipe.io.status.r3_set.bits
677*9442775eSguohongyu//  ))
6781d8f4dcbSJay
679*9442775eSguohongyu//  val releaseShouldBlock = VecInit(hasConflict.zip(conflictIdx).map{case(valid, idx) =>  valid && releaseReqValid && idx === releaseReqVidx }).reduce(_||_)
6801d8f4dcbSJay
681*9442775eSguohongyu//  replace_req_arb.io.in(ReplacePipeKey) <> probeQueue.io.pipe_req
682*9442775eSguohongyu//  replace_req_arb.io.in(ReplacePipeKey).valid := probeQueue.io.pipe_req.valid && !probeShouldBlock
683*9442775eSguohongyu//  replace_req_arb.io.in(MainPipeKey)   <> missUnit.io.release_req
684*9442775eSguohongyu//  replace_req_arb.io.in(MainPipeKey).valid := missUnit.io.release_req.valid && !releaseShouldBlock
685*9442775eSguohongyu//  replacePipe.io.pipe_req               <> replace_req_arb.io.out
68692acb6b9SJay
687*9442775eSguohongyu//  when(releaseShouldBlock){
688*9442775eSguohongyu//    missUnit.io.release_req.ready := false.B
689*9442775eSguohongyu//  }
690c90cd2d1SJay
691*9442775eSguohongyu//  when(probeShouldBlock){
692*9442775eSguohongyu//    probeQueue.io.pipe_req.ready := false.B
693*9442775eSguohongyu//  }
694c90cd2d1SJay
695c90cd2d1SJay
696*9442775eSguohongyu//  missUnit.io.release_resp <> replacePipe.io.pipe_resp
69792acb6b9SJay
6981d8f4dcbSJay
699c5c5edaeSJenius  mainPipe.io.fetch.req <> io.fetch.req //&& !fetchShouldBlock(i)
7001d8f4dcbSJay  // in L1ICache, we only expect GrantData and ReleaseAck
7011d8f4dcbSJay  bus.d.ready := false.B
7021d8f4dcbSJay  missUnit.io.mem_grant <> bus.d
703*9442775eSguohongyu//  when ( bus.d.bits.opcode === TLMessages.AccessAckData /* TLMessages.GrantData */) {
704*9442775eSguohongyu//    missUnit.io.mem_grant <> bus.d
705*9442775eSguohongyu//  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
706*9442775eSguohongyu//    releaseUnit.io.mem_grant <> bus.d
707*9442775eSguohongyu//  } .otherwise {
708*9442775eSguohongyu//    assert (!bus.d.fire())
709*9442775eSguohongyu//  }
7101d8f4dcbSJay
7111d8f4dcbSJay  val perfEvents = Seq(
7121d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
7131d8f4dcbSJay    ("icache_miss_penty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)),
7141d8f4dcbSJay  )
7151ca0e4f3SYinan Xu  generatePerfEvent()
7161d8f4dcbSJay
7171d8f4dcbSJay  // Customized csr cache op support
7181d8f4dcbSJay  val cacheOpDecoder = Module(new CSRCacheOpDecoder("icache", CacheInstrucion.COP_ID_ICACHE))
7191d8f4dcbSJay  cacheOpDecoder.io.csr <> io.csr
7201d8f4dcbSJay  dataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
7211d8f4dcbSJay  metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
7221d8f4dcbSJay  cacheOpDecoder.io.cache.resp.valid :=
7231d8f4dcbSJay    dataArray.io.cacheOp.resp.valid ||
7241d8f4dcbSJay    metaArray.io.cacheOp.resp.valid
7251d8f4dcbSJay  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
7261d8f4dcbSJay    dataArray.io.cacheOp.resp.valid -> dataArray.io.cacheOp.resp.bits,
7271d8f4dcbSJay    metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits,
7281d8f4dcbSJay  ))
7299ef181f4SWilliam Wang  cacheOpDecoder.io.error := io.error
7301d8f4dcbSJay  assert(!((dataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid) > 1.U))
731adc7b752SJenius
732adc7b752SJenius}
733adc7b752SJenius
734adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
735adc7b752SJenius  extends ICacheBundle
736adc7b752SJenius{
737adc7b752SJenius  val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{
738adc7b752SJenius    val ridx = UInt((log2Ceil(nSets) - 1).W)
739adc7b752SJenius  })))
740adc7b752SJenius  val resp = Output(new Bundle{
741adc7b752SJenius    val rdata  = Vec(PortNumber,Vec(pWay, gen))
742adc7b752SJenius  })
743adc7b752SJenius}
744adc7b752SJenius
745adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
746adc7b752SJenius  extends ICacheBundle
747adc7b752SJenius{
748adc7b752SJenius  val wdata = gen
749adc7b752SJenius  val widx = UInt((log2Ceil(nSets) - 1).W)
750adc7b752SJenius  val wbankidx = Bool()
751adc7b752SJenius  val wmask = Vec(pWay, Bool())
752adc7b752SJenius}
753adc7b752SJenius
754adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray
755adc7b752SJenius{
756adc7b752SJenius
757adc7b752SJenius  //including part way data
758adc7b752SJenius  val io = IO{new Bundle {
759adc7b752SJenius    val read      = new  ICachePartWayReadBundle(gen,pWay)
760adc7b752SJenius    val write     = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
761adc7b752SJenius  }}
762adc7b752SJenius
763adc7b752SJenius  io.read.req.map(_.ready := !io.write.valid)
764adc7b752SJenius
765adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
766adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
767adc7b752SJenius      gen,
768adc7b752SJenius      set=nSets/2,
769adc7b752SJenius      way=pWay,
770adc7b752SJenius      shouldReset = true,
771adc7b752SJenius      holdRead = true,
772adc7b752SJenius      singlePort = true
773adc7b752SJenius    ))
774adc7b752SJenius
775adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
776adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx)
777adc7b752SJenius
778adc7b752SJenius    if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
779adc7b752SJenius    else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx
780adc7b752SJenius    sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt())
781adc7b752SJenius
782adc7b752SJenius    sramBank
783adc7b752SJenius  }
784adc7b752SJenius
785adc7b752SJenius  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_))
786adc7b752SJenius
787adc7b752SJenius  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen))))
788adc7b752SJenius
7891d8f4dcbSJay}
790