xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision 8966a895c9652ae49e4a40de98391f8647322290)
11d8f4dcbSJay/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
41d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
51d8f4dcbSJay*
61d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
71d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
81d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
91d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
101d8f4dcbSJay*
111d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
121d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
131d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
141d8f4dcbSJay*
151d8f4dcbSJay* See the Mulan PSL v2 for more details.
161d8f4dcbSJay***************************************************************************************/
171d8f4dcbSJay
181d8f4dcbSJaypackage  xiangshan.frontend.icache
191d8f4dcbSJay
201d8f4dcbSJayimport chisel3._
217f37d55fSTang Haojinimport chisel3.util._
227f37d55fSTang Haojinimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp}
231d8f4dcbSJayimport freechips.rocketchip.tilelink._
241d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
257f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField}
267f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters
273c02ee8fSwakafaimport utility._
287f37d55fSTang Haojinimport utils._
297f37d55fSTang Haojinimport xiangshan._
307f37d55fSTang Haojinimport xiangshan.cache._
317f37d55fSTang Haojinimport xiangshan.cache.mmu.TlbRequestIO
327f37d55fSTang Haojinimport xiangshan.frontend._
331d8f4dcbSJay
341d8f4dcbSJaycase class ICacheParameters(
351d8f4dcbSJay    nSets: Int = 256,
3676b0dfefSGuokai Chen    nWays: Int = 4,
371d8f4dcbSJay    rowBits: Int = 64,
381d8f4dcbSJay    nTLBEntries: Int = 32,
391d8f4dcbSJay    tagECC: Option[String] = None,
401d8f4dcbSJay    dataECC: Option[String] = None,
411d8f4dcbSJay    replacer: Option[String] = Some("random"),
42b92f8445Sssszwic
43b92f8445Sssszwic    PortNumber: Int = 2,
44b92f8445Sssszwic    nFetchMshr: Int = 4,
45b92f8445Sssszwic    nPrefetchMshr: Int = 10,
46b92f8445Sssszwic    nWayLookupSize: Int = 32,
47b92f8445Sssszwic    DataCodeUnit: Int = 64,
48b92f8445Sssszwic    ICacheDataBanks: Int = 8,
49b92f8445Sssszwic    ICacheDataSRAMWidth: Int = 66,
50b92f8445Sssszwic    // TODO: hard code, need delete
51b92f8445Sssszwic    partWayNum: Int = 4,
5258c354d0Sssszwic
531d8f4dcbSJay    nMMIOs: Int = 1,
541d8f4dcbSJay    blockBytes: Int = 64
551d8f4dcbSJay)extends L1CacheParameters {
561d8f4dcbSJay
571d8f4dcbSJay  val setBytes = nSets * blockBytes
58cb93f2f2Sguohongyu  val aliasBitsOpt = DCacheParameters().aliasBitsOpt //if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
591d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
60d2b20d1aSTang Haojin    PrefetchField(),
61d2b20d1aSTang Haojin    ReqSourceField()
621d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
6315ee59e4Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
641d8f4dcbSJay  def tagCode: Code = Code.fromString(tagECC)
651d8f4dcbSJay  def dataCode: Code = Code.fromString(dataECC)
661d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets)
671d8f4dcbSJay}
681d8f4dcbSJay
691d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{
701d8f4dcbSJay  val cacheParams = icacheParameters
711d8f4dcbSJay
72b92f8445Sssszwic  def ICacheSets            = cacheParams.nSets
73b92f8445Sssszwic  def ICacheWays            = cacheParams.nWays
74b92f8445Sssszwic  def PortNumber            = cacheParams.PortNumber
75b92f8445Sssszwic  def nFetchMshr            = cacheParams.nFetchMshr
76b92f8445Sssszwic  def nPrefetchMshr         = cacheParams.nPrefetchMshr
77b92f8445Sssszwic  def nWayLookupSize        = cacheParams.nWayLookupSize
78b92f8445Sssszwic  def DataCodeUnit          = cacheParams.DataCodeUnit
79b92f8445Sssszwic  def ICacheDataBanks       = cacheParams.ICacheDataBanks
80b92f8445Sssszwic  def ICacheDataSRAMWidth   = cacheParams.ICacheDataSRAMWidth
81b92f8445Sssszwic  def partWayNum            = cacheParams.partWayNum
82b92f8445Sssszwic
83*8966a895Sxu_zh  def ICacheMetaBits        = tagBits  // FIXME: unportable: maybe use somemethod to get width
84*8966a895Sxu_zh  def ICacheMetaCodeBits    = 1  // FIXME: unportable: maybe use cacheParams.tagCode.somemethod to get width
85*8966a895Sxu_zh  def ICacheMetaEntryBits   = ICacheMetaBits + ICacheMetaCodeBits
86*8966a895Sxu_zh
87b92f8445Sssszwic  def ICacheDataBits        = blockBits / ICacheDataBanks
88*8966a895Sxu_zh  def ICacheDataCodeSegs    = math.ceil(ICacheDataBits / DataCodeUnit).toInt  // split data to segments for ECC checking
89*8966a895Sxu_zh  def ICacheDataCodeBits    = ICacheDataCodeSegs * 1  // FIXME: unportable: maybe use cacheParams.dataCode.somemethod to get width
90*8966a895Sxu_zh  def ICacheDataEntryBits   = ICacheDataBits + ICacheDataCodeBits
91b92f8445Sssszwic  def ICacheBankVisitNum    = 32 * 8 / ICacheDataBits + 1
921d8f4dcbSJay  def highestIdxBit         = log2Ceil(nSets) - 1
931d8f4dcbSJay
94b92f8445Sssszwic  require((ICacheDataBanks >= 2) && isPow2(ICacheDataBanks))
95*8966a895Sxu_zh  require(ICacheDataSRAMWidth >= ICacheDataEntryBits)
96b92f8445Sssszwic  require(isPow2(ICacheSets), s"nSets($ICacheSets) must be pow2")
97b92f8445Sssszwic  require(isPow2(ICacheWays), s"nWays($ICacheWays) must be pow2")
981d8f4dcbSJay
99adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
100adc7b752SJenius
1012a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
1022a25dbb4SJay    val valid  = RegInit(false.B)
1032a25dbb4SJay    when(thisFlush)                    {valid  := false.B}
1042a25dbb4SJay      .elsewhen(lastFire && !lastFlush)  {valid  := true.B}
1052a25dbb4SJay      .elsewhen(thisFire)                 {valid  := false.B}
1062a25dbb4SJay    valid
1072a25dbb4SJay  }
1082a25dbb4SJay
1092a25dbb4SJay  def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = {
1102a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1112a25dbb4SJay  }
1122a25dbb4SJay
113b92f8445Sssszwic  def ResultHoldBypass[T <: Data](data: T, init: T, valid: Bool): T = {
114b92f8445Sssszwic    Mux(valid, data, RegEnable(data, init, valid))
115b92f8445Sssszwic  }
116b92f8445Sssszwic
117b1ded4e8Sguohongyu  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={
118b1ded4e8Sguohongyu    val bit = RegInit(false.B)
119b1ded4e8Sguohongyu    when(flush)                   { bit := false.B  }
120b1ded4e8Sguohongyu      .elsewhen(valid && !release)  { bit := true.B   }
121b1ded4e8Sguohongyu      .elsewhen(release)            { bit := false.B  }
122b1ded4e8Sguohongyu    bit || valid
123b1ded4e8Sguohongyu  }
124b1ded4e8Sguohongyu
1255470b21eSguohongyu  def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = {
1265470b21eSguohongyu    val counter = RegInit(0.U(log2Up(threshold + 1).W))
1275470b21eSguohongyu    when (block) { counter := counter + 1.U }
1285470b21eSguohongyu    when (flush) { counter := 0.U}
1295470b21eSguohongyu    counter > threshold.U
1305470b21eSguohongyu  }
1315470b21eSguohongyu
13258c354d0Sssszwic  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={
13358c354d0Sssszwic    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
13458c354d0Sssszwic  }
13558c354d0Sssszwic
136*8966a895Sxu_zh  def encodeMetaECC(meta: UInt): UInt = {
137*8966a895Sxu_zh    require(meta.getWidth == ICacheMetaBits)
138*8966a895Sxu_zh    val code = cacheParams.tagCode.encode(meta) >> ICacheMetaBits
139*8966a895Sxu_zh    code.asTypeOf(UInt(ICacheMetaCodeBits.W))
140*8966a895Sxu_zh  }
141*8966a895Sxu_zh
142*8966a895Sxu_zh  def encodeDataECC(data: UInt): UInt = {
143*8966a895Sxu_zh    require(data.getWidth == ICacheDataBits)
144*8966a895Sxu_zh    val datas = data.asTypeOf(Vec(ICacheDataCodeSegs, UInt((ICacheDataBits / ICacheDataCodeSegs).W)))
145*8966a895Sxu_zh    val codes = VecInit(datas.map(cacheParams.dataCode.encode(_) >> (ICacheDataBits / ICacheDataCodeSegs)))
146*8966a895Sxu_zh    codes.asTypeOf(UInt(ICacheDataCodeBits.W))
147b92f8445Sssszwic  }
14858c354d0Sssszwic
149b92f8445Sssszwic  def getBankSel(blkOffset: UInt, valid: Bool = true.B): Vec[UInt] = {
150b92f8445Sssszwic    val bankIdxLow  = Cat(0.U(1.W), blkOffset) >> log2Ceil(blockBytes/ICacheDataBanks)
151b92f8445Sssszwic    val bankIdxHigh = (Cat(0.U(1.W), blkOffset) + 32.U) >> log2Ceil(blockBytes/ICacheDataBanks)
152b92f8445Sssszwic    val bankSel = VecInit((0 until ICacheDataBanks * 2).map(i => (i.U >= bankIdxLow) && (i.U <= bankIdxHigh)))
153b92f8445Sssszwic    assert(!valid || PopCount(bankSel) === ICacheBankVisitNum.U, "The number of bank visits must be %d, but bankSel=0x%x", ICacheBankVisitNum.U, bankSel.asUInt)
154b92f8445Sssszwic    bankSel.asTypeOf(UInt((ICacheDataBanks * 2).W)).asTypeOf(Vec(2, UInt(ICacheDataBanks.W)))
155b92f8445Sssszwic  }
156b92f8445Sssszwic
157b92f8445Sssszwic  def getLineSel(blkOffset: UInt)(implicit p: Parameters): Vec[Bool] = {
158b92f8445Sssszwic    val bankIdxLow  = blkOffset >> log2Ceil(blockBytes/ICacheDataBanks)
159b92f8445Sssszwic    val lineSel = VecInit((0 until ICacheDataBanks).map(i => i.U < bankIdxLow))
160b92f8445Sssszwic    lineSel
161b92f8445Sssszwic  }
162b92f8445Sssszwic
163b92f8445Sssszwic  def getBlkAddr(addr: UInt) = addr >> blockOffBits
164*8966a895Sxu_zh  def getPhyTagFromBlk(addr: UInt): UInt = addr >> (pgUntagBits - blockOffBits)
165b92f8445Sssszwic  def getIdxFromBlk(addr: UInt) = addr(idxBits - 1, 0)
166b92f8445Sssszwic  def get_paddr_from_ptag(vaddr: UInt, ptag: UInt) = Cat(ptag, vaddr(pgUntagBits - 1, 0))
1671d8f4dcbSJay}
1681d8f4dcbSJay
1691d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1701d8f4dcbSJay  with HasICacheParameters
1711d8f4dcbSJay
1721d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1731d8f4dcbSJay  with HasICacheParameters
1741d8f4dcbSJay
1751d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1761d8f4dcbSJay  with HasICacheParameters
1771d8f4dcbSJay
1781d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
1791d8f4dcbSJay  val tag = UInt(tagBits.W)
1801d8f4dcbSJay}
1811d8f4dcbSJay
1821d8f4dcbSJayobject ICacheMetadata {
1834da04e5bSguohongyu  def apply(tag: Bits)(implicit p: Parameters) = {
1849442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1851d8f4dcbSJay    meta.tag := tag
1861d8f4dcbSJay    meta
1871d8f4dcbSJay  }
1881d8f4dcbSJay}
1891d8f4dcbSJay
1901d8f4dcbSJay
1911d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray
1921d8f4dcbSJay{
193*8966a895Sxu_zh  class ICacheMetaEntry(implicit p: Parameters) extends ICacheBundle {
194*8966a895Sxu_zh    val meta: ICacheMetadata = new ICacheMetadata
195*8966a895Sxu_zh    val code: UInt           = UInt(ICacheMetaCodeBits.W)
196*8966a895Sxu_zh  }
1971d8f4dcbSJay
198*8966a895Sxu_zh  private object ICacheMetaEntry {
199*8966a895Sxu_zh    def apply(meta: ICacheMetadata)(implicit p: Parameters): ICacheMetaEntry = {
200*8966a895Sxu_zh      val entry = Wire(new ICacheMetaEntry)
201*8966a895Sxu_zh      entry.meta := meta
202*8966a895Sxu_zh      entry.code := encodeMetaECC(meta.asUInt)
203*8966a895Sxu_zh      entry
204*8966a895Sxu_zh    }
205*8966a895Sxu_zh  }
206*8966a895Sxu_zh
207*8966a895Sxu_zh  // sanity check
208*8966a895Sxu_zh  require(ICacheMetaEntryBits == (new ICacheMetaEntry).getWidth)
209*8966a895Sxu_zh
210*8966a895Sxu_zh  val io = IO(new Bundle {
2111d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
212afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
2131d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
2142a6078bfSguohongyu    val fencei   = Input(Bool())
215*8966a895Sxu_zh  })
216afed18b5SJenius
217afed18b5SJenius  val port_0_read_0 = io.read.valid  && !io.read.bits.vSetIdx(0)(0)
218afed18b5SJenius  val port_0_read_1 = io.read.valid  &&  io.read.bits.vSetIdx(0)(0)
219afed18b5SJenius  val port_1_read_1  = io.read.valid &&  io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
220afed18b5SJenius  val port_1_read_0  = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
221afed18b5SJenius
222b92f8445Sssszwic  val port_0_read_0_reg = RegEnable(port_0_read_0, 0.U.asTypeOf(port_0_read_0), io.read.fire)
223b92f8445Sssszwic  val port_0_read_1_reg = RegEnable(port_0_read_1, 0.U.asTypeOf(port_0_read_1), io.read.fire)
224b92f8445Sssszwic  val port_1_read_1_reg = RegEnable(port_1_read_1, 0.U.asTypeOf(port_1_read_1), io.read.fire)
225b92f8445Sssszwic  val port_1_read_0_reg = RegEnable(port_1_read_0, 0.U.asTypeOf(port_1_read_0), io.read.fire)
226afed18b5SJenius
227afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
228afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
229afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
230afed18b5SJenius
231afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
232afed18b5SJenius  val write_bank_1 = io.write.valid &&  io.write.bits.bankIdx
2331d8f4dcbSJay
234*8966a895Sxu_zh  val write_meta_bits = ICacheMetaEntry(meta = ICacheMetadata(
235*8966a895Sxu_zh    tag = io.write.bits.phyTag
236*8966a895Sxu_zh  ))
2371d8f4dcbSJay
238afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
239afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
240*8966a895Sxu_zh      new ICacheMetaEntry(),
241afed18b5SJenius      set=nSets/2,
242afed18b5SJenius      way=nWays,
243afed18b5SJenius      shouldReset = true,
244afed18b5SJenius      holdRead = true,
245afed18b5SJenius      singlePort = true
2461d8f4dcbSJay    ))
2471d8f4dcbSJay
248afed18b5SJenius    //meta connection
249afed18b5SJenius    if(bank == 0) {
250afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
251afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
252afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
253afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
254afed18b5SJenius    }
255afed18b5SJenius    else {
256afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
257afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
258afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
259afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
260afed18b5SJenius    }
2611d8f4dcbSJay
2621d8f4dcbSJay    tagArray
2631d8f4dcbSJay  }
264b37bce8eSJinYue
265b92f8445Sssszwic  val read_set_idx_next = RegEnable(io.read.bits.vSetIdx, 0.U.asTypeOf(io.read.bits.vSetIdx), io.read.fire)
2669442775eSguohongyu  val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
26760672d5eSguohongyu  val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool())))
26860672d5eSguohongyu  // valid read
26960672d5eSguohongyu  (0 until PortNumber).foreach( i =>
27060672d5eSguohongyu    (0 until nWays).foreach( way =>
27160672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
27260672d5eSguohongyu    ))
27360672d5eSguohongyu  io.readResp.entryValid := valid_metas
27460672d5eSguohongyu
2752a6078bfSguohongyu  io.read.ready := !io.write.valid && !io.fencei && tagArrays.map(_.io.r.req.ready).reduce(_&&_)
276afed18b5SJenius
27760672d5eSguohongyu  // valid write
27860672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
27960672d5eSguohongyu  when (io.write.valid) {
2809442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
28160672d5eSguohongyu  }
2821d8f4dcbSJay
2839442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
2849442775eSguohongyu
285*8966a895Sxu_zh  io.readResp.metas <> DontCare
286*8966a895Sxu_zh  io.readResp.codes <> DontCare
287*8966a895Sxu_zh  val readMetaEntries = tagArrays.map{ port =>
288*8966a895Sxu_zh    port.io.r.resp.asTypeOf(Vec(nWays, new ICacheMetaEntry()))
289*8966a895Sxu_zh  }
290*8966a895Sxu_zh  val readMetas = readMetaEntries.map(_.map(_.meta))
291*8966a895Sxu_zh  val readCodes = readMetaEntries.map(_.map(_.code))
292*8966a895Sxu_zh
293*8966a895Sxu_zh  // TEST: force ECC to fail by setting readCodes to 0
294*8966a895Sxu_zh  if (ICacheForceMetaECCError) {
295*8966a895Sxu_zh    readCodes.foreach(_.foreach(_ := 0.U))
296*8966a895Sxu_zh  }
297*8966a895Sxu_zh
2981d8f4dcbSJay  when(port_0_read_0_reg){
299*8966a895Sxu_zh    io.readResp.metas(0) := readMetas(0)
300*8966a895Sxu_zh    io.readResp.codes(0) := readCodes(0)
3011d8f4dcbSJay  }.elsewhen(port_0_read_1_reg){
302*8966a895Sxu_zh    io.readResp.metas(0) := readMetas(1)
303*8966a895Sxu_zh    io.readResp.codes(0) := readCodes(1)
3041d8f4dcbSJay  }
3051d8f4dcbSJay
3061d8f4dcbSJay  when(port_1_read_0_reg){
307*8966a895Sxu_zh    io.readResp.metas(1) := readMetas(0)
308*8966a895Sxu_zh    io.readResp.codes(1) := readCodes(0)
3091d8f4dcbSJay  }.elsewhen(port_1_read_1_reg){
310*8966a895Sxu_zh    io.readResp.metas(1) := readMetas(1)
311*8966a895Sxu_zh    io.readResp.codes(1) := readCodes(1)
3121d8f4dcbSJay  }
3131d8f4dcbSJay
3140c26d810Sguohongyu  io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid
3152a6078bfSguohongyu
3162a6078bfSguohongyu  // fencei logic : reset valid_array
3172a6078bfSguohongyu  when (io.fencei) {
3182a6078bfSguohongyu    (0 until nWays).foreach( way =>
3192a6078bfSguohongyu      valid_array(way) := 0.U
3202a6078bfSguohongyu    )
3212a6078bfSguohongyu  }
3221d8f4dcbSJay}
3231d8f4dcbSJay
3241d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray
3251d8f4dcbSJay{
326b92f8445Sssszwic  class ICacheDataEntry(implicit p: Parameters) extends ICacheBundle {
327b92f8445Sssszwic    val data = UInt(ICacheDataBits.W)
328*8966a895Sxu_zh    val code = UInt(ICacheDataCodeBits.W)
329e5f1252bSGuokai Chen  }
330b37bce8eSJinYue
331b92f8445Sssszwic  object ICacheDataEntry {
332b92f8445Sssszwic    def apply(data: UInt)(implicit p: Parameters) = {
333b92f8445Sssszwic      val entry = Wire(new ICacheDataEntry)
334b92f8445Sssszwic      entry.data := data
335*8966a895Sxu_zh      entry.code := encodeDataECC(data)
336b92f8445Sssszwic      entry
337b37bce8eSJinYue    }
338b92f8445Sssszwic  }
339a61a35e0Sssszwic
3401d8f4dcbSJay  val io=IO{new Bundle{
3411d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheDataWriteBundle))
342b92f8445Sssszwic    // TODO: fix hard code
343b92f8445Sssszwic    val read     = Flipped(Vec(4, DecoupledIO(new ICacheReadBundle)))
3441d8f4dcbSJay    val readResp = Output(new ICacheDataRespBundle)
3451d8f4dcbSJay  }}
346b92f8445Sssszwic
347a61a35e0Sssszwic  /**
348a61a35e0Sssszwic    ******************************************************************************
349a61a35e0Sssszwic    * data array
350a61a35e0Sssszwic    ******************************************************************************
351a61a35e0Sssszwic    */
352b92f8445Sssszwic  val writeDatas   = io.write.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt(ICacheDataBits.W)))
353b92f8445Sssszwic  val writeEntries = writeDatas.map(ICacheDataEntry(_).asUInt)
354b92f8445Sssszwic
355b92f8445Sssszwic  val bankSel = getBankSel(io.read(0).bits.blkOffset, io.read(0).valid)
356b92f8445Sssszwic  val lineSel = getLineSel(io.read(0).bits.blkOffset)
357b92f8445Sssszwic  val waymasks = io.read(0).bits.wayMask
358b92f8445Sssszwic  val masks = Wire(Vec(nWays, Vec(ICacheDataBanks, Bool())))
359b92f8445Sssszwic  (0 until nWays).foreach{way =>
360b92f8445Sssszwic    (0 until ICacheDataBanks).foreach{bank =>
361b92f8445Sssszwic      masks(way)(bank) := Mux(lineSel(bank), waymasks(1)(way) && bankSel(1)(bank).asBool,
362b92f8445Sssszwic                                             waymasks(0)(way) && bankSel(0)(bank).asBool)
363b92f8445Sssszwic    }
364b92f8445Sssszwic  }
365b92f8445Sssszwic
366b92f8445Sssszwic  val dataArrays = (0 until nWays).map{ way =>
367b92f8445Sssszwic    (0 until ICacheDataBanks).map { bank =>
368b92f8445Sssszwic      val sramBank = Module(new SRAMTemplateWithFixedWidth(
369*8966a895Sxu_zh        UInt(ICacheDataEntryBits.W),
370a61a35e0Sssszwic        set=nSets,
371b92f8445Sssszwic        width=ICacheDataSRAMWidth,
372a61a35e0Sssszwic        shouldReset = true,
373a61a35e0Sssszwic        holdRead = true,
374a61a35e0Sssszwic        singlePort = true
3751d8f4dcbSJay      ))
3761d8f4dcbSJay
377b92f8445Sssszwic      // read
378b92f8445Sssszwic      sramBank.io.r.req.valid := io.read(bank % 4).valid && masks(way)(bank)
379b92f8445Sssszwic      sramBank.io.r.req.bits.apply(setIdx=Mux(lineSel(bank),
380b92f8445Sssszwic                                              io.read(bank % 4).bits.vSetIdx(1),
381b92f8445Sssszwic                                              io.read(bank % 4).bits.vSetIdx(0)))
382b92f8445Sssszwic      // write
383b92f8445Sssszwic      sramBank.io.w.req.valid := io.write.valid && io.write.bits.waymask(way).asBool
384a61a35e0Sssszwic      sramBank.io.w.req.bits.apply(
385b92f8445Sssszwic        data    = writeEntries(bank),
386a61a35e0Sssszwic        setIdx  = io.write.bits.virIdx,
387b92f8445Sssszwic        // waymask is invalid when way of SRAMTemplate <= 1
388b92f8445Sssszwic        waymask = 0.U
389a61a35e0Sssszwic      )
390a61a35e0Sssszwic      sramBank
391adc7b752SJenius    }
392adc7b752SJenius  }
393adc7b752SJenius
394a61a35e0Sssszwic  /**
395a61a35e0Sssszwic    ******************************************************************************
396a61a35e0Sssszwic    * read logic
397a61a35e0Sssszwic    ******************************************************************************
398a61a35e0Sssszwic    */
399b92f8445Sssszwic  val masksReg          = RegEnable(masks, 0.U.asTypeOf(masks), io.read(0).valid)
400b92f8445Sssszwic  val readDataWithCode  = (0 until ICacheDataBanks).map(bank =>
401b92f8445Sssszwic                            Mux1H(VecInit(masksReg.map(_(bank))).asTypeOf(UInt(nWays.W)),
402b92f8445Sssszwic                                  dataArrays.map(_(bank).io.r.resp.asUInt)))
403b92f8445Sssszwic  val readEntries       = readDataWithCode.map(_.asTypeOf(new ICacheDataEntry()))
404b92f8445Sssszwic  val readDatas         = VecInit(readEntries.map(_.data))
405b92f8445Sssszwic  val readCodes         = VecInit(readEntries.map(_.code))
40619d62fa1SJenius
407b92f8445Sssszwic  // TEST: force ECC to fail by setting readCodes to 0
408b92f8445Sssszwic  if (ICacheForceDataECCError) {
409b92f8445Sssszwic    readCodes.foreach(_ := 0.U)
410c157cf71SGuokai Chen  }
411c157cf71SGuokai Chen
412a61a35e0Sssszwic  /**
413a61a35e0Sssszwic    ******************************************************************************
414a61a35e0Sssszwic    * IO
415a61a35e0Sssszwic    ******************************************************************************
416a61a35e0Sssszwic    */
417b92f8445Sssszwic  io.readResp.datas   := readDatas
418b92f8445Sssszwic  io.readResp.codes   := readCodes
4191d8f4dcbSJay  io.write.ready      := true.B
420b92f8445Sssszwic  io.read.foreach( _.ready := !io.write.valid)
4211d8f4dcbSJay}
4221d8f4dcbSJay
4231d8f4dcbSJay
424b92f8445Sssszwicclass ICacheReplacer(implicit p: Parameters) extends ICacheModule {
425b92f8445Sssszwic  val io = IO(new Bundle {
426b92f8445Sssszwic    val touch   = Vec(PortNumber, Flipped(ValidIO(new ReplacerTouch)))
427b92f8445Sssszwic    val victim  = Flipped(new ReplacerVictim)
428b92f8445Sssszwic  })
429b92f8445Sssszwic
430b92f8445Sssszwic  val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber))
431b92f8445Sssszwic
432b92f8445Sssszwic  // touch
433b92f8445Sssszwic  val touch_sets = Seq.fill(PortNumber)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W))))
434b92f8445Sssszwic  val touch_ways = Seq.fill(PortNumber)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))))
435b92f8445Sssszwic  (0 until PortNumber).foreach {i =>
436b92f8445Sssszwic    touch_sets(i)(0)        := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).bits.vSetIdx(highestIdxBit, 1), io.touch(0).bits.vSetIdx(highestIdxBit, 1))
437b92f8445Sssszwic    touch_ways(i)(0).bits   := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).bits.way, io.touch(0).bits.way)
438b92f8445Sssszwic    touch_ways(i)(0).valid  := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).valid, io.touch(0).valid)
439b92f8445Sssszwic  }
440b92f8445Sssszwic
441b92f8445Sssszwic  // victim
442b92f8445Sssszwic  io.victim.way := Mux(io.victim.vSetIdx.bits(0),
443b92f8445Sssszwic                       replacers(1).way(io.victim.vSetIdx.bits(highestIdxBit, 1)),
444b92f8445Sssszwic                       replacers(0).way(io.victim.vSetIdx.bits(highestIdxBit, 1)))
445b92f8445Sssszwic
446b92f8445Sssszwic  // touch the victim in next cycle
447b92f8445Sssszwic  val victim_vSetIdx_reg = RegEnable(io.victim.vSetIdx.bits, 0.U.asTypeOf(io.victim.vSetIdx.bits), io.victim.vSetIdx.valid)
448b92f8445Sssszwic  val victim_way_reg     = RegEnable(io.victim.way,          0.U.asTypeOf(io.victim.way),          io.victim.vSetIdx.valid)
449b92f8445Sssszwic  (0 until PortNumber).foreach {i =>
450b92f8445Sssszwic    touch_sets(i)(1)        := victim_vSetIdx_reg(highestIdxBit, 1)
451b92f8445Sssszwic    touch_ways(i)(1).bits   := victim_way_reg
452b92f8445Sssszwic    touch_ways(i)(1).valid  := RegNext(io.victim.vSetIdx.valid) && (victim_vSetIdx_reg(0) === i.U)
453b92f8445Sssszwic  }
454b92f8445Sssszwic
455b92f8445Sssszwic  ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)}
456b92f8445Sssszwic}
457b92f8445Sssszwic
4581d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle
4591d8f4dcbSJay{
460f57f7f2aSYangyu Chen  val hartId      = Input(UInt(hartIdLen.W))
4612c9f4a9fSxu_zh  val ftqPrefetch  = Flipped(new FtqToPrefetchIO)
4622c9f4a9fSxu_zh  val softPrefetch = Vec(backendParams.LduCnt, Flipped(Valid(new SoftIfetchPrefetchBundle)))
4631d8f4dcbSJay  val stop        = Input(Bool())
464c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
46550780602SJenius  val toIFU       = Output(Bool())
466b92f8445Sssszwic  val pmp         = Vec(2 * PortNumber, new ICachePMPBundle)
467b92f8445Sssszwic  val itlb        = Vec(PortNumber, new TlbRequestIO)
4681d8f4dcbSJay  val perfInfo    = Output(new ICachePerfInfo)
4690184a80eSYanqin Li  val error       = ValidIO(new L1CacheErrorInfo)
470ecccf78fSJay  /* CSR control signal */
471ecccf78fSJay  val csr_pf_enable = Input(Bool())
472ecccf78fSJay  val csr_parity_enable = Input(Bool())
4732a6078bfSguohongyu  val fencei      = Input(Bool())
474b92f8445Sssszwic  val flush       = Input(Bool())
4751d8f4dcbSJay}
4761d8f4dcbSJay
4771d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
47895e60e55STang Haojin  override def shouldBeInlined: Boolean = false
4791d8f4dcbSJay
4801d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
4811d8f4dcbSJay    Seq(TLMasterParameters.v1(
4821d8f4dcbSJay      name = "icache",
483b92f8445Sssszwic      sourceId = IdRange(0, cacheParams.nFetchMshr + cacheParams.nPrefetchMshr + 1),
4841d8f4dcbSJay    )),
4851d8f4dcbSJay    requestFields = cacheParams.reqFields,
4861d8f4dcbSJay    echoFields = cacheParams.echoFields
4871d8f4dcbSJay  )
4881d8f4dcbSJay
4891d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
4901d8f4dcbSJay
4911d8f4dcbSJay  lazy val module = new ICacheImp(this)
4921d8f4dcbSJay}
4931d8f4dcbSJay
4941ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
4951d8f4dcbSJay  val io = IO(new ICacheIO)
4961d8f4dcbSJay
4977052722fSJay  println("ICache:")
498b92f8445Sssszwic  println("  TagECC: "                + cacheParams.tagECC)
499b92f8445Sssszwic  println("  DataECC: "               + cacheParams.dataECC)
5007052722fSJay  println("  ICacheSets: "            + cacheParams.nSets)
5017052722fSJay  println("  ICacheWays: "            + cacheParams.nWays)
502b92f8445Sssszwic  println("  PortNumber: "            + cacheParams.PortNumber)
503b92f8445Sssszwic  println("  nFetchMshr: "            + cacheParams.nFetchMshr)
504b92f8445Sssszwic  println("  nPrefetchMshr: "         + cacheParams.nPrefetchMshr)
505b92f8445Sssszwic  println("  nWayLookupSize: "        + cacheParams.nWayLookupSize)
506b92f8445Sssszwic  println("  DataCodeUnit: "          + cacheParams.DataCodeUnit)
507b92f8445Sssszwic  println("  ICacheDataBanks: "       + cacheParams.ICacheDataBanks)
508b92f8445Sssszwic  println("  ICacheDataSRAMWidth: "   + cacheParams.ICacheDataSRAMWidth)
5097052722fSJay
5101d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5111d8f4dcbSJay
5121d8f4dcbSJay  val metaArray         = Module(new ICacheMetaArray)
5131d8f4dcbSJay  val dataArray         = Module(new ICacheDataArray)
5142a25dbb4SJay  val mainPipe          = Module(new ICacheMainPipe)
5151d8f4dcbSJay  val missUnit          = Module(new ICacheMissUnit(edge))
516b92f8445Sssszwic  val replacer          = Module(new ICacheReplacer)
517b92f8445Sssszwic  val prefetcher        = Module(new IPrefetchPipe)
518b92f8445Sssszwic  val wayLookup         = Module(new WayLookup)
5191d8f4dcbSJay
520b92f8445Sssszwic  dataArray.io.write    <> missUnit.io.data_write
521b92f8445Sssszwic  dataArray.io.read     <> mainPipe.io.dataArray.toIData
522b92f8445Sssszwic  dataArray.io.readResp <> mainPipe.io.dataArray.fromIData
523cb6e5d3cSssszwic
524b92f8445Sssszwic  metaArray.io.fencei   := io.fencei
525b92f8445Sssszwic  metaArray.io.write    <> missUnit.io.meta_write
526b92f8445Sssszwic  metaArray.io.read     <> prefetcher.io.metaRead.toIMeta
527b92f8445Sssszwic  metaArray.io.readResp <> prefetcher.io.metaRead.fromIMeta
528cb6e5d3cSssszwic
529b92f8445Sssszwic  prefetcher.io.flush             := io.flush
530b92f8445Sssszwic  prefetcher.io.csr_pf_enable     := io.csr_pf_enable
531f80535c3Sxu_zh  prefetcher.io.csr_parity_enable := io.csr_parity_enable
532b92f8445Sssszwic  prefetcher.io.MSHRResp          := missUnit.io.fetch_resp
5332c9f4a9fSxu_zh  prefetcher.io.flushFromBpu      := io.ftqPrefetch.flushFromBpu
5342c9f4a9fSxu_zh  // cache softPrefetch
5352c9f4a9fSxu_zh  private val softPrefetchValid = RegInit(false.B)
5362c9f4a9fSxu_zh  private val softPrefetch = RegInit(0.U.asTypeOf(new IPrefetchReq))
5372c9f4a9fSxu_zh  /* FIXME:
5382c9f4a9fSxu_zh   * If there is already a pending softPrefetch request, it will be overwritten.
5392c9f4a9fSxu_zh   * Also, if there are multiple softPrefetch requests in the same cycle, only the first one will be accepted.
5402c9f4a9fSxu_zh   * We should implement a softPrefetchQueue (like ibuffer, multi-in, single-out) to solve this.
5412c9f4a9fSxu_zh   * However, the impact on performance still needs to be assessed.
5422c9f4a9fSxu_zh   * Considering that the frequency of prefetch.i may not be high, let's start with a temporary dummy solution.
5432c9f4a9fSxu_zh   */
5442c9f4a9fSxu_zh  when (io.softPrefetch.map(_.valid).reduce(_||_)) {
5452c9f4a9fSxu_zh    softPrefetchValid := true.B
5462c9f4a9fSxu_zh    softPrefetch.fromSoftPrefetch(MuxCase(
5472c9f4a9fSxu_zh      0.U.asTypeOf(new SoftIfetchPrefetchBundle),
5482c9f4a9fSxu_zh      io.softPrefetch.map(req => (req.valid -> req.bits))
5492c9f4a9fSxu_zh    ))
5502c9f4a9fSxu_zh  }.elsewhen (prefetcher.io.req.fire) {
5512c9f4a9fSxu_zh    softPrefetchValid := false.B
5522c9f4a9fSxu_zh  }
5532c9f4a9fSxu_zh  // pass ftqPrefetch
5542c9f4a9fSxu_zh  private val ftqPrefetch = WireInit(0.U.asTypeOf(new IPrefetchReq))
5552c9f4a9fSxu_zh  ftqPrefetch.fromFtqICacheInfo(io.ftqPrefetch.req.bits)
5562c9f4a9fSxu_zh  // software prefetch has higher priority
5572c9f4a9fSxu_zh  prefetcher.io.req.valid := softPrefetchValid || io.ftqPrefetch.req.valid
5582c9f4a9fSxu_zh  prefetcher.io.req.bits  := Mux(softPrefetchValid, softPrefetch, ftqPrefetch)
5592c9f4a9fSxu_zh  io.ftqPrefetch.req.ready := prefetcher.io.req.ready && !softPrefetchValid
560fd16c454SJenius
561b92f8445Sssszwic  missUnit.io.hartId            := io.hartId
562b92f8445Sssszwic  missUnit.io.fencei            := io.fencei
563b92f8445Sssszwic  missUnit.io.flush             := io.flush
564b92f8445Sssszwic  missUnit.io.fetch_req         <> mainPipe.io.mshr.req
565b92f8445Sssszwic  missUnit.io.prefetch_req      <> prefetcher.io.MSHRReq
566b92f8445Sssszwic  missUnit.io.mem_grant.valid   := false.B
567b92f8445Sssszwic  missUnit.io.mem_grant.bits    := DontCare
568b92f8445Sssszwic  missUnit.io.mem_grant         <> bus.d
569b92f8445Sssszwic
570b92f8445Sssszwic  mainPipe.io.flush             := io.flush
571cb6e5d3cSssszwic  mainPipe.io.respStall         := io.stop
572ecccf78fSJay  mainPipe.io.csr_parity_enable := io.csr_parity_enable
573cb6e5d3cSssszwic  mainPipe.io.hartId            := io.hartId
574b92f8445Sssszwic  mainPipe.io.mshr.resp         := missUnit.io.fetch_resp
575b92f8445Sssszwic  mainPipe.io.fetch.req         <> io.fetch.req
576b92f8445Sssszwic  mainPipe.io.wayLookupRead     <> wayLookup.io.read
577b92f8445Sssszwic
578b92f8445Sssszwic  wayLookup.io.flush            := io.flush
579b92f8445Sssszwic  wayLookup.io.write            <> prefetcher.io.wayLookupWrite
580b92f8445Sssszwic  wayLookup.io.update           := missUnit.io.fetch_resp
581b92f8445Sssszwic
582b92f8445Sssszwic  replacer.io.touch   <> mainPipe.io.touch
583b92f8445Sssszwic  replacer.io.victim  <> missUnit.io.victim
5847052722fSJay
58561e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
58661e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
587b92f8445Sssszwic  io.pmp(2) <> prefetcher.io.pmp(0)
588b92f8445Sssszwic  io.pmp(3) <> prefetcher.io.pmp(1)
5897052722fSJay
590b92f8445Sssszwic  io.itlb(0) <> prefetcher.io.itlb(0)
591b92f8445Sssszwic  io.itlb(1) <> prefetcher.io.itlb(1)
5927052722fSJay
593cb6e5d3cSssszwic  //notify IFU that Icache pipeline is available
594cb6e5d3cSssszwic  io.toIFU := mainPipe.io.fetch.req.ready
595cb6e5d3cSssszwic  io.perfInfo := mainPipe.io.perfInfo
5961d8f4dcbSJay
597c5c5edaeSJenius  io.fetch.resp              <> mainPipe.io.fetch.resp
598d2b20d1aSTang Haojin  io.fetch.topdownIcacheMiss := mainPipe.io.fetch.topdownIcacheMiss
599d2b20d1aSTang Haojin  io.fetch.topdownItlbMiss   := mainPipe.io.fetch.topdownItlbMiss
600c5c5edaeSJenius
6011d8f4dcbSJay  bus.b.ready := false.B
6021d8f4dcbSJay  bus.c.valid := false.B
6031d8f4dcbSJay  bus.c.bits  := DontCare
6041d8f4dcbSJay  bus.e.valid := false.B
6051d8f4dcbSJay  bus.e.bits  := DontCare
6061d8f4dcbSJay
6071d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
6081d8f4dcbSJay
60958dbdfc2SJay  //Parity error port
6104da04e5bSguohongyu  val errors = mainPipe.io.errors
611b92f8445Sssszwic  val errors_valid = errors.map(e => e.valid).reduce(_ | _)
612b92f8445Sssszwic  io.error.bits <> RegEnable(Mux1H(errors.map(e => e.valid -> e.bits)), 0.U.asTypeOf(errors(0).bits), errors_valid)
613b92f8445Sssszwic  io.error.valid := RegNext(errors_valid, false.B)
6142a6078bfSguohongyu
6152c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_drop_not_ready", io.softPrefetch.map(_.valid).reduce(_||_) && softPrefetchValid && !prefetcher.io.req.fire)
6162c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_drop_multi_req", PopCount(io.softPrefetch.map(_.valid)) > 1.U)
6172c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_block_ftq", softPrefetchValid && io.ftqPrefetch.req.valid)
6182c9f4a9fSxu_zh
6191d8f4dcbSJay  val perfEvents = Seq(
6201d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
6219a128342SHaoyuan Feng    ("icache_miss_penalty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)),
6221d8f4dcbSJay  )
6231ca0e4f3SYinan Xu  generatePerfEvent()
624adc7b752SJenius}
625adc7b752SJenius
626adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
627adc7b752SJenius  extends ICacheBundle
628adc7b752SJenius{
629adc7b752SJenius  val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{
630adc7b752SJenius    val ridx = UInt((log2Ceil(nSets) - 1).W)
631adc7b752SJenius  })))
632adc7b752SJenius  val resp = Output(new Bundle{
633adc7b752SJenius    val rdata  = Vec(PortNumber,Vec(pWay, gen))
634adc7b752SJenius  })
635adc7b752SJenius}
636adc7b752SJenius
637adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
638adc7b752SJenius  extends ICacheBundle
639adc7b752SJenius{
640adc7b752SJenius  val wdata = gen
641adc7b752SJenius  val widx = UInt((log2Ceil(nSets) - 1).W)
642adc7b752SJenius  val wbankidx = Bool()
643adc7b752SJenius  val wmask = Vec(pWay, Bool())
644adc7b752SJenius}
645adc7b752SJenius
646adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray
647adc7b752SJenius{
648adc7b752SJenius
649adc7b752SJenius  //including part way data
650adc7b752SJenius  val io = IO{new Bundle {
651adc7b752SJenius    val read      = new  ICachePartWayReadBundle(gen,pWay)
652adc7b752SJenius    val write     = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
653adc7b752SJenius  }}
654adc7b752SJenius
65536638515SEaston Man  io.read.req.map(_.ready := !io.write.valid)
656adc7b752SJenius
657adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
658adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
65936638515SEaston Man      gen,
660adc7b752SJenius      set=nSets/2,
661adc7b752SJenius      way=pWay,
662adc7b752SJenius      shouldReset = true,
663adc7b752SJenius      holdRead = true,
664adc7b752SJenius      singlePort = true
665adc7b752SJenius    ))
66636638515SEaston Man
667adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
668adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx)
66936638515SEaston Man
67036638515SEaston Man    if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
67136638515SEaston Man    else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx
67236638515SEaston Man    sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt)
67336638515SEaston Man
674adc7b752SJenius    sramBank
675adc7b752SJenius  }
676adc7b752SJenius
67736638515SEaston Man  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_))
678adc7b752SJenius
67936638515SEaston Man  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen))))
68036638515SEaston Man
6811d8f4dcbSJay}
682b92f8445Sssszwic
683b92f8445Sssszwic// Automatically partition the SRAM based on the width of the data and the desired width.
684b92f8445Sssszwic// final SRAM width = width * way
685b92f8445Sssszwicclass SRAMTemplateWithFixedWidth[T <: Data]
686b92f8445Sssszwic(
687b92f8445Sssszwic  gen: T, set: Int, width: Int, way: Int = 1,
688b92f8445Sssszwic  shouldReset: Boolean = false, holdRead: Boolean = false,
689b92f8445Sssszwic  singlePort: Boolean = false, bypassWrite: Boolean = false
690b92f8445Sssszwic) extends Module {
691b92f8445Sssszwic
692b92f8445Sssszwic  val dataBits  = gen.getWidth
693b92f8445Sssszwic  val bankNum = math.ceil(dataBits.toDouble / width.toDouble).toInt
694b92f8445Sssszwic  val totalBits = bankNum * width
695b92f8445Sssszwic
696b92f8445Sssszwic  val io = IO(new Bundle {
697b92f8445Sssszwic    val r = Flipped(new SRAMReadBus(gen, set, way))
698b92f8445Sssszwic    val w = Flipped(new SRAMWriteBus(gen, set, way))
699b92f8445Sssszwic  })
700b92f8445Sssszwic
701b92f8445Sssszwic  val wordType   = UInt(width.W)
702b92f8445Sssszwic  val writeDatas = (0 until bankNum).map(bank =>
703b92f8445Sssszwic    VecInit((0 until way).map(i =>
704b92f8445Sssszwic      io.w.req.bits.data(i).asTypeOf(UInt(totalBits.W)).asTypeOf(Vec(bankNum, wordType))(bank)
705b92f8445Sssszwic    ))
706b92f8445Sssszwic  )
707b92f8445Sssszwic
708b92f8445Sssszwic  val srams = (0 until bankNum) map { bank =>
709b92f8445Sssszwic    val sramBank = Module(new SRAMTemplate(
710b92f8445Sssszwic      wordType,
711b92f8445Sssszwic      set=set,
712b92f8445Sssszwic      way=way,
713b92f8445Sssszwic      shouldReset = shouldReset,
714b92f8445Sssszwic      holdRead = holdRead,
715b92f8445Sssszwic      singlePort = singlePort,
716b92f8445Sssszwic      bypassWrite = bypassWrite,
717b92f8445Sssszwic    ))
718b92f8445Sssszwic    // read req
719b92f8445Sssszwic    sramBank.io.r.req.valid       := io.r.req.valid
720b92f8445Sssszwic    sramBank.io.r.req.bits.setIdx := io.r.req.bits.setIdx
721b92f8445Sssszwic
722b92f8445Sssszwic    // write req
723b92f8445Sssszwic    sramBank.io.w.req.valid       := io.w.req.valid
724b92f8445Sssszwic    sramBank.io.w.req.bits.setIdx := io.w.req.bits.setIdx
725b92f8445Sssszwic    sramBank.io.w.req.bits.data   := writeDatas(bank)
726b92f8445Sssszwic    sramBank.io.w.req.bits.waymask.map(_ := io.w.req.bits.waymask.get)
727b92f8445Sssszwic
728b92f8445Sssszwic    sramBank
729b92f8445Sssszwic  }
730b92f8445Sssszwic
731b92f8445Sssszwic  io.r.req.ready := !io.w.req.valid
732b92f8445Sssszwic  (0 until way).foreach{i =>
733b92f8445Sssszwic    io.r.resp.data(i) := VecInit((0 until bankNum).map(bank =>
734b92f8445Sssszwic                           srams(bank).io.r.resp.data(i)
735b92f8445Sssszwic                         )).asTypeOf(UInt(totalBits.W))(dataBits-1, 0).asTypeOf(gen.cloneType)
736b92f8445Sssszwic  }
737b92f8445Sssszwic
738b92f8445Sssszwic  io.r.req.ready := srams.head.io.r.req.ready
739b92f8445Sssszwic  io.w.req.ready := srams.head.io.w.req.ready
740b92f8445Sssszwic}