xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision 68838bf86e04fbc06eab0050107e48bb903b8306)
11d8f4dcbSJay/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
41d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
51d8f4dcbSJay*
61d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
71d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
81d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
91d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
101d8f4dcbSJay*
111d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
121d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
131d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
141d8f4dcbSJay*
151d8f4dcbSJay* See the Mulan PSL v2 for more details.
161d8f4dcbSJay***************************************************************************************/
171d8f4dcbSJay
181d8f4dcbSJaypackage xiangshan.frontend.icache
191d8f4dcbSJay
201d8f4dcbSJayimport chisel3._
217f37d55fSTang Haojinimport chisel3.util._
22cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.IdRange
23cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.LazyModule
24cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.LazyModuleImp
251d8f4dcbSJayimport freechips.rocketchip.tilelink._
261d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
27cf7d6b7aSMuziimport huancun.AliasField
28cf7d6b7aSMuziimport huancun.PrefetchField
297f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters
303c02ee8fSwakafaimport utility._
317f37d55fSTang Haojinimport utils._
327f37d55fSTang Haojinimport xiangshan._
337f37d55fSTang Haojinimport xiangshan.cache._
347f37d55fSTang Haojinimport xiangshan.cache.mmu.TlbRequestIO
357f37d55fSTang Haojinimport xiangshan.frontend._
361d8f4dcbSJay
371d8f4dcbSJaycase class ICacheParameters(
381d8f4dcbSJay    nSets:               Int = 256,
3976b0dfefSGuokai Chen    nWays:               Int = 4,
401d8f4dcbSJay    rowBits:             Int = 64,
411d8f4dcbSJay    nTLBEntries:         Int = 32,
421d8f4dcbSJay    tagECC:              Option[String] = None,
431d8f4dcbSJay    dataECC:             Option[String] = None,
441d8f4dcbSJay    replacer:            Option[String] = Some("random"),
45b92f8445Sssszwic    PortNumber:          Int = 2,
46b92f8445Sssszwic    nFetchMshr:          Int = 4,
47b92f8445Sssszwic    nPrefetchMshr:       Int = 10,
48b92f8445Sssszwic    nWayLookupSize:      Int = 32,
49b92f8445Sssszwic    DataCodeUnit:        Int = 64,
50b92f8445Sssszwic    ICacheDataBanks:     Int = 8,
51b92f8445Sssszwic    ICacheDataSRAMWidth: Int = 66,
52b92f8445Sssszwic    // TODO: hard code, need delete
53b92f8445Sssszwic    partWayNum: Int = 4,
541d8f4dcbSJay    nMMIOs:     Int = 1,
551d8f4dcbSJay    blockBytes: Int = 64
561d8f4dcbSJay) extends L1CacheParameters {
571d8f4dcbSJay
581d8f4dcbSJay  val setBytes     = nSets * blockBytes
59*68838bf8Scz4e  val aliasBitsOpt = if (setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
601d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
61d2b20d1aSTang Haojin    PrefetchField(),
62d2b20d1aSTang Haojin    ReqSourceField()
631d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
6415ee59e4Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
651d8f4dcbSJay  def tagCode:    Code                 = Code.fromString(tagECC)
661d8f4dcbSJay  def dataCode:   Code                 = Code.fromString(dataECC)
671d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer, nWays, nSets)
681d8f4dcbSJay}
691d8f4dcbSJay
701d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst {
711d8f4dcbSJay  val cacheParams = icacheParameters
721d8f4dcbSJay
73b92f8445Sssszwic  def ICacheSets          = cacheParams.nSets
74b92f8445Sssszwic  def ICacheWays          = cacheParams.nWays
75b92f8445Sssszwic  def PortNumber          = cacheParams.PortNumber
76b92f8445Sssszwic  def nFetchMshr          = cacheParams.nFetchMshr
77b92f8445Sssszwic  def nPrefetchMshr       = cacheParams.nPrefetchMshr
78b92f8445Sssszwic  def nWayLookupSize      = cacheParams.nWayLookupSize
79b92f8445Sssszwic  def DataCodeUnit        = cacheParams.DataCodeUnit
80b92f8445Sssszwic  def ICacheDataBanks     = cacheParams.ICacheDataBanks
81b92f8445Sssszwic  def ICacheDataSRAMWidth = cacheParams.ICacheDataSRAMWidth
82b92f8445Sssszwic  def partWayNum          = cacheParams.partWayNum
83b92f8445Sssszwic
848966a895Sxu_zh  def ICacheMetaBits      = tagBits // FIXME: unportable: maybe use somemethod to get width
858966a895Sxu_zh  def ICacheMetaCodeBits  = 1       // FIXME: unportable: maybe use cacheParams.tagCode.somemethod to get width
868966a895Sxu_zh  def ICacheMetaEntryBits = ICacheMetaBits + ICacheMetaCodeBits
878966a895Sxu_zh
88b92f8445Sssszwic  def ICacheDataBits     = blockBits / ICacheDataBanks
898966a895Sxu_zh  def ICacheDataCodeSegs = math.ceil(ICacheDataBits / DataCodeUnit).toInt // split data to segments for ECC checking
90cf7d6b7aSMuzi  def ICacheDataCodeBits =
91cf7d6b7aSMuzi    ICacheDataCodeSegs * 1 // FIXME: unportable: maybe use cacheParams.dataCode.somemethod to get width
928966a895Sxu_zh  def ICacheDataEntryBits = ICacheDataBits + ICacheDataCodeBits
93b92f8445Sssszwic  def ICacheBankVisitNum  = 32 * 8 / ICacheDataBits + 1
941d8f4dcbSJay  def highestIdxBit       = log2Ceil(nSets) - 1
951d8f4dcbSJay
96b92f8445Sssszwic  require((ICacheDataBanks >= 2) && isPow2(ICacheDataBanks))
978966a895Sxu_zh  require(ICacheDataSRAMWidth >= ICacheDataEntryBits)
98b92f8445Sssszwic  require(isPow2(ICacheSets), s"nSets($ICacheSets) must be pow2")
99b92f8445Sssszwic  require(isPow2(ICacheWays), s"nWays($ICacheWays) must be pow2")
1001d8f4dcbSJay
101adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
102adc7b752SJenius
1032a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
1042a25dbb4SJay    val valid = RegInit(false.B)
105cf7d6b7aSMuzi    when(thisFlush)(valid := false.B)
106cf7d6b7aSMuzi      .elsewhen(lastFire && !lastFlush)(valid := true.B)
107cf7d6b7aSMuzi      .elsewhen(thisFire)(valid := false.B)
1082a25dbb4SJay    valid
1092a25dbb4SJay  }
1102a25dbb4SJay
111cf7d6b7aSMuzi  def ResultHoldBypass[T <: Data](data: T, valid: Bool): T =
1122a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1132a25dbb4SJay
114cf7d6b7aSMuzi  def ResultHoldBypass[T <: Data](data: T, init: T, valid: Bool): T =
115b92f8445Sssszwic    Mux(valid, data, RegEnable(data, init, valid))
116b92f8445Sssszwic
117b1ded4e8Sguohongyu  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool = {
118b1ded4e8Sguohongyu    val bit = RegInit(false.B)
119cf7d6b7aSMuzi    when(flush)(bit := false.B)
120cf7d6b7aSMuzi      .elsewhen(valid && !release)(bit := true.B)
121cf7d6b7aSMuzi      .elsewhen(release)(bit := false.B)
122b1ded4e8Sguohongyu    bit || valid
123b1ded4e8Sguohongyu  }
124b1ded4e8Sguohongyu
1255470b21eSguohongyu  def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = {
1265470b21eSguohongyu    val counter = RegInit(0.U(log2Up(threshold + 1).W))
127cf7d6b7aSMuzi    when(block)(counter := counter + 1.U)
128cf7d6b7aSMuzi    when(flush)(counter := 0.U)
1295470b21eSguohongyu    counter > threshold.U
1305470b21eSguohongyu  }
1315470b21eSguohongyu
132cf7d6b7aSMuzi  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] =
13358c354d0Sssszwic    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
13458c354d0Sssszwic
1358966a895Sxu_zh  def encodeMetaECC(meta: UInt): UInt = {
1368966a895Sxu_zh    require(meta.getWidth == ICacheMetaBits)
1378966a895Sxu_zh    val code = cacheParams.tagCode.encode(meta) >> ICacheMetaBits
1388966a895Sxu_zh    code.asTypeOf(UInt(ICacheMetaCodeBits.W))
1398966a895Sxu_zh  }
1408966a895Sxu_zh
1418966a895Sxu_zh  def encodeDataECC(data: UInt): UInt = {
1428966a895Sxu_zh    require(data.getWidth == ICacheDataBits)
1438966a895Sxu_zh    val datas = data.asTypeOf(Vec(ICacheDataCodeSegs, UInt((ICacheDataBits / ICacheDataCodeSegs).W)))
1448966a895Sxu_zh    val codes = VecInit(datas.map(cacheParams.dataCode.encode(_) >> (ICacheDataBits / ICacheDataCodeSegs)))
1458966a895Sxu_zh    codes.asTypeOf(UInt(ICacheDataCodeBits.W))
146b92f8445Sssszwic  }
14758c354d0Sssszwic
148b92f8445Sssszwic  def getBankSel(blkOffset: UInt, valid: Bool = true.B): Vec[UInt] = {
149b92f8445Sssszwic    val bankIdxLow  = Cat(0.U(1.W), blkOffset) >> log2Ceil(blockBytes / ICacheDataBanks)
150b92f8445Sssszwic    val bankIdxHigh = (Cat(0.U(1.W), blkOffset) + 32.U) >> log2Ceil(blockBytes / ICacheDataBanks)
151b92f8445Sssszwic    val bankSel     = VecInit((0 until ICacheDataBanks * 2).map(i => (i.U >= bankIdxLow) && (i.U <= bankIdxHigh)))
152cf7d6b7aSMuzi    assert(
153cf7d6b7aSMuzi      !valid || PopCount(bankSel) === ICacheBankVisitNum.U,
154cf7d6b7aSMuzi      "The number of bank visits must be %d, but bankSel=0x%x",
155cf7d6b7aSMuzi      ICacheBankVisitNum.U,
156cf7d6b7aSMuzi      bankSel.asUInt
157cf7d6b7aSMuzi    )
158b92f8445Sssszwic    bankSel.asTypeOf(UInt((ICacheDataBanks * 2).W)).asTypeOf(Vec(2, UInt(ICacheDataBanks.W)))
159b92f8445Sssszwic  }
160b92f8445Sssszwic
161b92f8445Sssszwic  def getLineSel(blkOffset: UInt)(implicit p: Parameters): Vec[Bool] = {
162b92f8445Sssszwic    val bankIdxLow = blkOffset >> log2Ceil(blockBytes / ICacheDataBanks)
163b92f8445Sssszwic    val lineSel    = VecInit((0 until ICacheDataBanks).map(i => i.U < bankIdxLow))
164b92f8445Sssszwic    lineSel
165b92f8445Sssszwic  }
166b92f8445Sssszwic
167b92f8445Sssszwic  def getBlkAddr(addr:           UInt) = addr >> blockOffBits
1688966a895Sxu_zh  def getPhyTagFromBlk(addr:     UInt): UInt = addr >> (pgUntagBits - blockOffBits)
169b92f8445Sssszwic  def getIdxFromBlk(addr:        UInt) = addr(idxBits - 1, 0)
170b92f8445Sssszwic  def get_paddr_from_ptag(vaddr: UInt, ptag: UInt) = Cat(ptag, vaddr(pgUntagBits - 1, 0))
1711d8f4dcbSJay}
1721d8f4dcbSJay
1731d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1741d8f4dcbSJay    with HasICacheParameters
1751d8f4dcbSJay
1761d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1771d8f4dcbSJay    with HasICacheParameters
1781d8f4dcbSJay
1791d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1801d8f4dcbSJay    with HasICacheParameters
1811d8f4dcbSJay
1821d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
1831d8f4dcbSJay  val tag = UInt(tagBits.W)
1841d8f4dcbSJay}
1851d8f4dcbSJay
1861d8f4dcbSJayobject ICacheMetadata {
1874da04e5bSguohongyu  def apply(tag: Bits)(implicit p: Parameters) = {
1889442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1891d8f4dcbSJay    meta.tag := tag
1901d8f4dcbSJay    meta
1911d8f4dcbSJay  }
1921d8f4dcbSJay}
1931d8f4dcbSJay
194cf7d6b7aSMuziclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray {
1958966a895Sxu_zh  class ICacheMetaEntry(implicit p: Parameters) extends ICacheBundle {
1968966a895Sxu_zh    val meta: ICacheMetadata = new ICacheMetadata
1978966a895Sxu_zh    val code: UInt           = UInt(ICacheMetaCodeBits.W)
1988966a895Sxu_zh  }
1991d8f4dcbSJay
2008966a895Sxu_zh  private object ICacheMetaEntry {
2018966a895Sxu_zh    def apply(meta: ICacheMetadata)(implicit p: Parameters): ICacheMetaEntry = {
2028966a895Sxu_zh      val entry = Wire(new ICacheMetaEntry)
2038966a895Sxu_zh      entry.meta := meta
2048966a895Sxu_zh      entry.code := encodeMetaECC(meta.asUInt)
2058966a895Sxu_zh      entry
2068966a895Sxu_zh    }
2078966a895Sxu_zh  }
2088966a895Sxu_zh
2098966a895Sxu_zh  // sanity check
2108966a895Sxu_zh  require(ICacheMetaEntryBits == (new ICacheMetaEntry).getWidth)
2118966a895Sxu_zh
2128966a895Sxu_zh  val io = IO(new Bundle {
2131d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
214afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
2151d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
2162a6078bfSguohongyu    val fencei   = Input(Bool())
2178966a895Sxu_zh  })
218afed18b5SJenius
219afed18b5SJenius  val port_0_read_0 = io.read.valid && !io.read.bits.vSetIdx(0)(0)
220afed18b5SJenius  val port_0_read_1 = io.read.valid && io.read.bits.vSetIdx(0)(0)
221afed18b5SJenius  val port_1_read_1 = io.read.valid && io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
222afed18b5SJenius  val port_1_read_0 = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
223afed18b5SJenius
224b92f8445Sssszwic  val port_0_read_0_reg = RegEnable(port_0_read_0, 0.U.asTypeOf(port_0_read_0), io.read.fire)
225b92f8445Sssszwic  val port_0_read_1_reg = RegEnable(port_0_read_1, 0.U.asTypeOf(port_0_read_1), io.read.fire)
226b92f8445Sssszwic  val port_1_read_1_reg = RegEnable(port_1_read_1, 0.U.asTypeOf(port_1_read_1), io.read.fire)
227b92f8445Sssszwic  val port_1_read_0_reg = RegEnable(port_1_read_0, 0.U.asTypeOf(port_1_read_0), io.read.fire)
228afed18b5SJenius
229afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
230afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
231afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
232afed18b5SJenius
233afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
234afed18b5SJenius  val write_bank_1 = io.write.valid && io.write.bits.bankIdx
2351d8f4dcbSJay
236cf7d6b7aSMuzi  val write_meta_bits = ICacheMetaEntry(meta =
237cf7d6b7aSMuzi    ICacheMetadata(
2388966a895Sxu_zh      tag = io.write.bits.phyTag
239cf7d6b7aSMuzi    )
240cf7d6b7aSMuzi  )
2411d8f4dcbSJay
242afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
243afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
2448966a895Sxu_zh      new ICacheMetaEntry(),
245afed18b5SJenius      set = nSets / 2,
246afed18b5SJenius      way = nWays,
247afed18b5SJenius      shouldReset = true,
248afed18b5SJenius      holdRead = true,
249afed18b5SJenius      singlePort = true
2501d8f4dcbSJay    ))
2511d8f4dcbSJay
252afed18b5SJenius    // meta connection
253afed18b5SJenius    if (bank == 0) {
254afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
255afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx = bank_0_idx(highestIdxBit, 1))
256afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
257cf7d6b7aSMuzi      tagArray.io.w.req.bits.apply(
258cf7d6b7aSMuzi        data = write_meta_bits,
259cf7d6b7aSMuzi        setIdx = io.write.bits.virIdx(highestIdxBit, 1),
260cf7d6b7aSMuzi        waymask = io.write.bits.waymask
261cf7d6b7aSMuzi      )
262cf7d6b7aSMuzi    } else {
263afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
264afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx = bank_1_idx(highestIdxBit, 1))
265afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
266cf7d6b7aSMuzi      tagArray.io.w.req.bits.apply(
267cf7d6b7aSMuzi        data = write_meta_bits,
268cf7d6b7aSMuzi        setIdx = io.write.bits.virIdx(highestIdxBit, 1),
269cf7d6b7aSMuzi        waymask = io.write.bits.waymask
270cf7d6b7aSMuzi      )
271afed18b5SJenius    }
2721d8f4dcbSJay
2731d8f4dcbSJay    tagArray
2741d8f4dcbSJay  }
275b37bce8eSJinYue
276b92f8445Sssszwic  val read_set_idx_next = RegEnable(io.read.bits.vSetIdx, 0.U.asTypeOf(io.read.bits.vSetIdx), io.read.fire)
2779442775eSguohongyu  val valid_array       = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
27860672d5eSguohongyu  val valid_metas       = Wire(Vec(PortNumber, Vec(nWays, Bool())))
27960672d5eSguohongyu  // valid read
28060672d5eSguohongyu  (0 until PortNumber).foreach(i =>
28160672d5eSguohongyu    (0 until nWays).foreach(way =>
28260672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
283cf7d6b7aSMuzi    )
284cf7d6b7aSMuzi  )
28560672d5eSguohongyu  io.readResp.entryValid := valid_metas
28660672d5eSguohongyu
2872a6078bfSguohongyu  io.read.ready := !io.write.valid && !io.fencei && tagArrays.map(_.io.r.req.ready).reduce(_ && _)
288afed18b5SJenius
28960672d5eSguohongyu  // valid write
29060672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
29160672d5eSguohongyu  when(io.write.valid) {
2929442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
29360672d5eSguohongyu  }
2941d8f4dcbSJay
2959442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
2969442775eSguohongyu
2978966a895Sxu_zh  io.readResp.metas <> DontCare
2988966a895Sxu_zh  io.readResp.codes <> DontCare
299cf7d6b7aSMuzi  val readMetaEntries = tagArrays.map(port => port.io.r.resp.asTypeOf(Vec(nWays, new ICacheMetaEntry())))
3008966a895Sxu_zh  val readMetas       = readMetaEntries.map(_.map(_.meta))
3018966a895Sxu_zh  val readCodes       = readMetaEntries.map(_.map(_.code))
3028966a895Sxu_zh
3038966a895Sxu_zh  // TEST: force ECC to fail by setting readCodes to 0
3048966a895Sxu_zh  if (ICacheForceMetaECCError) {
3058966a895Sxu_zh    readCodes.foreach(_.foreach(_ := 0.U))
3068966a895Sxu_zh  }
3078966a895Sxu_zh
3081d8f4dcbSJay  when(port_0_read_0_reg) {
3098966a895Sxu_zh    io.readResp.metas(0) := readMetas(0)
3108966a895Sxu_zh    io.readResp.codes(0) := readCodes(0)
3111d8f4dcbSJay  }.elsewhen(port_0_read_1_reg) {
3128966a895Sxu_zh    io.readResp.metas(0) := readMetas(1)
3138966a895Sxu_zh    io.readResp.codes(0) := readCodes(1)
3141d8f4dcbSJay  }
3151d8f4dcbSJay
3161d8f4dcbSJay  when(port_1_read_0_reg) {
3178966a895Sxu_zh    io.readResp.metas(1) := readMetas(0)
3188966a895Sxu_zh    io.readResp.codes(1) := readCodes(0)
3191d8f4dcbSJay  }.elsewhen(port_1_read_1_reg) {
3208966a895Sxu_zh    io.readResp.metas(1) := readMetas(1)
3218966a895Sxu_zh    io.readResp.codes(1) := readCodes(1)
3221d8f4dcbSJay  }
3231d8f4dcbSJay
3240c26d810Sguohongyu  io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid
3252a6078bfSguohongyu
3262a6078bfSguohongyu  // fencei logic : reset valid_array
3272a6078bfSguohongyu  when(io.fencei) {
3282a6078bfSguohongyu    (0 until nWays).foreach(way =>
3292a6078bfSguohongyu      valid_array(way) := 0.U
3302a6078bfSguohongyu    )
3312a6078bfSguohongyu  }
3321d8f4dcbSJay}
3331d8f4dcbSJay
334cf7d6b7aSMuziclass ICacheDataArray(implicit p: Parameters) extends ICacheArray {
335b92f8445Sssszwic  class ICacheDataEntry(implicit p: Parameters) extends ICacheBundle {
336b92f8445Sssszwic    val data = UInt(ICacheDataBits.W)
3378966a895Sxu_zh    val code = UInt(ICacheDataCodeBits.W)
338e5f1252bSGuokai Chen  }
339b37bce8eSJinYue
340b92f8445Sssszwic  object ICacheDataEntry {
341b92f8445Sssszwic    def apply(data: UInt)(implicit p: Parameters) = {
342b92f8445Sssszwic      val entry = Wire(new ICacheDataEntry)
343b92f8445Sssszwic      entry.data := data
3448966a895Sxu_zh      entry.code := encodeDataECC(data)
345b92f8445Sssszwic      entry
346b37bce8eSJinYue    }
347b92f8445Sssszwic  }
348a61a35e0Sssszwic
349cf7d6b7aSMuzi  val io = IO {
350cf7d6b7aSMuzi    new Bundle {
3511d8f4dcbSJay      val write = Flipped(DecoupledIO(new ICacheDataWriteBundle))
352b92f8445Sssszwic      // TODO: fix hard code
353b92f8445Sssszwic      val read     = Flipped(Vec(4, DecoupledIO(new ICacheReadBundle)))
3541d8f4dcbSJay      val readResp = Output(new ICacheDataRespBundle)
355cf7d6b7aSMuzi    }
356cf7d6b7aSMuzi  }
357b92f8445Sssszwic
358a61a35e0Sssszwic  /**
359a61a35e0Sssszwic    ******************************************************************************
360a61a35e0Sssszwic    * data array
361a61a35e0Sssszwic    ******************************************************************************
362a61a35e0Sssszwic    */
363b92f8445Sssszwic  val writeDatas   = io.write.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt(ICacheDataBits.W)))
364b92f8445Sssszwic  val writeEntries = writeDatas.map(ICacheDataEntry(_).asUInt)
365b92f8445Sssszwic
366b92f8445Sssszwic  val bankSel  = getBankSel(io.read(0).bits.blkOffset, io.read(0).valid)
367b92f8445Sssszwic  val lineSel  = getLineSel(io.read(0).bits.blkOffset)
368b92f8445Sssszwic  val waymasks = io.read(0).bits.wayMask
369b92f8445Sssszwic  val masks    = Wire(Vec(nWays, Vec(ICacheDataBanks, Bool())))
370b92f8445Sssszwic  (0 until nWays).foreach { way =>
371b92f8445Sssszwic    (0 until ICacheDataBanks).foreach { bank =>
372cf7d6b7aSMuzi      masks(way)(bank) := Mux(
373cf7d6b7aSMuzi        lineSel(bank),
374cf7d6b7aSMuzi        waymasks(1)(way) && bankSel(1)(bank).asBool,
375cf7d6b7aSMuzi        waymasks(0)(way) && bankSel(0)(bank).asBool
376cf7d6b7aSMuzi      )
377b92f8445Sssszwic    }
378b92f8445Sssszwic  }
379b92f8445Sssszwic
380b92f8445Sssszwic  val dataArrays = (0 until nWays).map { way =>
381b92f8445Sssszwic    (0 until ICacheDataBanks).map { bank =>
382b92f8445Sssszwic      val sramBank = Module(new SRAMTemplateWithFixedWidth(
3838966a895Sxu_zh        UInt(ICacheDataEntryBits.W),
384a61a35e0Sssszwic        set = nSets,
385b92f8445Sssszwic        width = ICacheDataSRAMWidth,
386a61a35e0Sssszwic        shouldReset = true,
387a61a35e0Sssszwic        holdRead = true,
388a61a35e0Sssszwic        singlePort = true
3891d8f4dcbSJay      ))
3901d8f4dcbSJay
391b92f8445Sssszwic      // read
392b92f8445Sssszwic      sramBank.io.r.req.valid := io.read(bank % 4).valid && masks(way)(bank)
393cf7d6b7aSMuzi      sramBank.io.r.req.bits.apply(setIdx =
394cf7d6b7aSMuzi        Mux(lineSel(bank), io.read(bank % 4).bits.vSetIdx(1), io.read(bank % 4).bits.vSetIdx(0))
395cf7d6b7aSMuzi      )
396b92f8445Sssszwic      // write
397b92f8445Sssszwic      sramBank.io.w.req.valid := io.write.valid && io.write.bits.waymask(way).asBool
398a61a35e0Sssszwic      sramBank.io.w.req.bits.apply(
399b92f8445Sssszwic        data = writeEntries(bank),
400a61a35e0Sssszwic        setIdx = io.write.bits.virIdx,
401b92f8445Sssszwic        // waymask is invalid when way of SRAMTemplate <= 1
402b92f8445Sssszwic        waymask = 0.U
403a61a35e0Sssszwic      )
404a61a35e0Sssszwic      sramBank
405adc7b752SJenius    }
406adc7b752SJenius  }
407adc7b752SJenius
408a61a35e0Sssszwic  /**
409a61a35e0Sssszwic    ******************************************************************************
410a61a35e0Sssszwic    * read logic
411a61a35e0Sssszwic    ******************************************************************************
412a61a35e0Sssszwic    */
413b92f8445Sssszwic  val masksReg = RegEnable(masks, 0.U.asTypeOf(masks), io.read(0).valid)
414b92f8445Sssszwic  val readDataWithCode = (0 until ICacheDataBanks).map(bank =>
415cf7d6b7aSMuzi    Mux1H(VecInit(masksReg.map(_(bank))).asTypeOf(UInt(nWays.W)), dataArrays.map(_(bank).io.r.resp.asUInt))
416cf7d6b7aSMuzi  )
417b92f8445Sssszwic  val readEntries = readDataWithCode.map(_.asTypeOf(new ICacheDataEntry()))
418b92f8445Sssszwic  val readDatas   = VecInit(readEntries.map(_.data))
419b92f8445Sssszwic  val readCodes   = VecInit(readEntries.map(_.code))
42019d62fa1SJenius
421b92f8445Sssszwic  // TEST: force ECC to fail by setting readCodes to 0
422b92f8445Sssszwic  if (ICacheForceDataECCError) {
423b92f8445Sssszwic    readCodes.foreach(_ := 0.U)
424c157cf71SGuokai Chen  }
425c157cf71SGuokai Chen
426a61a35e0Sssszwic  /**
427a61a35e0Sssszwic    ******************************************************************************
428a61a35e0Sssszwic    * IO
429a61a35e0Sssszwic    ******************************************************************************
430a61a35e0Sssszwic    */
431b92f8445Sssszwic  io.readResp.datas := readDatas
432b92f8445Sssszwic  io.readResp.codes := readCodes
4331d8f4dcbSJay  io.write.ready    := true.B
434b92f8445Sssszwic  io.read.foreach(_.ready := !io.write.valid)
4351d8f4dcbSJay}
4361d8f4dcbSJay
437b92f8445Sssszwicclass ICacheReplacer(implicit p: Parameters) extends ICacheModule {
438b92f8445Sssszwic  val io = IO(new Bundle {
439b92f8445Sssszwic    val touch  = Vec(PortNumber, Flipped(ValidIO(new ReplacerTouch)))
440b92f8445Sssszwic    val victim = Flipped(new ReplacerVictim)
441b92f8445Sssszwic  })
442b92f8445Sssszwic
443b92f8445Sssszwic  val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets / PortNumber))
444b92f8445Sssszwic
445b92f8445Sssszwic  // touch
446b92f8445Sssszwic  val touch_sets = Seq.fill(PortNumber)(Wire(Vec(2, UInt(log2Ceil(nSets / 2).W))))
447b92f8445Sssszwic  val touch_ways = Seq.fill(PortNumber)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))))
448b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
449cf7d6b7aSMuzi    touch_sets(i)(0) := Mux(
450cf7d6b7aSMuzi      io.touch(i).bits.vSetIdx(0),
451cf7d6b7aSMuzi      io.touch(1).bits.vSetIdx(highestIdxBit, 1),
452cf7d6b7aSMuzi      io.touch(0).bits.vSetIdx(highestIdxBit, 1)
453cf7d6b7aSMuzi    )
454b92f8445Sssszwic    touch_ways(i)(0).bits  := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).bits.way, io.touch(0).bits.way)
455b92f8445Sssszwic    touch_ways(i)(0).valid := Mux(io.touch(i).bits.vSetIdx(0), io.touch(1).valid, io.touch(0).valid)
456b92f8445Sssszwic  }
457b92f8445Sssszwic
458b92f8445Sssszwic  // victim
459cf7d6b7aSMuzi  io.victim.way := Mux(
460cf7d6b7aSMuzi    io.victim.vSetIdx.bits(0),
461b92f8445Sssszwic    replacers(1).way(io.victim.vSetIdx.bits(highestIdxBit, 1)),
462cf7d6b7aSMuzi    replacers(0).way(io.victim.vSetIdx.bits(highestIdxBit, 1))
463cf7d6b7aSMuzi  )
464b92f8445Sssszwic
465b92f8445Sssszwic  // touch the victim in next cycle
466cf7d6b7aSMuzi  val victim_vSetIdx_reg =
467cf7d6b7aSMuzi    RegEnable(io.victim.vSetIdx.bits, 0.U.asTypeOf(io.victim.vSetIdx.bits), io.victim.vSetIdx.valid)
468b92f8445Sssszwic  val victim_way_reg = RegEnable(io.victim.way, 0.U.asTypeOf(io.victim.way), io.victim.vSetIdx.valid)
469b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
470b92f8445Sssszwic    touch_sets(i)(1)       := victim_vSetIdx_reg(highestIdxBit, 1)
471b92f8445Sssszwic    touch_ways(i)(1).bits  := victim_way_reg
472b92f8445Sssszwic    touch_ways(i)(1).valid := RegNext(io.victim.vSetIdx.valid) && (victim_vSetIdx_reg(0) === i.U)
473b92f8445Sssszwic  }
474b92f8445Sssszwic
475b92f8445Sssszwic  ((replacers zip touch_sets) zip touch_ways).map { case ((r, s), w) => r.access(s, w) }
476b92f8445Sssszwic}
477b92f8445Sssszwic
478cf7d6b7aSMuziclass ICacheIO(implicit p: Parameters) extends ICacheBundle {
479f57f7f2aSYangyu Chen  val hartId       = Input(UInt(hartIdLen.W))
4802c9f4a9fSxu_zh  val ftqPrefetch  = Flipped(new FtqToPrefetchIO)
4812c9f4a9fSxu_zh  val softPrefetch = Vec(backendParams.LduCnt, Flipped(Valid(new SoftIfetchPrefetchBundle)))
4821d8f4dcbSJay  val stop         = Input(Bool())
483c5c5edaeSJenius  val fetch        = new ICacheMainPipeBundle
48450780602SJenius  val toIFU        = Output(Bool())
485b92f8445Sssszwic  val pmp          = Vec(2 * PortNumber, new ICachePMPBundle)
486b92f8445Sssszwic  val itlb         = Vec(PortNumber, new TlbRequestIO)
4871d8f4dcbSJay  val perfInfo     = Output(new ICachePerfInfo)
4880184a80eSYanqin Li  val error        = ValidIO(new L1CacheErrorInfo)
489ecccf78fSJay  /* CSR control signal */
490ecccf78fSJay  val csr_pf_enable     = Input(Bool())
491ecccf78fSJay  val csr_parity_enable = Input(Bool())
4922a6078bfSguohongyu  val fencei            = Input(Bool())
493b92f8445Sssszwic  val flush             = Input(Bool())
4941d8f4dcbSJay}
4951d8f4dcbSJay
4961d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
49795e60e55STang Haojin  override def shouldBeInlined: Boolean = false
4981d8f4dcbSJay
4991d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
5001d8f4dcbSJay    Seq(TLMasterParameters.v1(
5011d8f4dcbSJay      name = "icache",
502cf7d6b7aSMuzi      sourceId = IdRange(0, cacheParams.nFetchMshr + cacheParams.nPrefetchMshr + 1)
5031d8f4dcbSJay    )),
5041d8f4dcbSJay    requestFields = cacheParams.reqFields,
5051d8f4dcbSJay    echoFields = cacheParams.echoFields
5061d8f4dcbSJay  )
5071d8f4dcbSJay
5081d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
5091d8f4dcbSJay
5101d8f4dcbSJay  lazy val module = new ICacheImp(this)
5111d8f4dcbSJay}
5121d8f4dcbSJay
5131ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
5141d8f4dcbSJay  val io = IO(new ICacheIO)
5151d8f4dcbSJay
5167052722fSJay  println("ICache:")
517b92f8445Sssszwic  println("  TagECC: " + cacheParams.tagECC)
518b92f8445Sssszwic  println("  DataECC: " + cacheParams.dataECC)
5197052722fSJay  println("  ICacheSets: " + cacheParams.nSets)
5207052722fSJay  println("  ICacheWays: " + cacheParams.nWays)
521b92f8445Sssszwic  println("  PortNumber: " + cacheParams.PortNumber)
522b92f8445Sssszwic  println("  nFetchMshr: " + cacheParams.nFetchMshr)
523b92f8445Sssszwic  println("  nPrefetchMshr: " + cacheParams.nPrefetchMshr)
524b92f8445Sssszwic  println("  nWayLookupSize: " + cacheParams.nWayLookupSize)
525b92f8445Sssszwic  println("  DataCodeUnit: " + cacheParams.DataCodeUnit)
526b92f8445Sssszwic  println("  ICacheDataBanks: " + cacheParams.ICacheDataBanks)
527b92f8445Sssszwic  println("  ICacheDataSRAMWidth: " + cacheParams.ICacheDataSRAMWidth)
5287052722fSJay
5291d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5301d8f4dcbSJay
5311d8f4dcbSJay  val metaArray  = Module(new ICacheMetaArray)
5321d8f4dcbSJay  val dataArray  = Module(new ICacheDataArray)
5332a25dbb4SJay  val mainPipe   = Module(new ICacheMainPipe)
5341d8f4dcbSJay  val missUnit   = Module(new ICacheMissUnit(edge))
535b92f8445Sssszwic  val replacer   = Module(new ICacheReplacer)
536b92f8445Sssszwic  val prefetcher = Module(new IPrefetchPipe)
537b92f8445Sssszwic  val wayLookup  = Module(new WayLookup)
5381d8f4dcbSJay
539b92f8445Sssszwic  dataArray.io.write <> missUnit.io.data_write
540b92f8445Sssszwic  dataArray.io.read <> mainPipe.io.dataArray.toIData
541b92f8445Sssszwic  dataArray.io.readResp <> mainPipe.io.dataArray.fromIData
542cb6e5d3cSssszwic
543b92f8445Sssszwic  metaArray.io.fencei := io.fencei
544b92f8445Sssszwic  metaArray.io.write <> missUnit.io.meta_write
545b92f8445Sssszwic  metaArray.io.read <> prefetcher.io.metaRead.toIMeta
546b92f8445Sssszwic  metaArray.io.readResp <> prefetcher.io.metaRead.fromIMeta
547cb6e5d3cSssszwic
548b92f8445Sssszwic  prefetcher.io.flush             := io.flush
549b92f8445Sssszwic  prefetcher.io.csr_pf_enable     := io.csr_pf_enable
550f80535c3Sxu_zh  prefetcher.io.csr_parity_enable := io.csr_parity_enable
551b92f8445Sssszwic  prefetcher.io.MSHRResp          := missUnit.io.fetch_resp
5522c9f4a9fSxu_zh  prefetcher.io.flushFromBpu      := io.ftqPrefetch.flushFromBpu
5532c9f4a9fSxu_zh  // cache softPrefetch
5542c9f4a9fSxu_zh  private val softPrefetchValid = RegInit(false.B)
5552c9f4a9fSxu_zh  private val softPrefetch      = RegInit(0.U.asTypeOf(new IPrefetchReq))
5562c9f4a9fSxu_zh  /* FIXME:
5572c9f4a9fSxu_zh   * If there is already a pending softPrefetch request, it will be overwritten.
5582c9f4a9fSxu_zh   * Also, if there are multiple softPrefetch requests in the same cycle, only the first one will be accepted.
5592c9f4a9fSxu_zh   * We should implement a softPrefetchQueue (like ibuffer, multi-in, single-out) to solve this.
5602c9f4a9fSxu_zh   * However, the impact on performance still needs to be assessed.
5612c9f4a9fSxu_zh   * Considering that the frequency of prefetch.i may not be high, let's start with a temporary dummy solution.
5622c9f4a9fSxu_zh   */
5632c9f4a9fSxu_zh  when(io.softPrefetch.map(_.valid).reduce(_ || _)) {
5642c9f4a9fSxu_zh    softPrefetchValid := true.B
5652c9f4a9fSxu_zh    softPrefetch.fromSoftPrefetch(MuxCase(
5662c9f4a9fSxu_zh      0.U.asTypeOf(new SoftIfetchPrefetchBundle),
567cf7d6b7aSMuzi      io.softPrefetch.map(req => req.valid -> req.bits)
5682c9f4a9fSxu_zh    ))
5692c9f4a9fSxu_zh  }.elsewhen(prefetcher.io.req.fire) {
5702c9f4a9fSxu_zh    softPrefetchValid := false.B
5712c9f4a9fSxu_zh  }
5722c9f4a9fSxu_zh  // pass ftqPrefetch
5732c9f4a9fSxu_zh  private val ftqPrefetch = WireInit(0.U.asTypeOf(new IPrefetchReq))
5742c9f4a9fSxu_zh  ftqPrefetch.fromFtqICacheInfo(io.ftqPrefetch.req.bits)
5752c9f4a9fSxu_zh  // software prefetch has higher priority
5762c9f4a9fSxu_zh  prefetcher.io.req.valid                 := softPrefetchValid || io.ftqPrefetch.req.valid
5772c9f4a9fSxu_zh  prefetcher.io.req.bits                  := Mux(softPrefetchValid, softPrefetch, ftqPrefetch)
578fbdb359dSMuzi  prefetcher.io.req.bits.backendException := io.ftqPrefetch.backendException
5792c9f4a9fSxu_zh  io.ftqPrefetch.req.ready                := prefetcher.io.req.ready && !softPrefetchValid
580fd16c454SJenius
581b92f8445Sssszwic  missUnit.io.hartId := io.hartId
582b92f8445Sssszwic  missUnit.io.fencei := io.fencei
583b92f8445Sssszwic  missUnit.io.flush  := io.flush
584b92f8445Sssszwic  missUnit.io.fetch_req <> mainPipe.io.mshr.req
585b92f8445Sssszwic  missUnit.io.prefetch_req <> prefetcher.io.MSHRReq
586b92f8445Sssszwic  missUnit.io.mem_grant.valid := false.B
587b92f8445Sssszwic  missUnit.io.mem_grant.bits  := DontCare
588b92f8445Sssszwic  missUnit.io.mem_grant <> bus.d
589b92f8445Sssszwic
590b92f8445Sssszwic  mainPipe.io.flush             := io.flush
591cb6e5d3cSssszwic  mainPipe.io.respStall         := io.stop
592ecccf78fSJay  mainPipe.io.csr_parity_enable := io.csr_parity_enable
593cb6e5d3cSssszwic  mainPipe.io.hartId            := io.hartId
594b92f8445Sssszwic  mainPipe.io.mshr.resp         := missUnit.io.fetch_resp
595b92f8445Sssszwic  mainPipe.io.fetch.req <> io.fetch.req
596b92f8445Sssszwic  mainPipe.io.wayLookupRead <> wayLookup.io.read
597b92f8445Sssszwic
598b92f8445Sssszwic  wayLookup.io.flush := io.flush
599b92f8445Sssszwic  wayLookup.io.write <> prefetcher.io.wayLookupWrite
600b92f8445Sssszwic  wayLookup.io.update := missUnit.io.fetch_resp
601b92f8445Sssszwic
602b92f8445Sssszwic  replacer.io.touch <> mainPipe.io.touch
603b92f8445Sssszwic  replacer.io.victim <> missUnit.io.victim
6047052722fSJay
60561e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
60661e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
607b92f8445Sssszwic  io.pmp(2) <> prefetcher.io.pmp(0)
608b92f8445Sssszwic  io.pmp(3) <> prefetcher.io.pmp(1)
6097052722fSJay
610b92f8445Sssszwic  io.itlb(0) <> prefetcher.io.itlb(0)
611b92f8445Sssszwic  io.itlb(1) <> prefetcher.io.itlb(1)
6127052722fSJay
613cb6e5d3cSssszwic  // notify IFU that Icache pipeline is available
614cb6e5d3cSssszwic  io.toIFU    := mainPipe.io.fetch.req.ready
615cb6e5d3cSssszwic  io.perfInfo := mainPipe.io.perfInfo
6161d8f4dcbSJay
617c5c5edaeSJenius  io.fetch.resp <> mainPipe.io.fetch.resp
618d2b20d1aSTang Haojin  io.fetch.topdownIcacheMiss := mainPipe.io.fetch.topdownIcacheMiss
619d2b20d1aSTang Haojin  io.fetch.topdownItlbMiss   := mainPipe.io.fetch.topdownItlbMiss
620c5c5edaeSJenius
6211d8f4dcbSJay  bus.b.ready := false.B
6221d8f4dcbSJay  bus.c.valid := false.B
6231d8f4dcbSJay  bus.c.bits  := DontCare
6241d8f4dcbSJay  bus.e.valid := false.B
6251d8f4dcbSJay  bus.e.bits  := DontCare
6261d8f4dcbSJay
6271d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
6281d8f4dcbSJay
62958dbdfc2SJay  // Parity error port
6304da04e5bSguohongyu  val errors       = mainPipe.io.errors
631b92f8445Sssszwic  val errors_valid = errors.map(e => e.valid).reduce(_ | _)
632b3c35820Sxu_zh  io.error.bits <> RegEnable(
633b3c35820Sxu_zh    PriorityMux(errors.map(e => e.valid -> e.bits)),
634b3c35820Sxu_zh    0.U.asTypeOf(errors(0).bits),
635b3c35820Sxu_zh    errors_valid
636b3c35820Sxu_zh  )
637b92f8445Sssszwic  io.error.valid := RegNext(errors_valid, false.B)
6382a6078bfSguohongyu
639cf7d6b7aSMuzi  XSPerfAccumulate(
640cf7d6b7aSMuzi    "softPrefetch_drop_not_ready",
641cf7d6b7aSMuzi    io.softPrefetch.map(_.valid).reduce(_ || _) && softPrefetchValid && !prefetcher.io.req.fire
642cf7d6b7aSMuzi  )
6432c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_drop_multi_req", PopCount(io.softPrefetch.map(_.valid)) > 1.U)
6442c9f4a9fSxu_zh  XSPerfAccumulate("softPrefetch_block_ftq", softPrefetchValid && io.ftqPrefetch.req.valid)
6452c9f4a9fSxu_zh
6461d8f4dcbSJay  val perfEvents = Seq(
6471d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
648cf7d6b7aSMuzi    ("icache_miss_penalty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true))
6491d8f4dcbSJay  )
6501ca0e4f3SYinan Xu  generatePerfEvent()
651adc7b752SJenius}
652adc7b752SJenius
653adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
654cf7d6b7aSMuzi    extends ICacheBundle {
655cf7d6b7aSMuzi  val req = Flipped(Vec(
656cf7d6b7aSMuzi    PortNumber,
657cf7d6b7aSMuzi    Decoupled(new Bundle {
658adc7b752SJenius      val ridx = UInt((log2Ceil(nSets) - 1).W)
659cf7d6b7aSMuzi    })
660cf7d6b7aSMuzi  ))
661adc7b752SJenius  val resp = Output(new Bundle {
662adc7b752SJenius    val rdata = Vec(PortNumber, Vec(pWay, gen))
663adc7b752SJenius  })
664adc7b752SJenius}
665adc7b752SJenius
666adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
667cf7d6b7aSMuzi    extends ICacheBundle {
668adc7b752SJenius  val wdata    = gen
669adc7b752SJenius  val widx     = UInt((log2Ceil(nSets) - 1).W)
670adc7b752SJenius  val wbankidx = Bool()
671adc7b752SJenius  val wmask    = Vec(pWay, Bool())
672adc7b752SJenius}
673adc7b752SJenius
674cf7d6b7aSMuziclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray {
675adc7b752SJenius
676adc7b752SJenius  // including part way data
677cf7d6b7aSMuzi  val io = IO {
678cf7d6b7aSMuzi    new Bundle {
679adc7b752SJenius      val read  = new ICachePartWayReadBundle(gen, pWay)
680adc7b752SJenius      val write = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
681cf7d6b7aSMuzi    }
682cf7d6b7aSMuzi  }
683adc7b752SJenius
68436638515SEaston Man  io.read.req.map(_.ready := !io.write.valid)
685adc7b752SJenius
686adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
687adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
68836638515SEaston Man      gen,
689adc7b752SJenius      set = nSets / 2,
690adc7b752SJenius      way = pWay,
691adc7b752SJenius      shouldReset = true,
692adc7b752SJenius      holdRead = true,
693adc7b752SJenius      singlePort = true
694adc7b752SJenius    ))
69536638515SEaston Man
696adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
697adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx = io.read.req(bank).bits.ridx)
69836638515SEaston Man
69936638515SEaston Man    if (bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
70036638515SEaston Man    else sramBank.io.w.req.valid           := io.write.valid && io.write.bits.wbankidx
701cf7d6b7aSMuzi    sramBank.io.w.req.bits.apply(
702cf7d6b7aSMuzi      data = io.write.bits.wdata,
703cf7d6b7aSMuzi      setIdx = io.write.bits.widx,
704cf7d6b7aSMuzi      waymask = io.write.bits.wmask.asUInt
705cf7d6b7aSMuzi    )
70636638515SEaston Man
707adc7b752SJenius    sramBank
708adc7b752SJenius  }
709adc7b752SJenius
71036638515SEaston Man  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_ && _))
711adc7b752SJenius
71236638515SEaston Man  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay, gen))))
71336638515SEaston Man
7141d8f4dcbSJay}
715b92f8445Sssszwic
716b92f8445Sssszwic// Automatically partition the SRAM based on the width of the data and the desired width.
717b92f8445Sssszwic// final SRAM width = width * way
718cf7d6b7aSMuziclass SRAMTemplateWithFixedWidth[T <: Data](
719cf7d6b7aSMuzi    gen:         T,
720cf7d6b7aSMuzi    set:         Int,
721cf7d6b7aSMuzi    width:       Int,
722cf7d6b7aSMuzi    way:         Int = 1,
723cf7d6b7aSMuzi    shouldReset: Boolean = false,
724cf7d6b7aSMuzi    holdRead:    Boolean = false,
725cf7d6b7aSMuzi    singlePort:  Boolean = false,
726cf7d6b7aSMuzi    bypassWrite: Boolean = false
727b92f8445Sssszwic) extends Module {
728b92f8445Sssszwic
729b92f8445Sssszwic  val dataBits  = gen.getWidth
730b92f8445Sssszwic  val bankNum   = math.ceil(dataBits.toDouble / width.toDouble).toInt
731b92f8445Sssszwic  val totalBits = bankNum * width
732b92f8445Sssszwic
733b92f8445Sssszwic  val io = IO(new Bundle {
734b92f8445Sssszwic    val r = Flipped(new SRAMReadBus(gen, set, way))
735b92f8445Sssszwic    val w = Flipped(new SRAMWriteBus(gen, set, way))
736b92f8445Sssszwic  })
737b92f8445Sssszwic
738b92f8445Sssszwic  val wordType = UInt(width.W)
739b92f8445Sssszwic  val writeDatas = (0 until bankNum).map(bank =>
740b92f8445Sssszwic    VecInit((0 until way).map(i =>
741b92f8445Sssszwic      io.w.req.bits.data(i).asTypeOf(UInt(totalBits.W)).asTypeOf(Vec(bankNum, wordType))(bank)
742b92f8445Sssszwic    ))
743b92f8445Sssszwic  )
744b92f8445Sssszwic
745b92f8445Sssszwic  val srams = (0 until bankNum) map { bank =>
746b92f8445Sssszwic    val sramBank = Module(new SRAMTemplate(
747b92f8445Sssszwic      wordType,
748b92f8445Sssszwic      set = set,
749b92f8445Sssszwic      way = way,
750b92f8445Sssszwic      shouldReset = shouldReset,
751b92f8445Sssszwic      holdRead = holdRead,
752b92f8445Sssszwic      singlePort = singlePort,
753cf7d6b7aSMuzi      bypassWrite = bypassWrite
754b92f8445Sssszwic    ))
755b92f8445Sssszwic    // read req
756b92f8445Sssszwic    sramBank.io.r.req.valid       := io.r.req.valid
757b92f8445Sssszwic    sramBank.io.r.req.bits.setIdx := io.r.req.bits.setIdx
758b92f8445Sssszwic
759b92f8445Sssszwic    // write req
760b92f8445Sssszwic    sramBank.io.w.req.valid       := io.w.req.valid
761b92f8445Sssszwic    sramBank.io.w.req.bits.setIdx := io.w.req.bits.setIdx
762b92f8445Sssszwic    sramBank.io.w.req.bits.data   := writeDatas(bank)
763b92f8445Sssszwic    sramBank.io.w.req.bits.waymask.map(_ := io.w.req.bits.waymask.get)
764b92f8445Sssszwic
765b92f8445Sssszwic    sramBank
766b92f8445Sssszwic  }
767b92f8445Sssszwic
768b92f8445Sssszwic  io.r.req.ready := !io.w.req.valid
769b92f8445Sssszwic  (0 until way).foreach { i =>
770b92f8445Sssszwic    io.r.resp.data(i) := VecInit((0 until bankNum).map(bank =>
771b92f8445Sssszwic      srams(bank).io.r.resp.data(i)
772b92f8445Sssszwic    )).asTypeOf(UInt(totalBits.W))(dataBits - 1, 0).asTypeOf(gen.cloneType)
773b92f8445Sssszwic  }
774b92f8445Sssszwic
775b92f8445Sssszwic  io.r.req.ready := srams.head.io.r.req.ready
776b92f8445Sssszwic  io.w.req.ready := srams.head.io.w.req.ready
777b92f8445Sssszwic}
778