xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision 4da04e5ba229289b216b371269379b172573faaf)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage  xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters
201d8f4dcbSJayimport chisel3._
21adc7b752SJeniusimport chisel3.util.{DecoupledIO, _}
221d8f4dcbSJayimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
231d8f4dcbSJayimport freechips.rocketchip.tilelink._
241d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
257052722fSJayimport huancun.{AliasField, DirtyField, PreferCacheField, PrefetchField}
261d8f4dcbSJayimport xiangshan._
271d8f4dcbSJayimport xiangshan.frontend._
281d8f4dcbSJayimport xiangshan.cache._
293c02ee8fSwakafaimport utils._
303c02ee8fSwakafaimport utility._
317052722fSJayimport xiangshan.backend.fu.PMPReqBundle
32f1fe8698SLemoverimport xiangshan.cache.mmu.{TlbRequestIO, TlbReq}
331d8f4dcbSJay
341d8f4dcbSJaycase class ICacheParameters(
351d8f4dcbSJay    nSets: Int = 256,
361d8f4dcbSJay    nWays: Int = 8,
371d8f4dcbSJay    rowBits: Int = 64,
381d8f4dcbSJay    nTLBEntries: Int = 32,
391d8f4dcbSJay    tagECC: Option[String] = None,
401d8f4dcbSJay    dataECC: Option[String] = None,
411d8f4dcbSJay    replacer: Option[String] = Some("random"),
421d8f4dcbSJay    nMissEntries: Int = 2,
4300240ba6SJay    nReleaseEntries: Int = 1,
441d8f4dcbSJay    nProbeEntries: Int = 2,
457052722fSJay    nPrefetchEntries: Int = 4,
467052722fSJay    hasPrefetch: Boolean = false,
471d8f4dcbSJay    nMMIOs: Int = 1,
481d8f4dcbSJay    blockBytes: Int = 64
491d8f4dcbSJay)extends L1CacheParameters {
501d8f4dcbSJay
511d8f4dcbSJay  val setBytes = nSets * blockBytes
521d8f4dcbSJay  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
531d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
541d8f4dcbSJay    PrefetchField(),
551d8f4dcbSJay    PreferCacheField()
561d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
571d8f4dcbSJay  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
581d8f4dcbSJay  def tagCode: Code = Code.fromString(tagECC)
591d8f4dcbSJay  def dataCode: Code = Code.fromString(dataECC)
601d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets)
611d8f4dcbSJay}
621d8f4dcbSJay
631d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{
641d8f4dcbSJay  val cacheParams = icacheParameters
6542cfa32cSJinYue  val dataCodeUnit = 16
66b37bce8eSJinYue  val dataCodeUnitNum  = blockBits/dataCodeUnit
671d8f4dcbSJay
681d8f4dcbSJay  def highestIdxBit = log2Ceil(nSets) - 1
69b37bce8eSJinYue  def encDataUnitBits   = cacheParams.dataCode.width(dataCodeUnit)
70b37bce8eSJinYue  def dataCodeBits      = encDataUnitBits - dataCodeUnit
71b37bce8eSJinYue  def dataCodeEntryBits = dataCodeBits * dataCodeUnitNum
721d8f4dcbSJay
731d8f4dcbSJay  val ICacheSets = cacheParams.nSets
741d8f4dcbSJay  val ICacheWays = cacheParams.nWays
751d8f4dcbSJay
761d8f4dcbSJay  val ICacheSameVPAddrLength = 12
772a25dbb4SJay  val ReplaceIdWid = 5
781d8f4dcbSJay
791d8f4dcbSJay  val ICacheWordOffset = 0
801d8f4dcbSJay  val ICacheSetOffset = ICacheWordOffset + log2Up(blockBytes)
811d8f4dcbSJay  val ICacheAboveIndexOffset = ICacheSetOffset + log2Up(ICacheSets)
821d8f4dcbSJay  val ICacheTagOffset = ICacheAboveIndexOffset min ICacheSameVPAddrLength
831d8f4dcbSJay
841d8f4dcbSJay  def PortNumber = 2
851d8f4dcbSJay
86adc7b752SJenius  def partWayNum = 4
87adc7b752SJenius  def pWay = nWays/partWayNum
88adc7b752SJenius
897052722fSJay  def nPrefetchEntries = cacheParams.nPrefetchEntries
901d8f4dcbSJay
91adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
92adc7b752SJenius
93adc7b752SJenius
942a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
952a25dbb4SJay    val valid  = RegInit(false.B)
962a25dbb4SJay    when(thisFlush)                    {valid  := false.B}
972a25dbb4SJay      .elsewhen(lastFire && !lastFlush)  {valid  := true.B}
982a25dbb4SJay      .elsewhen(thisFire)                 {valid  := false.B}
992a25dbb4SJay    valid
1002a25dbb4SJay  }
1012a25dbb4SJay
1022a25dbb4SJay  def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = {
1032a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1042a25dbb4SJay  }
1052a25dbb4SJay
1061d8f4dcbSJay  require(isPow2(nSets), s"nSets($nSets) must be pow2")
1071d8f4dcbSJay  require(isPow2(nWays), s"nWays($nWays) must be pow2")
1081d8f4dcbSJay}
1091d8f4dcbSJay
1101d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1111d8f4dcbSJay  with HasICacheParameters
1121d8f4dcbSJay
1131d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1141d8f4dcbSJay  with HasICacheParameters
1151d8f4dcbSJay
1161d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1171d8f4dcbSJay  with HasICacheParameters
1181d8f4dcbSJay
1191d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
1201d8f4dcbSJay  val tag = UInt(tagBits.W)
1211d8f4dcbSJay}
1221d8f4dcbSJay
1231d8f4dcbSJayobject ICacheMetadata {
124*4da04e5bSguohongyu  def apply(tag: Bits)(implicit p: Parameters) = {
1259442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1261d8f4dcbSJay    meta.tag := tag
1271d8f4dcbSJay    meta
1281d8f4dcbSJay  }
1291d8f4dcbSJay}
1301d8f4dcbSJay
1311d8f4dcbSJay
1321d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray
1331d8f4dcbSJay{
134*4da04e5bSguohongyu  def onReset = ICacheMetadata(0.U)
1351d8f4dcbSJay  val metaBits = onReset.getWidth
1361d8f4dcbSJay  val metaEntryBits = cacheParams.tagCode.width(metaBits)
1371d8f4dcbSJay
1381d8f4dcbSJay  val io=IO{new Bundle{
1391d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
140afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
1411d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
142026615fcSWilliam Wang    val cacheOp  = Flipped(new L1CacheInnerOpIO) // customized cache op port
1431d8f4dcbSJay  }}
1441d8f4dcbSJay
145afed18b5SJenius  io.read.ready := !io.write.valid
146afed18b5SJenius
147afed18b5SJenius  val port_0_read_0 = io.read.valid  && !io.read.bits.vSetIdx(0)(0)
148afed18b5SJenius  val port_0_read_1 = io.read.valid  &&  io.read.bits.vSetIdx(0)(0)
149afed18b5SJenius  val port_1_read_1  = io.read.valid &&  io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
150afed18b5SJenius  val port_1_read_0  = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
151afed18b5SJenius
152afed18b5SJenius  val port_0_read_0_reg = RegEnable(next = port_0_read_0, enable = io.read.fire())
153afed18b5SJenius  val port_0_read_1_reg = RegEnable(next = port_0_read_1, enable = io.read.fire())
154afed18b5SJenius  val port_1_read_1_reg = RegEnable(next = port_1_read_1, enable = io.read.fire())
155afed18b5SJenius  val port_1_read_0_reg = RegEnable(next = port_1_read_0, enable = io.read.fire())
156afed18b5SJenius
157afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
158afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
159afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
160afed18b5SJenius
161afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
162afed18b5SJenius  val write_bank_1 = io.write.valid &&  io.write.bits.bankIdx
1631d8f4dcbSJay
1641d8f4dcbSJay  val write_meta_bits = Wire(UInt(metaEntryBits.W))
1651d8f4dcbSJay
166afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
167afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
1681d8f4dcbSJay      UInt(metaEntryBits.W),
169afed18b5SJenius      set=nSets/2,
170afed18b5SJenius      way=nWays,
171afed18b5SJenius      shouldReset = true,
172afed18b5SJenius      holdRead = true,
173afed18b5SJenius      singlePort = true
1741d8f4dcbSJay    ))
1751d8f4dcbSJay
176afed18b5SJenius    //meta connection
177afed18b5SJenius    if(bank == 0) {
178afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
179afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
180afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
181afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
182afed18b5SJenius    }
183afed18b5SJenius    else {
184afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
185afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
186afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
187afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
188afed18b5SJenius    }
1891d8f4dcbSJay
1901d8f4dcbSJay    tagArray
1911d8f4dcbSJay  }
192b37bce8eSJinYue
19360672d5eSguohongyu  val read_set_idx_next = RegEnable(next = io.read.bits.vSetIdx, enable = io.read.fire)
1949442775eSguohongyu  val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
19560672d5eSguohongyu  val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool())))
19660672d5eSguohongyu  // valid read
19760672d5eSguohongyu  (0 until PortNumber).foreach( i =>
19860672d5eSguohongyu    (0 until nWays).foreach( way =>
19960672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
20060672d5eSguohongyu    ))
20160672d5eSguohongyu  io.readResp.entryValid := valid_metas
2029442775eSguohongyu//  val readIdxNext = RegEnable(next = io.read.bits.vSetIdx, enable = io.read.fire)
2039442775eSguohongyu//  val validArray = RegInit(0.U((nSets * nWays).W))
2049442775eSguohongyu//  val validMetas = VecInit((0 until 2).map{ bank =>
2059442775eSguohongyu//    val validMeta =  Cat((0 until nWays).map{w => validArray( Cat(readIdxNext(bank), w.U(log2Ceil(nWays).W)) )}.reverse).asUInt
2069442775eSguohongyu//    validMeta
2079442775eSguohongyu//  })
2089442775eSguohongyu//  io.readResp.entryValid := validMetas.asTypeOf(Vec(2, Vec(nWays, Bool())))
20960672d5eSguohongyu
210afed18b5SJenius  io.read.ready := !io.write.valid && tagArrays.map(_.io.r.req.ready).reduce(_&&_)
211afed18b5SJenius
212afed18b5SJenius  //Parity Decode
2131d8f4dcbSJay  val read_metas = Wire(Vec(2,Vec(nWays,new ICacheMetadata())))
214afed18b5SJenius  for((tagArray,i) <- tagArrays.zipWithIndex){
215afed18b5SJenius    val read_meta_bits = tagArray.io.r.resp.asTypeOf(Vec(nWays,UInt(metaEntryBits.W)))
2161d8f4dcbSJay    val read_meta_decoded = read_meta_bits.map{ way_bits => cacheParams.tagCode.decode(way_bits)}
2171d8f4dcbSJay    val read_meta_wrong = read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.error}
2181d8f4dcbSJay    val read_meta_corrected = VecInit(read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.corrected})
219afed18b5SJenius    read_metas(i) := read_meta_corrected.asTypeOf(Vec(nWays,new ICacheMetadata()))
220afed18b5SJenius    (0 until nWays).map{ w => io.readResp.errors(i)(w) := RegNext(read_meta_wrong(w)) && RegNext(RegNext(io.read.fire))}
2211d8f4dcbSJay  }
222afed18b5SJenius
223afed18b5SJenius  //Parity Encode
224afed18b5SJenius  val write = io.write.bits
225*4da04e5bSguohongyu  write_meta_bits := cacheParams.tagCode.encode(ICacheMetadata(tag = write.phyTag).asUInt)
226afed18b5SJenius
22760672d5eSguohongyu//  val wayNum   = OHToUInt(io.write.bits.waymask)
22860672d5eSguohongyu//  val validPtr = Cat(io.write.bits.virIdx, wayNum)
2299442775eSguohongyu//  when (io.write.valid) {
2309442775eSguohongyu//    validArray := validArray.bitSet(validPtr, true.B)
2319442775eSguohongyu//  }
23260672d5eSguohongyu  // valid write
23360672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
23460672d5eSguohongyu  when (io.write.valid) {
2359442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
23660672d5eSguohongyu  }
2371d8f4dcbSJay
2389442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
2399442775eSguohongyu
2401d8f4dcbSJay  io.readResp.metaData <> DontCare
2411d8f4dcbSJay  when(port_0_read_0_reg){
2421d8f4dcbSJay    io.readResp.metaData(0) := read_metas(0)
2431d8f4dcbSJay  }.elsewhen(port_0_read_1_reg){
2441d8f4dcbSJay    io.readResp.metaData(0) := read_metas(1)
2451d8f4dcbSJay  }
2461d8f4dcbSJay
2471d8f4dcbSJay  when(port_1_read_0_reg){
2481d8f4dcbSJay    io.readResp.metaData(1) := read_metas(0)
2491d8f4dcbSJay  }.elsewhen(port_1_read_1_reg){
2501d8f4dcbSJay    io.readResp.metaData(1) := read_metas(1)
2511d8f4dcbSJay  }
2521d8f4dcbSJay
253afed18b5SJenius
2541d8f4dcbSJay  io.write.ready := true.B
2551d8f4dcbSJay  // deal with customized cache op
2561d8f4dcbSJay  require(nWays <= 32)
2571d8f4dcbSJay  io.cacheOp.resp.bits := DontCare
2581d8f4dcbSJay  val cacheOpShouldResp = WireInit(false.B)
2591d8f4dcbSJay  when(io.cacheOp.req.valid){
2601d8f4dcbSJay    when(
2611d8f4dcbSJay      CacheInstrucion.isReadTag(io.cacheOp.req.bits.opCode) ||
2621d8f4dcbSJay      CacheInstrucion.isReadTagECC(io.cacheOp.req.bits.opCode)
2631d8f4dcbSJay    ){
2641d8f4dcbSJay      for (i <- 0 until 2) {
265afed18b5SJenius        tagArrays(i).io.r.req.valid := true.B
266afed18b5SJenius        tagArrays(i).io.r.req.bits.apply(setIdx = io.cacheOp.req.bits.index)
2671d8f4dcbSJay      }
2681d8f4dcbSJay      cacheOpShouldResp := true.B
2691d8f4dcbSJay    }
270afed18b5SJenius    when(CacheInstrucion.isWriteTag(io.cacheOp.req.bits.opCode)){
2711d8f4dcbSJay      for (i <- 0 until 2) {
272afed18b5SJenius        tagArrays(i).io.w.req.valid := true.B
273afed18b5SJenius        tagArrays(i).io.w.req.bits.apply(
274afed18b5SJenius          data = io.cacheOp.req.bits.write_tag_low,
275afed18b5SJenius          setIdx = io.cacheOp.req.bits.index,
276afed18b5SJenius          waymask = UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))
277afed18b5SJenius        )
2781d8f4dcbSJay      }
2791d8f4dcbSJay      cacheOpShouldResp := true.B
2801d8f4dcbSJay    }
281afed18b5SJenius    // TODO
282afed18b5SJenius    // when(CacheInstrucion.isWriteTagECC(io.cacheOp.req.bits.opCode)){
283afed18b5SJenius    //   for (i <- 0 until readPorts) {
284afed18b5SJenius    //     array(i).io.ecc_write.valid := true.B
285afed18b5SJenius    //     array(i).io.ecc_write.bits.idx := io.cacheOp.req.bits.index
286afed18b5SJenius    //     array(i).io.ecc_write.bits.way_en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))
287afed18b5SJenius    //     array(i).io.ecc_write.bits.ecc := io.cacheOp.req.bits.write_tag_ecc
288afed18b5SJenius    //   }
289afed18b5SJenius    //   cacheOpShouldResp := true.B
290afed18b5SJenius    // }
2911d8f4dcbSJay  }
292afed18b5SJenius  io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp)
293afed18b5SJenius  io.cacheOp.resp.bits.read_tag_low := Mux(io.cacheOp.resp.valid,
294afed18b5SJenius    tagArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(tagBits.W)))(io.cacheOp.req.bits.wayNum),
295afed18b5SJenius    0.U
2961d8f4dcbSJay  )
297afed18b5SJenius  io.cacheOp.resp.bits.read_tag_ecc := DontCare // TODO
298afed18b5SJenius  // TODO: deal with duplicated array
2991d8f4dcbSJay}
3001d8f4dcbSJay
3011d8f4dcbSJay
302afed18b5SJenius
3031d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray
3041d8f4dcbSJay{
305b37bce8eSJinYue
306b37bce8eSJinYue  def getECCFromEncUnit(encUnit: UInt) = {
307b37bce8eSJinYue    require(encUnit.getWidth == encDataUnitBits)
308e5f1252bSGuokai Chen    if (encDataUnitBits == dataCodeUnit) {
309e5f1252bSGuokai Chen      0.U.asTypeOf(UInt(1.W))
310e5f1252bSGuokai Chen    } else {
311b37bce8eSJinYue      encUnit(encDataUnitBits - 1, dataCodeUnit)
312b37bce8eSJinYue    }
313e5f1252bSGuokai Chen  }
314b37bce8eSJinYue
315b37bce8eSJinYue  def getECCFromBlock(cacheblock: UInt) = {
316b37bce8eSJinYue    // require(cacheblock.getWidth == blockBits)
317b37bce8eSJinYue    VecInit((0 until dataCodeUnitNum).map { w =>
318b37bce8eSJinYue      val unit = cacheblock(dataCodeUnit * (w + 1) - 1, dataCodeUnit * w)
319b37bce8eSJinYue      getECCFromEncUnit(cacheParams.dataCode.encode(unit))
320b37bce8eSJinYue    })
321b37bce8eSJinYue  }
322b37bce8eSJinYue
3231d8f4dcbSJay  val io=IO{new Bundle{
3241d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheDataWriteBundle))
325adc7b752SJenius    val read     = Flipped(DecoupledIO(Vec(partWayNum, new ICacheReadBundle)))
3261d8f4dcbSJay    val readResp = Output(new ICacheDataRespBundle)
327026615fcSWilliam Wang    val cacheOp  = Flipped(new L1CacheInnerOpIO) // customized cache op port
3281d8f4dcbSJay  }}
3291d8f4dcbSJay
330b37bce8eSJinYue  val write_data_bits = Wire(UInt(blockBits.W))
3311d8f4dcbSJay
332adc7b752SJenius  val port_0_read_0_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_0_read_0, enable = io.read.fire())
333adc7b752SJenius  val port_0_read_1_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_0_read_1, enable = io.read.fire())
334adc7b752SJenius  val port_1_read_1_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_1_read_1, enable = io.read.fire())
335adc7b752SJenius  val port_1_read_0_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_1_read_0, enable = io.read.fire())
336adc7b752SJenius
337adc7b752SJenius  val bank_0_idx_vec = io.read.bits.map(copy =>  Mux(io.read.valid && copy.port_0_read_0, copy.vSetIdx(0), copy.vSetIdx(1)))
338adc7b752SJenius  val bank_1_idx_vec = io.read.bits.map(copy =>  Mux(io.read.valid && copy.port_0_read_1, copy.vSetIdx(0), copy.vSetIdx(1)))
339adc7b752SJenius
340adc7b752SJenius  val dataArrays = (0 until partWayNum).map{ i =>
341adc7b752SJenius    val dataArray = Module(new ICachePartWayArray(
342b37bce8eSJinYue      UInt(blockBits.W),
343adc7b752SJenius      pWay,
3441d8f4dcbSJay    ))
3451d8f4dcbSJay
346adc7b752SJenius    dataArray.io.read.req(0).valid :=  io.read.bits(i).read_bank_0 && io.read.valid
347adc7b752SJenius    dataArray.io.read.req(0).bits.ridx := bank_0_idx_vec(i)(highestIdxBit,1)
348adc7b752SJenius    dataArray.io.read.req(1).valid := io.read.bits(i).read_bank_1 && io.read.valid
349adc7b752SJenius    dataArray.io.read.req(1).bits.ridx := bank_1_idx_vec(i)(highestIdxBit,1)
350adc7b752SJenius
351adc7b752SJenius
352adc7b752SJenius    dataArray.io.write.valid         := io.write.valid
353adc7b752SJenius    dataArray.io.write.bits.wdata    := write_data_bits
354adc7b752SJenius    dataArray.io.write.bits.widx     := io.write.bits.virIdx(highestIdxBit,1)
355adc7b752SJenius    dataArray.io.write.bits.wbankidx := io.write.bits.bankIdx
356adc7b752SJenius    dataArray.io.write.bits.wmask    := io.write.bits.waymask.asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i)
3571d8f4dcbSJay
3581d8f4dcbSJay    dataArray
3591d8f4dcbSJay  }
3601d8f4dcbSJay
361adc7b752SJenius  val read_datas = Wire(Vec(2,Vec(nWays,UInt(blockBits.W) )))
362adc7b752SJenius
363adc7b752SJenius  (0 until PortNumber).map { port =>
364adc7b752SJenius    (0 until nWays).map { w =>
365adc7b752SJenius      read_datas(port)(w) := dataArrays(w / pWay).io.read.resp.rdata(port).asTypeOf(Vec(pWay, UInt(blockBits.W)))(w % pWay)
366adc7b752SJenius    }
367adc7b752SJenius  }
368adc7b752SJenius
369adc7b752SJenius  io.readResp.datas(0) := Mux( port_0_read_1_reg, read_datas(1) , read_datas(0))
370adc7b752SJenius  io.readResp.datas(1) := Mux( port_1_read_0_reg, read_datas(0) , read_datas(1))
371adc7b752SJenius
372adc7b752SJenius
373adc7b752SJenius  val write_data_code = Wire(UInt(dataCodeEntryBits.W))
374afed18b5SJenius  val write_bank_0 = WireInit(io.write.valid && !io.write.bits.bankIdx)
375afed18b5SJenius  val write_bank_1 = WireInit(io.write.valid &&  io.write.bits.bankIdx)
376adc7b752SJenius
377afed18b5SJenius  val bank_0_idx = bank_0_idx_vec.last
378afed18b5SJenius  val bank_1_idx = bank_1_idx_vec.last
379afed18b5SJenius
380afed18b5SJenius  val codeArrays = (0 until 2) map { i =>
381afed18b5SJenius    val codeArray = Module(new SRAMTemplate(
382b37bce8eSJinYue      UInt(dataCodeEntryBits.W),
383afed18b5SJenius      set=nSets/2,
384afed18b5SJenius      way=nWays,
385afed18b5SJenius      shouldReset = true,
386afed18b5SJenius      holdRead = true,
387afed18b5SJenius      singlePort = true
388b37bce8eSJinYue    ))
389b37bce8eSJinYue
390afed18b5SJenius    if(i == 0) {
391afed18b5SJenius      codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_0
392afed18b5SJenius      codeArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
393afed18b5SJenius      codeArray.io.w.req.valid := write_bank_0
394afed18b5SJenius      codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
395afed18b5SJenius    }
396afed18b5SJenius    else {
397afed18b5SJenius      codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_1
398afed18b5SJenius      codeArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
399afed18b5SJenius      codeArray.io.w.req.valid := write_bank_1
400afed18b5SJenius      codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
401afed18b5SJenius    }
402b37bce8eSJinYue
403b37bce8eSJinYue    codeArray
404b37bce8eSJinYue  }
405afed18b5SJenius
406adc7b752SJenius  io.read.ready := !io.write.valid &&
407adc7b752SJenius                    dataArrays.map(_.io.read.req.map(_.ready).reduce(_&&_)).reduce(_&&_) &&
408afed18b5SJenius                    codeArrays.map(_.io.r.req.ready).reduce(_ && _)
40919d62fa1SJenius
4101d8f4dcbSJay  //Parity Decode
411b37bce8eSJinYue  val read_codes = Wire(Vec(2,Vec(nWays,UInt(dataCodeEntryBits.W) )))
412afed18b5SJenius  for(((dataArray,codeArray),i) <- dataArrays.zip(codeArrays).zipWithIndex){
413afed18b5SJenius    read_codes(i) := codeArray.io.r.resp.asTypeOf(Vec(nWays,UInt(dataCodeEntryBits.W)))
414adc7b752SJenius  }
41579b191f7SJay
4161d8f4dcbSJay  //Parity Encode
4171d8f4dcbSJay  val write = io.write.bits
418b37bce8eSJinYue  val write_data = WireInit(write.data)
419b37bce8eSJinYue  write_data_code := getECCFromBlock(write_data).asUInt
420b37bce8eSJinYue  write_data_bits := write_data
4211d8f4dcbSJay
42279b191f7SJay  io.readResp.codes(0) := Mux( port_0_read_1_reg, read_codes(1) , read_codes(0))
42379b191f7SJay  io.readResp.codes(1) := Mux( port_1_read_0_reg, read_codes(0) , read_codes(1))
4241d8f4dcbSJay
4251d8f4dcbSJay  io.write.ready := true.B
4261d8f4dcbSJay
4271d8f4dcbSJay  // deal with customized cache op
4281d8f4dcbSJay  require(nWays <= 32)
4291d8f4dcbSJay  io.cacheOp.resp.bits := DontCare
430adc7b752SJenius  io.cacheOp.resp.valid := false.B
4311d8f4dcbSJay  val cacheOpShouldResp = WireInit(false.B)
4321e0378c2SJenius  val dataresp = Wire(Vec(nWays,UInt(blockBits.W) ))
4331e0378c2SJenius  dataresp := DontCare
4341d8f4dcbSJay  when(io.cacheOp.req.valid){
4351d8f4dcbSJay    when(
436adc7b752SJenius      CacheInstrucion.isReadData(io.cacheOp.req.bits.opCode)
4371d8f4dcbSJay    ){
4381e0378c2SJenius      for (i <- 0 until partWayNum) {
4391e0378c2SJenius        dataArrays(i).io.read.req.zipWithIndex.map{ case(port,i) =>
4401e0378c2SJenius          if(i ==0) port.valid     := !io.cacheOp.req.bits.bank_num(0)
4411e0378c2SJenius          else      port.valid     :=  io.cacheOp.req.bits.bank_num(0)
442adc7b752SJenius          port.bits.ridx := io.cacheOp.req.bits.index(highestIdxBit,1)
443adc7b752SJenius        }
444adc7b752SJenius      }
4451e0378c2SJenius      cacheOpShouldResp := dataArrays.head.io.read.req.map(_.fire()).reduce(_||_)
4461e0378c2SJenius      dataresp :=Mux(io.cacheOp.req.bits.bank_num(0).asBool,  read_datas(1),  read_datas(0))
447adc7b752SJenius    }
448adc7b752SJenius    when(CacheInstrucion.isWriteData(io.cacheOp.req.bits.opCode)){
4491e0378c2SJenius      for (i <- 0 until partWayNum) {
450adc7b752SJenius        dataArrays(i).io.write.valid := true.B
451adc7b752SJenius        dataArrays(i).io.write.bits.wdata := io.cacheOp.req.bits.write_data_vec.asTypeOf(write_data.cloneType)
4521e0378c2SJenius        dataArrays(i).io.write.bits.wbankidx := io.cacheOp.req.bits.bank_num(0)
453adc7b752SJenius        dataArrays(i).io.write.bits.widx := io.cacheOp.req.bits.index(highestIdxBit,1)
454adc7b752SJenius        dataArrays(i).io.write.bits.wmask  := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)).asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i)
455adc7b752SJenius      }
456adc7b752SJenius      cacheOpShouldResp := true.B
457adc7b752SJenius    }
458adc7b752SJenius  }
4591e0378c2SJenius
4601e0378c2SJenius  io.cacheOp.resp.valid := RegNext(cacheOpShouldResp)
4611e0378c2SJenius  val numICacheLineWords = blockBits / 64
4621e0378c2SJenius  require(blockBits >= 64 && isPow2(blockBits))
4631e0378c2SJenius  for (wordIndex <- 0 until numICacheLineWords) {
4641e0378c2SJenius    io.cacheOp.resp.bits.read_data_vec(wordIndex) := dataresp(io.cacheOp.req.bits.wayNum(4, 0))(64*(wordIndex+1)-1, 64*wordIndex)
4651e0378c2SJenius  }
4661e0378c2SJenius
4671d8f4dcbSJay}
4681d8f4dcbSJay
4691d8f4dcbSJay
4701d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle
4711d8f4dcbSJay{
47241cb8b61SJenius  val hartId = Input(UInt(8.W))
4737052722fSJay  val prefetch    = Flipped(new FtqPrefechBundle)
4741d8f4dcbSJay  val stop        = Input(Bool())
475c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
47650780602SJenius  val toIFU       = Output(Bool())
47761e1db30SJay  val pmp         = Vec(PortNumber + 1, new ICachePMPBundle)
478f1fe8698SLemover  val itlb        = Vec(PortNumber + 1, new TlbRequestIO)
4791d8f4dcbSJay  val perfInfo    = Output(new ICachePerfInfo)
48058dbdfc2SJay  val error       = new L1CacheErrorInfo
481ecccf78fSJay  /* Cache Instruction */
482ecccf78fSJay  val csr         = new L1CacheToCsrIO
483ecccf78fSJay  /* CSR control signal */
484ecccf78fSJay  val csr_pf_enable = Input(Bool())
485ecccf78fSJay  val csr_parity_enable = Input(Bool())
4861d8f4dcbSJay}
4871d8f4dcbSJay
4881d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
4891d8f4dcbSJay
4901d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
4911d8f4dcbSJay    Seq(TLMasterParameters.v1(
4921d8f4dcbSJay      name = "icache",
4931d8f4dcbSJay      sourceId = IdRange(0, cacheParams.nMissEntries + cacheParams.nReleaseEntries),
4947052722fSJay      supportsProbe = TransferSizes(blockBytes),
4957052722fSJay      supportsHint = TransferSizes(blockBytes)
4961d8f4dcbSJay    )),
4971d8f4dcbSJay    requestFields = cacheParams.reqFields,
4981d8f4dcbSJay    echoFields = cacheParams.echoFields
4991d8f4dcbSJay  )
5001d8f4dcbSJay
5011d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
5021d8f4dcbSJay
5031d8f4dcbSJay  lazy val module = new ICacheImp(this)
5041d8f4dcbSJay}
5051d8f4dcbSJay
5061ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
5071d8f4dcbSJay  val io = IO(new ICacheIO)
5081d8f4dcbSJay
5097052722fSJay  println("ICache:")
5107052722fSJay  println("  ICacheSets: "          + cacheParams.nSets)
5117052722fSJay  println("  ICacheWays: "          + cacheParams.nWays)
5127052722fSJay  println("  ICacheBanks: "         + PortNumber)
5137052722fSJay  println("  hasPrefetch: "         + cacheParams.hasPrefetch)
5147052722fSJay  if(cacheParams.hasPrefetch){
5157052722fSJay    println("  nPrefetchEntries: "         + cacheParams.nPrefetchEntries)
5167052722fSJay  }
5177052722fSJay
5181d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5191d8f4dcbSJay
5201d8f4dcbSJay  val metaArray      = Module(new ICacheMetaArray)
5211d8f4dcbSJay  val dataArray      = Module(new ICacheDataArray)
5222a25dbb4SJay  val mainPipe       = Module(new ICacheMainPipe)
5231d8f4dcbSJay  val missUnit      = Module(new ICacheMissUnit(edge))
5247052722fSJay  val prefetchPipe    = Module(new IPrefetchPipe)
5251d8f4dcbSJay
5269442775eSguohongyu  val meta_read_arb   = Module(new Arbiter(new ICacheReadBundle,  2))
5279442775eSguohongyu  val data_read_arb   = Module(new Arbiter(Vec(partWayNum, new ICacheReadBundle),  1))
5289442775eSguohongyu  val meta_write_arb  = Module(new Arbiter(new ICacheMetaWriteBundle(),  1))
5291d8f4dcbSJay
5309442775eSguohongyu  meta_read_arb.io.in(0)      <> mainPipe.io.metaArray.toIMeta
5319442775eSguohongyu  meta_read_arb.io.in(1)                <> prefetchPipe.io.toIMeta
5321d8f4dcbSJay  metaArray.io.read                     <> meta_read_arb.io.out
5337052722fSJay
5342a25dbb4SJay  mainPipe.io.metaArray.fromIMeta       <> metaArray.io.readResp
5357052722fSJay  prefetchPipe.io.fromIMeta             <> metaArray.io.readResp
5361d8f4dcbSJay
5379442775eSguohongyu  data_read_arb.io.in(0)    <> mainPipe.io.dataArray.toIData
5381d8f4dcbSJay  dataArray.io.read                   <> data_read_arb.io.out
5392a25dbb4SJay  mainPipe.io.dataArray.fromIData     <> dataArray.io.readResp
5401d8f4dcbSJay
5412a25dbb4SJay  mainPipe.io.respStall := io.stop
5422a25dbb4SJay  io.perfInfo := mainPipe.io.perfInfo
5431d8f4dcbSJay
5449442775eSguohongyu  meta_write_arb.io.in(0)     <> missUnit.io.meta_write
5451d8f4dcbSJay
546fd16c454SJenius  metaArray.io.write.valid := RegNext(meta_write_arb.io.out.valid,init =false.B)
547fd16c454SJenius  metaArray.io.write.bits  := RegNext(meta_write_arb.io.out.bits)
548fd16c454SJenius  meta_write_arb.io.out.ready := true.B
549fd16c454SJenius
550fd16c454SJenius  dataArray.io.write.valid := RegNext(missUnit.io.data_write.valid,init =false.B)
551fd16c454SJenius  dataArray.io.write.bits  := RegNext(missUnit.io.data_write.bits)
552fd16c454SJenius  missUnit.io.data_write.ready := true.B
5531d8f4dcbSJay
554ecccf78fSJay  mainPipe.io.csr_parity_enable := io.csr_parity_enable
555ecccf78fSJay
5567052722fSJay  if(cacheParams.hasPrefetch){
5577052722fSJay    prefetchPipe.io.fromFtq <> io.prefetch
558ecccf78fSJay    when(!io.csr_pf_enable){
559ecccf78fSJay      prefetchPipe.io.fromFtq.req.valid := false.B
560ecccf78fSJay      io.prefetch.req.ready := true.B
561ecccf78fSJay    }
5627052722fSJay  } else {
5637052722fSJay    prefetchPipe.io.fromFtq <> DontCare
5647052722fSJay  }
5657052722fSJay
56661e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
56761e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
56861e1db30SJay  io.pmp(2) <> prefetchPipe.io.pmp
5697052722fSJay
570a108d429SJay  prefetchPipe.io.prefetchEnable := mainPipe.io.prefetchEnable
571a108d429SJay  prefetchPipe.io.prefetchDisable := mainPipe.io.prefetchDisable
572a108d429SJay
57350780602SJenius  //notify IFU that Icache pipeline is available
57450780602SJenius  io.toIFU := mainPipe.io.fetch.req.ready
575a108d429SJay
5767052722fSJay
57791df15e5SJay  io.itlb(0)        <>    mainPipe.io.itlb(0)
5787052722fSJay  io.itlb(1)        <>    mainPipe.io.itlb(1)
579f1fe8698SLemover  io.itlb(2)        <>    prefetchPipe.io.iTLBInter
5807052722fSJay
5811d8f4dcbSJay
582c5c5edaeSJenius  io.fetch.resp     <>    mainPipe.io.fetch.resp
583c5c5edaeSJenius
584c5c5edaeSJenius  for(i <- 0 until PortNumber){
5852a25dbb4SJay    missUnit.io.req(i)           <>   mainPipe.io.mshr(i).toMSHR
5862a25dbb4SJay    mainPipe.io.mshr(i).fromMSHR <>   missUnit.io.resp(i)
5871d8f4dcbSJay  }
5881d8f4dcbSJay
5897052722fSJay  missUnit.io.prefetch_req <> prefetchPipe.io.toMissUnit.enqReq
59041cb8b61SJenius  missUnit.io.hartId       := io.hartId
59100240ba6SJay  prefetchPipe.io.fromMSHR <> missUnit.io.prefetch_check
59200240ba6SJay
5931d8f4dcbSJay  bus.b.ready := false.B
5941d8f4dcbSJay  bus.c.valid := false.B
5951d8f4dcbSJay  bus.c.bits  := DontCare
5961d8f4dcbSJay  bus.e.valid := false.B
5971d8f4dcbSJay  bus.e.bits  := DontCare
5981d8f4dcbSJay
5991d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
6001d8f4dcbSJay
6011d8f4dcbSJay  // connect bus d
6021d8f4dcbSJay  missUnit.io.mem_grant.valid := false.B
6031d8f4dcbSJay  missUnit.io.mem_grant.bits  := DontCare
6041d8f4dcbSJay
60558dbdfc2SJay  //Parity error port
606*4da04e5bSguohongyu  val errors = mainPipe.io.errors
6070f59c834SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => e.valid -> e)))
60858dbdfc2SJay
6092a25dbb4SJay
610*4da04e5bSguohongyu  mainPipe.io.fetch.req <> io.fetch.req
6111d8f4dcbSJay  bus.d.ready := false.B
6121d8f4dcbSJay  missUnit.io.mem_grant <> bus.d
6131d8f4dcbSJay
6141d8f4dcbSJay  val perfEvents = Seq(
6151d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
6161d8f4dcbSJay    ("icache_miss_penty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)),
6171d8f4dcbSJay  )
6181ca0e4f3SYinan Xu  generatePerfEvent()
6191d8f4dcbSJay
6201d8f4dcbSJay  // Customized csr cache op support
6211d8f4dcbSJay  val cacheOpDecoder = Module(new CSRCacheOpDecoder("icache", CacheInstrucion.COP_ID_ICACHE))
6221d8f4dcbSJay  cacheOpDecoder.io.csr <> io.csr
6231d8f4dcbSJay  dataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
6241d8f4dcbSJay  metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
6251d8f4dcbSJay  cacheOpDecoder.io.cache.resp.valid :=
6261d8f4dcbSJay    dataArray.io.cacheOp.resp.valid ||
6271d8f4dcbSJay    metaArray.io.cacheOp.resp.valid
6281d8f4dcbSJay  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
6291d8f4dcbSJay    dataArray.io.cacheOp.resp.valid -> dataArray.io.cacheOp.resp.bits,
6301d8f4dcbSJay    metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits,
6311d8f4dcbSJay  ))
6329ef181f4SWilliam Wang  cacheOpDecoder.io.error := io.error
6331d8f4dcbSJay  assert(!((dataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid) > 1.U))
634adc7b752SJenius
635adc7b752SJenius}
636adc7b752SJenius
637adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
638adc7b752SJenius  extends ICacheBundle
639adc7b752SJenius{
640adc7b752SJenius  val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{
641adc7b752SJenius    val ridx = UInt((log2Ceil(nSets) - 1).W)
642adc7b752SJenius  })))
643adc7b752SJenius  val resp = Output(new Bundle{
644adc7b752SJenius    val rdata  = Vec(PortNumber,Vec(pWay, gen))
645adc7b752SJenius  })
646adc7b752SJenius}
647adc7b752SJenius
648adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
649adc7b752SJenius  extends ICacheBundle
650adc7b752SJenius{
651adc7b752SJenius  val wdata = gen
652adc7b752SJenius  val widx = UInt((log2Ceil(nSets) - 1).W)
653adc7b752SJenius  val wbankidx = Bool()
654adc7b752SJenius  val wmask = Vec(pWay, Bool())
655adc7b752SJenius}
656adc7b752SJenius
657adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray
658adc7b752SJenius{
659adc7b752SJenius
660adc7b752SJenius  //including part way data
661adc7b752SJenius  val io = IO{new Bundle {
662adc7b752SJenius    val read      = new  ICachePartWayReadBundle(gen,pWay)
663adc7b752SJenius    val write     = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
664adc7b752SJenius  }}
665adc7b752SJenius
666adc7b752SJenius  io.read.req.map(_.ready := !io.write.valid)
667adc7b752SJenius
668adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
669adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
670adc7b752SJenius      gen,
671adc7b752SJenius      set=nSets/2,
672adc7b752SJenius      way=pWay,
673adc7b752SJenius      shouldReset = true,
674adc7b752SJenius      holdRead = true,
675adc7b752SJenius      singlePort = true
676adc7b752SJenius    ))
677adc7b752SJenius
678adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
679adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx)
680adc7b752SJenius
681adc7b752SJenius    if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
682adc7b752SJenius    else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx
683adc7b752SJenius    sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt())
684adc7b752SJenius
685adc7b752SJenius    sramBank
686adc7b752SJenius  }
687adc7b752SJenius
688adc7b752SJenius  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_))
689adc7b752SJenius
690adc7b752SJenius  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen))))
691adc7b752SJenius
6921d8f4dcbSJay}
693