xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICache.scala (revision 0c70648ed687c630f78f16fef741b576e31812e9)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage  xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chisel3._
207f37d55fSTang Haojinimport chisel3.util._
217f37d55fSTang Haojinimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp}
221d8f4dcbSJayimport freechips.rocketchip.tilelink._
231d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase
247f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField}
257f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters
263c02ee8fSwakafaimport utility._
277f37d55fSTang Haojinimport utils._
287f37d55fSTang Haojinimport xiangshan._
297f37d55fSTang Haojinimport xiangshan.cache._
307f37d55fSTang Haojinimport xiangshan.cache.mmu.TlbRequestIO
317f37d55fSTang Haojinimport xiangshan.frontend._
32a61a35e0Sssszwicimport firrtl.ir.Block
331d8f4dcbSJay
341d8f4dcbSJaycase class ICacheParameters(
351d8f4dcbSJay    nSets: Int = 256,
3676b0dfefSGuokai Chen    nWays: Int = 4,
371d8f4dcbSJay    rowBits: Int = 64,
381d8f4dcbSJay    nTLBEntries: Int = 32,
391d8f4dcbSJay    tagECC: Option[String] = None,
401d8f4dcbSJay    dataECC: Option[String] = None,
411d8f4dcbSJay    replacer: Option[String] = Some("random"),
421d8f4dcbSJay    nMissEntries: Int = 2,
4300240ba6SJay    nReleaseEntries: Int = 1,
441d8f4dcbSJay    nProbeEntries: Int = 2,
4558c354d0Sssszwic    // fdip default config
4658c354d0Sssszwic    enableICachePrefetch: Boolean = true,
4758c354d0Sssszwic    prefetchToL1: Boolean = false,
4858c354d0Sssszwic    prefetchPipeNum: Int = 1,
49cb93f2f2Sguohongyu    nPrefetchEntries: Int = 12,
509bba777eSssszwic    nPrefBufferEntries: Int = 32,
5158c354d0Sssszwic    maxIPFMoveConf: Int = 1, // temporary use small value to cause more "move" operation
52f9c51548Sssszwic    minRangeFromIFUptr: Int = 2,
53f9c51548Sssszwic    maxRangeFromIFUptr: Int = 32,
5458c354d0Sssszwic
551d8f4dcbSJay    nMMIOs: Int = 1,
561d8f4dcbSJay    blockBytes: Int = 64
571d8f4dcbSJay)extends L1CacheParameters {
581d8f4dcbSJay
591d8f4dcbSJay  val setBytes = nSets * blockBytes
60cb93f2f2Sguohongyu  val aliasBitsOpt = DCacheParameters().aliasBitsOpt //if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
611d8f4dcbSJay  val reqFields: Seq[BundleFieldBase] = Seq(
62d2b20d1aSTang Haojin    PrefetchField(),
63d2b20d1aSTang Haojin    ReqSourceField()
641d8f4dcbSJay  ) ++ aliasBitsOpt.map(AliasField)
6515ee59e4Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
661d8f4dcbSJay  def tagCode: Code = Code.fromString(tagECC)
671d8f4dcbSJay  def dataCode: Code = Code.fromString(dataECC)
681d8f4dcbSJay  def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets)
691d8f4dcbSJay}
701d8f4dcbSJay
711d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{
721d8f4dcbSJay  val cacheParams = icacheParameters
7342cfa32cSJinYue  val dataCodeUnit = 16
74a61a35e0Sssszwic  val dataCodeUnitNum  = blockBits/2/dataCodeUnit
751d8f4dcbSJay
761d8f4dcbSJay  def highestIdxBit = log2Ceil(nSets) - 1
77b37bce8eSJinYue  def encDataUnitBits   = cacheParams.dataCode.width(dataCodeUnit)
78b37bce8eSJinYue  def dataCodeBits      = encDataUnitBits - dataCodeUnit
79b37bce8eSJinYue  def dataCodeEntryBits = dataCodeBits * dataCodeUnitNum
801d8f4dcbSJay
811d8f4dcbSJay  val ICacheSets = cacheParams.nSets
821d8f4dcbSJay  val ICacheWays = cacheParams.nWays
831d8f4dcbSJay
841d8f4dcbSJay  val ICacheSameVPAddrLength = 12
852a25dbb4SJay  val ReplaceIdWid = 5
861d8f4dcbSJay
871d8f4dcbSJay  val ICacheWordOffset = 0
881d8f4dcbSJay  val ICacheSetOffset = ICacheWordOffset + log2Up(blockBytes)
891d8f4dcbSJay  val ICacheAboveIndexOffset = ICacheSetOffset + log2Up(ICacheSets)
901d8f4dcbSJay  val ICacheTagOffset = ICacheAboveIndexOffset min ICacheSameVPAddrLength
911d8f4dcbSJay
921d8f4dcbSJay  def PortNumber = 2
931d8f4dcbSJay
94f3c16e10Sssszwic  def partWayNum = 4
95adc7b752SJenius  def pWay = nWays/partWayNum
96adc7b752SJenius
9758c354d0Sssszwic  def enableICachePrefetch      = cacheParams.enableICachePrefetch
9858c354d0Sssszwic  def prefetchToL1        = cacheParams.prefetchToL1
9958c354d0Sssszwic  def prefetchPipeNum     = cacheParams.prefetchPipeNum
1007052722fSJay  def nPrefetchEntries    = cacheParams.nPrefetchEntries
10158c354d0Sssszwic  def nPrefBufferEntries  = cacheParams.nPrefBufferEntries
10258c354d0Sssszwic  def maxIPFMoveConf      = cacheParams.maxIPFMoveConf
103f9c51548Sssszwic  def minRangeFromIFUptr  = cacheParams.minRangeFromIFUptr
104f9c51548Sssszwic  def maxRangeFromIFUptr  = cacheParams.maxRangeFromIFUptr
1051d8f4dcbSJay
106adc7b752SJenius  def getBits(num: Int) = log2Ceil(num).W
107adc7b752SJenius
108adc7b752SJenius
1092a25dbb4SJay  def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = {
1102a25dbb4SJay    val valid  = RegInit(false.B)
1112a25dbb4SJay    when(thisFlush)                    {valid  := false.B}
1122a25dbb4SJay      .elsewhen(lastFire && !lastFlush)  {valid  := true.B}
1132a25dbb4SJay      .elsewhen(thisFire)                 {valid  := false.B}
1142a25dbb4SJay    valid
1152a25dbb4SJay  }
1162a25dbb4SJay
1172a25dbb4SJay  def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = {
1182a25dbb4SJay    Mux(valid, data, RegEnable(data, valid))
1192a25dbb4SJay  }
1202a25dbb4SJay
121b1ded4e8Sguohongyu  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={
122b1ded4e8Sguohongyu    val bit = RegInit(false.B)
123b1ded4e8Sguohongyu    when(flush)                   { bit := false.B  }
124b1ded4e8Sguohongyu      .elsewhen(valid && !release)  { bit := true.B   }
125b1ded4e8Sguohongyu      .elsewhen(release)            { bit := false.B  }
126b1ded4e8Sguohongyu    bit || valid
127b1ded4e8Sguohongyu  }
128b1ded4e8Sguohongyu
1295470b21eSguohongyu  def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = {
1305470b21eSguohongyu    val counter = RegInit(0.U(log2Up(threshold + 1).W))
1315470b21eSguohongyu    when (block) { counter := counter + 1.U }
1325470b21eSguohongyu    when (flush) { counter := 0.U}
1335470b21eSguohongyu    counter > threshold.U
1345470b21eSguohongyu  }
1355470b21eSguohongyu
13658c354d0Sssszwic  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={
13758c354d0Sssszwic    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
13858c354d0Sssszwic  }
13958c354d0Sssszwic
140f9c51548Sssszwic  def getBlkAddr(addr: UInt) = addr >> log2Ceil(blockBytes)
14158c354d0Sssszwic
1421d8f4dcbSJay  require(isPow2(nSets), s"nSets($nSets) must be pow2")
1431d8f4dcbSJay  require(isPow2(nWays), s"nWays($nWays) must be pow2")
1441d8f4dcbSJay}
1451d8f4dcbSJay
1461d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle
1471d8f4dcbSJay  with HasICacheParameters
1481d8f4dcbSJay
1491d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule
1501d8f4dcbSJay  with HasICacheParameters
1511d8f4dcbSJay
1521d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule
1531d8f4dcbSJay  with HasICacheParameters
1541d8f4dcbSJay
1551d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle {
1561d8f4dcbSJay  val tag = UInt(tagBits.W)
1571d8f4dcbSJay}
1581d8f4dcbSJay
1591d8f4dcbSJayobject ICacheMetadata {
1604da04e5bSguohongyu  def apply(tag: Bits)(implicit p: Parameters) = {
1619442775eSguohongyu    val meta = Wire(new ICacheMetadata)
1621d8f4dcbSJay    meta.tag := tag
1631d8f4dcbSJay    meta
1641d8f4dcbSJay  }
1651d8f4dcbSJay}
1661d8f4dcbSJay
1671d8f4dcbSJay
1681d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray
1691d8f4dcbSJay{
1704da04e5bSguohongyu  def onReset = ICacheMetadata(0.U)
1711d8f4dcbSJay  val metaBits = onReset.getWidth
1721d8f4dcbSJay  val metaEntryBits = cacheParams.tagCode.width(metaBits)
1731d8f4dcbSJay
1741d8f4dcbSJay  val io=IO{new Bundle{
1751d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheMetaWriteBundle))
176afed18b5SJenius    val read     = Flipped(DecoupledIO(new ICacheReadBundle))
1771d8f4dcbSJay    val readResp = Output(new ICacheMetaRespBundle)
178026615fcSWilliam Wang    val cacheOp  = Flipped(new L1CacheInnerOpIO) // customized cache op port
1792a6078bfSguohongyu    val fencei   = Input(Bool())
1801d8f4dcbSJay  }}
1811d8f4dcbSJay
182afed18b5SJenius  io.read.ready := !io.write.valid
183afed18b5SJenius
184afed18b5SJenius  val port_0_read_0 = io.read.valid  && !io.read.bits.vSetIdx(0)(0)
185afed18b5SJenius  val port_0_read_1 = io.read.valid  &&  io.read.bits.vSetIdx(0)(0)
186afed18b5SJenius  val port_1_read_1  = io.read.valid &&  io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
187afed18b5SJenius  val port_1_read_0  = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine
188afed18b5SJenius
189935edac4STang Haojin  val port_0_read_0_reg = RegEnable(port_0_read_0, io.read.fire)
190935edac4STang Haojin  val port_0_read_1_reg = RegEnable(port_0_read_1, io.read.fire)
191935edac4STang Haojin  val port_1_read_1_reg = RegEnable(port_1_read_1, io.read.fire)
192935edac4STang Haojin  val port_1_read_0_reg = RegEnable(port_1_read_0, io.read.fire)
193afed18b5SJenius
194afed18b5SJenius  val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
195afed18b5SJenius  val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1))
196afed18b5SJenius  val bank_idx   = Seq(bank_0_idx, bank_1_idx)
197afed18b5SJenius
198afed18b5SJenius  val write_bank_0 = io.write.valid && !io.write.bits.bankIdx
199afed18b5SJenius  val write_bank_1 = io.write.valid &&  io.write.bits.bankIdx
2001d8f4dcbSJay
2011d8f4dcbSJay  val write_meta_bits = Wire(UInt(metaEntryBits.W))
2021d8f4dcbSJay
203afed18b5SJenius  val tagArrays = (0 until 2) map { bank =>
204afed18b5SJenius    val tagArray = Module(new SRAMTemplate(
2051d8f4dcbSJay      UInt(metaEntryBits.W),
206afed18b5SJenius      set=nSets/2,
207afed18b5SJenius      way=nWays,
208afed18b5SJenius      shouldReset = true,
209afed18b5SJenius      holdRead = true,
210afed18b5SJenius      singlePort = true
2111d8f4dcbSJay    ))
2121d8f4dcbSJay
213afed18b5SJenius    //meta connection
214afed18b5SJenius    if(bank == 0) {
215afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0
216afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1))
217afed18b5SJenius      tagArray.io.w.req.valid := write_bank_0
218afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
219afed18b5SJenius    }
220afed18b5SJenius    else {
221afed18b5SJenius      tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1
222afed18b5SJenius      tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1))
223afed18b5SJenius      tagArray.io.w.req.valid := write_bank_1
224afed18b5SJenius      tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask)
225afed18b5SJenius    }
2261d8f4dcbSJay
2271d8f4dcbSJay    tagArray
2281d8f4dcbSJay  }
229b37bce8eSJinYue
230935edac4STang Haojin  val read_set_idx_next = RegEnable(io.read.bits.vSetIdx, io.read.fire)
2319442775eSguohongyu  val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W))))
23260672d5eSguohongyu  val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool())))
23360672d5eSguohongyu  // valid read
23460672d5eSguohongyu  (0 until PortNumber).foreach( i =>
23560672d5eSguohongyu    (0 until nWays).foreach( way =>
23660672d5eSguohongyu      valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i))
23760672d5eSguohongyu    ))
23860672d5eSguohongyu  io.readResp.entryValid := valid_metas
23960672d5eSguohongyu
2402a6078bfSguohongyu  io.read.ready := !io.write.valid && !io.fencei && tagArrays.map(_.io.r.req.ready).reduce(_&&_)
241afed18b5SJenius
242afed18b5SJenius  //Parity Decode
243*0c70648eSEaston Man  val read_fire_delay1 = RegNext(io.read.fire, init = false.B)
244*0c70648eSEaston Man  val read_fire_delay2 = RegNext(read_fire_delay1, init = false.B)
2451d8f4dcbSJay  val read_metas = Wire(Vec(2,Vec(nWays,new ICacheMetadata())))
246afed18b5SJenius  for((tagArray,i) <- tagArrays.zipWithIndex){
247afed18b5SJenius    val read_meta_bits = tagArray.io.r.resp.asTypeOf(Vec(nWays,UInt(metaEntryBits.W)))
2481d8f4dcbSJay    val read_meta_decoded = read_meta_bits.map{ way_bits => cacheParams.tagCode.decode(way_bits)}
2491d8f4dcbSJay    val read_meta_wrong = read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.error}
2501d8f4dcbSJay    val read_meta_corrected = VecInit(read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.corrected})
251afed18b5SJenius    read_metas(i) := read_meta_corrected.asTypeOf(Vec(nWays,new ICacheMetadata()))
252*0c70648eSEaston Man    (0 until nWays).foreach{ w => io.readResp.errors(i)(w) := RegEnable(read_meta_wrong(w), read_fire_delay1) && read_fire_delay2}
2531d8f4dcbSJay  }
254afed18b5SJenius
255afed18b5SJenius  //Parity Encode
256afed18b5SJenius  val write = io.write.bits
2574da04e5bSguohongyu  write_meta_bits := cacheParams.tagCode.encode(ICacheMetadata(tag = write.phyTag).asUInt)
258afed18b5SJenius
25960672d5eSguohongyu  // valid write
26060672d5eSguohongyu  val way_num = OHToUInt(io.write.bits.waymask)
26160672d5eSguohongyu  when (io.write.valid) {
2629442775eSguohongyu    valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B)
26360672d5eSguohongyu  }
2641d8f4dcbSJay
2659442775eSguohongyu  XSPerfAccumulate("meta_refill_num", io.write.valid)
2669442775eSguohongyu
2671d8f4dcbSJay  io.readResp.metaData <> DontCare
2681d8f4dcbSJay  when(port_0_read_0_reg){
2691d8f4dcbSJay    io.readResp.metaData(0) := read_metas(0)
2701d8f4dcbSJay  }.elsewhen(port_0_read_1_reg){
2711d8f4dcbSJay    io.readResp.metaData(0) := read_metas(1)
2721d8f4dcbSJay  }
2731d8f4dcbSJay
2741d8f4dcbSJay  when(port_1_read_0_reg){
2751d8f4dcbSJay    io.readResp.metaData(1) := read_metas(0)
2761d8f4dcbSJay  }.elsewhen(port_1_read_1_reg){
2771d8f4dcbSJay    io.readResp.metaData(1) := read_metas(1)
2781d8f4dcbSJay  }
2791d8f4dcbSJay
280afed18b5SJenius
2810c26d810Sguohongyu  io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid
2821d8f4dcbSJay  // deal with customized cache op
2831d8f4dcbSJay  require(nWays <= 32)
2841d8f4dcbSJay  io.cacheOp.resp.bits := DontCare
2851d8f4dcbSJay  val cacheOpShouldResp = WireInit(false.B)
2861d8f4dcbSJay  when(io.cacheOp.req.valid){
2871d8f4dcbSJay    when(
2881d8f4dcbSJay      CacheInstrucion.isReadTag(io.cacheOp.req.bits.opCode) ||
2891d8f4dcbSJay      CacheInstrucion.isReadTagECC(io.cacheOp.req.bits.opCode)
2901d8f4dcbSJay    ){
2911d8f4dcbSJay      for (i <- 0 until 2) {
292afed18b5SJenius        tagArrays(i).io.r.req.valid := true.B
293afed18b5SJenius        tagArrays(i).io.r.req.bits.apply(setIdx = io.cacheOp.req.bits.index)
2941d8f4dcbSJay      }
2951d8f4dcbSJay      cacheOpShouldResp := true.B
2961d8f4dcbSJay    }
297afed18b5SJenius    when(CacheInstrucion.isWriteTag(io.cacheOp.req.bits.opCode)){
2981d8f4dcbSJay      for (i <- 0 until 2) {
299afed18b5SJenius        tagArrays(i).io.w.req.valid := true.B
300afed18b5SJenius        tagArrays(i).io.w.req.bits.apply(
301afed18b5SJenius          data = io.cacheOp.req.bits.write_tag_low,
302afed18b5SJenius          setIdx = io.cacheOp.req.bits.index,
303032979c2SEaston Man          waymask = UIntToOH(io.cacheOp.req.bits.wayNum(log2Ceil(nWays) - 1, 0))
304afed18b5SJenius        )
3051d8f4dcbSJay      }
3061d8f4dcbSJay      cacheOpShouldResp := true.B
3071d8f4dcbSJay    }
308afed18b5SJenius    // TODO
309afed18b5SJenius    // when(CacheInstrucion.isWriteTagECC(io.cacheOp.req.bits.opCode)){
310afed18b5SJenius    //   for (i <- 0 until readPorts) {
311afed18b5SJenius    //     array(i).io.ecc_write.valid := true.B
312afed18b5SJenius    //     array(i).io.ecc_write.bits.idx := io.cacheOp.req.bits.index
313afed18b5SJenius    //     array(i).io.ecc_write.bits.way_en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0))
314afed18b5SJenius    //     array(i).io.ecc_write.bits.ecc := io.cacheOp.req.bits.write_tag_ecc
315afed18b5SJenius    //   }
316afed18b5SJenius    //   cacheOpShouldResp := true.B
317afed18b5SJenius    // }
3181d8f4dcbSJay  }
319afed18b5SJenius  io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp)
320afed18b5SJenius  io.cacheOp.resp.bits.read_tag_low := Mux(io.cacheOp.resp.valid,
321afed18b5SJenius    tagArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(tagBits.W)))(io.cacheOp.req.bits.wayNum),
322afed18b5SJenius    0.U
3231d8f4dcbSJay  )
324afed18b5SJenius  io.cacheOp.resp.bits.read_tag_ecc := DontCare // TODO
325afed18b5SJenius  // TODO: deal with duplicated array
3262a6078bfSguohongyu
3272a6078bfSguohongyu  // fencei logic : reset valid_array
3282a6078bfSguohongyu  when (io.fencei) {
3292a6078bfSguohongyu    (0 until nWays).foreach( way =>
3302a6078bfSguohongyu      valid_array(way) := 0.U
3312a6078bfSguohongyu    )
3322a6078bfSguohongyu  }
3331d8f4dcbSJay}
3341d8f4dcbSJay
3351d8f4dcbSJay
336afed18b5SJenius
3371d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray
3381d8f4dcbSJay{
339b37bce8eSJinYue
340b37bce8eSJinYue  def getECCFromEncUnit(encUnit: UInt) = {
341b37bce8eSJinYue    require(encUnit.getWidth == encDataUnitBits)
342e5f1252bSGuokai Chen    if (encDataUnitBits == dataCodeUnit) {
343e5f1252bSGuokai Chen      0.U.asTypeOf(UInt(1.W))
344e5f1252bSGuokai Chen    } else {
345b37bce8eSJinYue      encUnit(encDataUnitBits - 1, dataCodeUnit)
346b37bce8eSJinYue    }
347e5f1252bSGuokai Chen  }
348b37bce8eSJinYue
349b37bce8eSJinYue  def getECCFromBlock(cacheblock: UInt) = {
350b37bce8eSJinYue    // require(cacheblock.getWidth == blockBits)
351b37bce8eSJinYue    VecInit((0 until dataCodeUnitNum).map { w =>
352b37bce8eSJinYue      val unit = cacheblock(dataCodeUnit * (w + 1) - 1, dataCodeUnit * w)
353b37bce8eSJinYue      getECCFromEncUnit(cacheParams.dataCode.encode(unit))
354b37bce8eSJinYue    })
355b37bce8eSJinYue  }
356b37bce8eSJinYue
357a61a35e0Sssszwic  val halfBlockBits = blockBits / 2
358a61a35e0Sssszwic  val codeBits = dataCodeEntryBits
359a61a35e0Sssszwic
3601d8f4dcbSJay  val io=IO{new Bundle{
3611d8f4dcbSJay    val write    = Flipped(DecoupledIO(new ICacheDataWriteBundle))
362adc7b752SJenius    val read     = Flipped(DecoupledIO(Vec(partWayNum, new ICacheReadBundle)))
3631d8f4dcbSJay    val readResp = Output(new ICacheDataRespBundle)
364026615fcSWilliam Wang    val cacheOp  = Flipped(new L1CacheInnerOpIO) // customized cache op port
3651d8f4dcbSJay  }}
366a61a35e0Sssszwic  io.cacheOp := DontCare
367a61a35e0Sssszwic  /**
368a61a35e0Sssszwic    ******************************************************************************
369a61a35e0Sssszwic    * data array
370a61a35e0Sssszwic    ******************************************************************************
371a61a35e0Sssszwic    */
372a61a35e0Sssszwic  val write_data_bits = io.write.bits.data.asTypeOf(Vec(2, UInt(halfBlockBits.W)))
373a61a35e0Sssszwic  val dataArrays = (0 until partWayNum).map{ bank =>
374a61a35e0Sssszwic    (0 until 2).map { i =>
375a61a35e0Sssszwic      val sramBank = Module(new SRAMTemplate(
376a61a35e0Sssszwic        UInt(halfBlockBits.W),
377a61a35e0Sssszwic        set=nSets,
378a61a35e0Sssszwic        way=pWay,
379a61a35e0Sssszwic        shouldReset = true,
380a61a35e0Sssszwic        holdRead = true,
381a61a35e0Sssszwic        singlePort = true
3821d8f4dcbSJay      ))
383a61a35e0Sssszwic      // SRAM read logic
384a61a35e0Sssszwic      sramBank.io.r.req.valid := io.read.valid
385a61a35e0Sssszwic      if (i == 1) {
386a61a35e0Sssszwic        sramBank.io.r.req.bits.apply(setIdx= io.read.bits(bank).vSetIdx(0))
387a61a35e0Sssszwic      } else {
388a61a35e0Sssszwic        // read low of startline if cross cacheline
389a61a35e0Sssszwic        val setIdx = Mux(io.read.bits(bank).isDoubleLine, io.read.bits(bank).vSetIdx(1), io.read.bits(bank).vSetIdx(0))
390a61a35e0Sssszwic        sramBank.io.r.req.bits.apply(setIdx= setIdx)
3911d8f4dcbSJay      }
3921d8f4dcbSJay
393a61a35e0Sssszwic      // SRAM write logic
394a61a35e0Sssszwic      val waymask = io.write.bits.waymask.asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(bank)
395a61a35e0Sssszwic      // waymask is invalid when way of SRAMTemplate is 1
396a61a35e0Sssszwic      sramBank.io.w.req.valid := io.write.valid && waymask.asUInt.orR
397a61a35e0Sssszwic      sramBank.io.w.req.bits.apply(
398a61a35e0Sssszwic        data    = write_data_bits(i),
399a61a35e0Sssszwic        setIdx  = io.write.bits.virIdx,
400a61a35e0Sssszwic        waymask = waymask.asUInt
401a61a35e0Sssszwic      )
402a61a35e0Sssszwic      sramBank
403adc7b752SJenius    }
404adc7b752SJenius  }
405adc7b752SJenius
406a61a35e0Sssszwic  /**
407a61a35e0Sssszwic    ******************************************************************************
408a61a35e0Sssszwic    * data code array
409a61a35e0Sssszwic    ******************************************************************************
410a61a35e0Sssszwic    */
411a61a35e0Sssszwic  val write_code_bits = write_data_bits.map(getECCFromBlock(_).asUInt)
412afed18b5SJenius  val codeArrays = (0 until 2) map { i =>
413afed18b5SJenius    val codeArray = Module(new SRAMTemplate(
414a61a35e0Sssszwic      UInt(codeBits.W),
415a61a35e0Sssszwic      set=nSets,
416afed18b5SJenius      way=nWays,
417afed18b5SJenius      shouldReset = true,
418afed18b5SJenius      holdRead = true,
419afed18b5SJenius      singlePort = true
420b37bce8eSJinYue    ))
421a61a35e0Sssszwic    // SRAM read logic
422a61a35e0Sssszwic    codeArray.io.r.req.valid := io.read.valid
423a61a35e0Sssszwic    if (i == 1) {
424a61a35e0Sssszwic      codeArray.io.r.req.bits.apply(setIdx= io.read.bits.last.vSetIdx(0))
425a61a35e0Sssszwic    } else {
426a61a35e0Sssszwic      val setIdx = Mux(io.read.bits.last.isDoubleLine, io.read.bits.last.vSetIdx(1), io.read.bits.last.vSetIdx(0))
427a61a35e0Sssszwic      codeArray.io.r.req.bits.apply(setIdx= setIdx)
428afed18b5SJenius    }
429a61a35e0Sssszwic    // SRAM write logic
430a61a35e0Sssszwic    codeArray.io.w.req.valid := io.write.valid
431a61a35e0Sssszwic    codeArray.io.w.req.bits.apply(
432a61a35e0Sssszwic      data    = write_code_bits(i),
433a61a35e0Sssszwic      setIdx  = io.write.bits.virIdx,
434a61a35e0Sssszwic      waymask = io.write.bits.waymask
435a61a35e0Sssszwic    )
436b37bce8eSJinYue    codeArray
437b37bce8eSJinYue  }
438afed18b5SJenius
439a61a35e0Sssszwic  /**
440a61a35e0Sssszwic    ******************************************************************************
441a61a35e0Sssszwic    * read logic
442a61a35e0Sssszwic    ******************************************************************************
443a61a35e0Sssszwic    */
444a61a35e0Sssszwic  val isDoubleLineReg = RegEnable(io.read.bits.last.isDoubleLine, io.read.fire)
445a61a35e0Sssszwic  val read_data_bits = Wire(Vec(2,Vec(nWays,UInt(halfBlockBits.W))))
446a61a35e0Sssszwic  val read_code_bits = Wire(Vec(2,Vec(nWays,UInt(codeBits.W))))
44719d62fa1SJenius
448a61a35e0Sssszwic  (0 until nWays).map { w =>
449a61a35e0Sssszwic    // first data
450a61a35e0Sssszwic    read_data_bits(0)(w) := Mux(isDoubleLineReg,
451a61a35e0Sssszwic                                dataArrays(w/pWay)(1).io.r.resp.asTypeOf(Vec(pWay, UInt(halfBlockBits.W)))(w%pWay),
452a61a35e0Sssszwic                                dataArrays(w/pWay)(0).io.r.resp.asTypeOf(Vec(pWay, UInt(halfBlockBits.W)))(w%pWay))
453a61a35e0Sssszwic    // second data
454a61a35e0Sssszwic    read_data_bits(1)(w) := Mux(isDoubleLineReg,
455a61a35e0Sssszwic                                dataArrays(w/pWay)(0).io.r.resp.asTypeOf(Vec(pWay, UInt(halfBlockBits.W)))(w%pWay),
456a61a35e0Sssszwic                                dataArrays(w/pWay)(1).io.r.resp.asTypeOf(Vec(pWay, UInt(halfBlockBits.W)))(w%pWay))
457adc7b752SJenius  }
458a61a35e0Sssszwic  // first data code
459a61a35e0Sssszwic  read_code_bits(0) := Mux(isDoubleLineReg,
460a61a35e0Sssszwic                           codeArrays(1).io.r.resp.asTypeOf(Vec(nWays, UInt(codeBits.W))),
461a61a35e0Sssszwic                           codeArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(codeBits.W))))
462a61a35e0Sssszwic  // second data code
463a61a35e0Sssszwic  read_code_bits(1) := Mux(isDoubleLineReg,
464a61a35e0Sssszwic                           codeArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(codeBits.W))),
465a61a35e0Sssszwic                           codeArrays(1).io.r.resp.asTypeOf(Vec(nWays, UInt(codeBits.W))))
46679b191f7SJay
467c157cf71SGuokai Chen  if (ICacheECCForceError) {
468a61a35e0Sssszwic    read_code_bits.foreach(_.foreach(_ := 0.U)) // force ecc to fail
469c157cf71SGuokai Chen  }
470c157cf71SGuokai Chen
471a61a35e0Sssszwic  /**
472a61a35e0Sssszwic    ******************************************************************************
473a61a35e0Sssszwic    * IO
474a61a35e0Sssszwic    ******************************************************************************
475a61a35e0Sssszwic    */
476a61a35e0Sssszwic  io.readResp.datas := read_data_bits
477a61a35e0Sssszwic  io.readResp.codes := read_code_bits
4781d8f4dcbSJay  io.write.ready := true.B
479a61a35e0Sssszwic  io.read.ready := !io.write.valid &&
480a61a35e0Sssszwic                    dataArrays.map(_.map(_.io.r.req.ready).reduce(_&&_)).reduce(_&&_) &&
481a61a35e0Sssszwic                    codeArrays.map(_.io.r.req.ready).reduce(_&&_)
4821d8f4dcbSJay}
4831d8f4dcbSJay
4841d8f4dcbSJay
4851d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle
4861d8f4dcbSJay{
487f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
4887052722fSJay  val prefetch    = Flipped(new FtqPrefechBundle)
4891d8f4dcbSJay  val stop        = Input(Bool())
490c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
49150780602SJenius  val toIFU       = Output(Bool())
4920c26d810Sguohongyu  val pmp         = Vec(PortNumber + prefetchPipeNum, new ICachePMPBundle)
4930c26d810Sguohongyu  val itlb        = Vec(PortNumber + prefetchPipeNum, new TlbRequestIO)
4941d8f4dcbSJay  val perfInfo    = Output(new ICachePerfInfo)
49558dbdfc2SJay  val error       = new L1CacheErrorInfo
496ecccf78fSJay  /* Cache Instruction */
497ecccf78fSJay  val csr         = new L1CacheToCsrIO
498ecccf78fSJay  /* CSR control signal */
499ecccf78fSJay  val csr_pf_enable = Input(Bool())
500ecccf78fSJay  val csr_parity_enable = Input(Bool())
5012a6078bfSguohongyu  val fencei      = Input(Bool())
5021d8f4dcbSJay}
5031d8f4dcbSJay
5041d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters {
50595e60e55STang Haojin  override def shouldBeInlined: Boolean = false
5061d8f4dcbSJay
5071d8f4dcbSJay  val clientParameters = TLMasterPortParameters.v1(
5081d8f4dcbSJay    Seq(TLMasterParameters.v1(
5091d8f4dcbSJay      name = "icache",
51058c354d0Sssszwic      sourceId = IdRange(0, cacheParams.nMissEntries + 1),
5111d8f4dcbSJay    )),
5121d8f4dcbSJay    requestFields = cacheParams.reqFields,
5131d8f4dcbSJay    echoFields = cacheParams.echoFields
5141d8f4dcbSJay  )
5151d8f4dcbSJay
5161d8f4dcbSJay  val clientNode = TLClientNode(Seq(clientParameters))
5171d8f4dcbSJay
5181d8f4dcbSJay  lazy val module = new ICacheImp(this)
5191d8f4dcbSJay}
5201d8f4dcbSJay
5211ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents {
5221d8f4dcbSJay  val io = IO(new ICacheIO)
5231d8f4dcbSJay
5247052722fSJay  println("ICache:")
5257052722fSJay  println("  ICacheSets: "          + cacheParams.nSets)
5267052722fSJay  println("  ICacheWays: "          + cacheParams.nWays)
5277052722fSJay  println("  ICacheBanks: "         + PortNumber)
52858c354d0Sssszwic
52958c354d0Sssszwic  println("  enableICachePrefetch:     " + cacheParams.enableICachePrefetch)
53058c354d0Sssszwic  println("  prefetchToL1:       " + cacheParams.prefetchToL1)
53134f9624dSguohongyu  println("  prefetchPipeNum:    " + cacheParams.prefetchPipeNum)
53258c354d0Sssszwic  println("  nPrefetchEntries:   " + cacheParams.nPrefetchEntries)
53358c354d0Sssszwic  println("  nPrefBufferEntries: " + cacheParams.nPrefBufferEntries)
53458c354d0Sssszwic  println("  maxIPFMoveConf:     " + cacheParams.maxIPFMoveConf)
5357052722fSJay
5361d8f4dcbSJay  val (bus, edge) = outer.clientNode.out.head
5371d8f4dcbSJay
5381d8f4dcbSJay  val metaArray         = Module(new ICacheMetaArray)
5391d8f4dcbSJay  val dataArray         = Module(new ICacheDataArray)
5409de78046Sssszwic  val prefetchMetaArray = Module(new ICacheMetaArrayNoBanked)
5412a25dbb4SJay  val mainPipe          = Module(new ICacheMainPipe)
5421d8f4dcbSJay  val missUnit          = Module(new ICacheMissUnit(edge))
543cb6e5d3cSssszwic  val fdipPrefetch      = Module(new FDIPPrefetch(edge))
5441d8f4dcbSJay
545cb6e5d3cSssszwic  fdipPrefetch.io.hartId              := io.hartId
546cb6e5d3cSssszwic  fdipPrefetch.io.fencei              := io.fencei
547cb6e5d3cSssszwic  fdipPrefetch.io.ftqReq              <> io.prefetch
5489de78046Sssszwic  fdipPrefetch.io.metaReadReq         <> prefetchMetaArray.io.read
5499de78046Sssszwic  fdipPrefetch.io.metaReadResp        <> prefetchMetaArray.io.readResp
55058c354d0Sssszwic  fdipPrefetch.io.ICacheMissUnitInfo  <> missUnit.io.ICacheMissUnitInfo
55158c354d0Sssszwic  fdipPrefetch.io.ICacheMainPipeInfo  <> mainPipe.io.ICacheMainPipeInfo
552cb6e5d3cSssszwic  fdipPrefetch.io.IPFBufferRead       <> mainPipe.io.IPFBufferRead
553cb6e5d3cSssszwic  fdipPrefetch.io.IPFReplacer         <> mainPipe.io.IPFReplacer
554cb6e5d3cSssszwic  fdipPrefetch.io.PIQRead             <> mainPipe.io.PIQRead
55558c354d0Sssszwic  fdipPrefetch.io.metaWrite           <> DontCare
55658c354d0Sssszwic  fdipPrefetch.io.dataWrite           <> DontCare
557cb6e5d3cSssszwic
558cb6e5d3cSssszwic  // Meta Array. Priority: missUnit > fdipPrefetch
55958c354d0Sssszwic  if (prefetchToL1) {
560b1ded4e8Sguohongyu    val meta_write_arb  = Module(new Arbiter(new ICacheMetaWriteBundle(),  2))
5619442775eSguohongyu    meta_write_arb.io.in(0)     <> missUnit.io.meta_write
562cb6e5d3cSssszwic    meta_write_arb.io.in(1)     <> fdipPrefetch.io.metaWrite
563cb6e5d3cSssszwic    meta_write_arb.io.out       <> metaArray.io.write
56458c354d0Sssszwic    // prefetch Meta Array. Connect meta_write_arb to ensure the data is same as metaArray
56558c354d0Sssszwic    prefetchMetaArray.io.write <> meta_write_arb.io.out
56658c354d0Sssszwic  } else {
56758c354d0Sssszwic    missUnit.io.meta_write <> metaArray.io.write
56858c354d0Sssszwic    missUnit.io.meta_write <> prefetchMetaArray.io.write
56958c354d0Sssszwic    // ensure together wirte to metaArray and prefetchMetaArray
57058c354d0Sssszwic    missUnit.io.meta_write.ready := metaArray.io.write.ready && prefetchMetaArray.io.write.ready
57158c354d0Sssszwic  }
572cb6e5d3cSssszwic
573cb6e5d3cSssszwic  // Data Array. Priority: missUnit > fdipPrefetch
57458c354d0Sssszwic  if (prefetchToL1) {
575cb6e5d3cSssszwic    val data_write_arb = Module(new Arbiter(new ICacheDataWriteBundle(), 2))
576b1ded4e8Sguohongyu    data_write_arb.io.in(0)     <> missUnit.io.data_write
577cb6e5d3cSssszwic    data_write_arb.io.in(1)     <> fdipPrefetch.io.dataWrite
578cb6e5d3cSssszwic    data_write_arb.io.out       <> dataArray.io.write
57958c354d0Sssszwic  } else {
58058c354d0Sssszwic    missUnit.io.data_write <> dataArray.io.write
58158c354d0Sssszwic  }
582fd16c454SJenius
583cb6e5d3cSssszwic  mainPipe.io.dataArray.toIData     <> dataArray.io.read
584cb6e5d3cSssszwic  mainPipe.io.dataArray.fromIData   <> dataArray.io.readResp
585cb6e5d3cSssszwic  mainPipe.io.metaArray.toIMeta     <> metaArray.io.read
586cb6e5d3cSssszwic  mainPipe.io.metaArray.fromIMeta   <> metaArray.io.readResp
587cb6e5d3cSssszwic  mainPipe.io.metaArray.fromIMeta   <> metaArray.io.readResp
588cb6e5d3cSssszwic  mainPipe.io.respStall             := io.stop
589ecccf78fSJay  mainPipe.io.csr_parity_enable     := io.csr_parity_enable
590cb6e5d3cSssszwic  mainPipe.io.hartId                := io.hartId
5917052722fSJay
59261e1db30SJay  io.pmp(0) <> mainPipe.io.pmp(0)
59361e1db30SJay  io.pmp(1) <> mainPipe.io.pmp(1)
594cb6e5d3cSssszwic  io.pmp(2) <> fdipPrefetch.io.pmp
5957052722fSJay
59691df15e5SJay  io.itlb(0) <> mainPipe.io.itlb(0)
5977052722fSJay  io.itlb(1) <> mainPipe.io.itlb(1)
598cb6e5d3cSssszwic  io.itlb(2) <> fdipPrefetch.io.iTLBInter
5997052722fSJay
600cb6e5d3cSssszwic  //notify IFU that Icache pipeline is available
601cb6e5d3cSssszwic  io.toIFU := mainPipe.io.fetch.req.ready
602cb6e5d3cSssszwic  io.perfInfo := mainPipe.io.perfInfo
6031d8f4dcbSJay
604c5c5edaeSJenius  io.fetch.resp     <>    mainPipe.io.fetch.resp
605d2b20d1aSTang Haojin  io.fetch.topdownIcacheMiss := mainPipe.io.fetch.topdownIcacheMiss
606d2b20d1aSTang Haojin  io.fetch.topdownItlbMiss   := mainPipe.io.fetch.topdownItlbMiss
607c5c5edaeSJenius
608c5c5edaeSJenius  for(i <- 0 until PortNumber){
6092a25dbb4SJay    missUnit.io.req(i)           <>   mainPipe.io.mshr(i).toMSHR
6102a25dbb4SJay    mainPipe.io.mshr(i).fromMSHR <>   missUnit.io.resp(i)
6111d8f4dcbSJay  }
6121d8f4dcbSJay
61341cb8b61SJenius  missUnit.io.hartId       := io.hartId
614cb6e5d3cSssszwic  missUnit.io.fencei       := io.fencei
615cb6e5d3cSssszwic  missUnit.io.fdip_acquire <> fdipPrefetch.io.mem_acquire
616cb6e5d3cSssszwic  missUnit.io.fdip_grant   <> fdipPrefetch.io.mem_grant
61700240ba6SJay
6181d8f4dcbSJay  bus.b.ready := false.B
6191d8f4dcbSJay  bus.c.valid := false.B
6201d8f4dcbSJay  bus.c.bits  := DontCare
6211d8f4dcbSJay  bus.e.valid := false.B
6221d8f4dcbSJay  bus.e.bits  := DontCare
6231d8f4dcbSJay
6241d8f4dcbSJay  bus.a <> missUnit.io.mem_acquire
6251d8f4dcbSJay
6261d8f4dcbSJay  // connect bus d
6271d8f4dcbSJay  missUnit.io.mem_grant.valid := false.B
6281d8f4dcbSJay  missUnit.io.mem_grant.bits  := DontCare
6291d8f4dcbSJay
63058dbdfc2SJay  //Parity error port
6314da04e5bSguohongyu  val errors = mainPipe.io.errors
632*0c70648eSEaston Man  io.error <> RegEnable(Mux1H(errors.map(e => e.valid -> e)),errors.map(e => e.valid).reduce(_|_))
633*0c70648eSEaston Man  io.error.valid := RegNext(errors.map(e => e.valid).reduce(_|_),init = false.B)
63458dbdfc2SJay
6352a25dbb4SJay
6364da04e5bSguohongyu  mainPipe.io.fetch.req <> io.fetch.req
6371d8f4dcbSJay  bus.d.ready := false.B
6381d8f4dcbSJay  missUnit.io.mem_grant <> bus.d
6391d8f4dcbSJay
6402a6078bfSguohongyu  // fencei connect
6412a6078bfSguohongyu  metaArray.io.fencei := io.fencei
642cb6e5d3cSssszwic  prefetchMetaArray.io.fencei := io.fencei
6432a6078bfSguohongyu
6441d8f4dcbSJay  val perfEvents = Seq(
6451d8f4dcbSJay    ("icache_miss_cnt  ", false.B),
6469a128342SHaoyuan Feng    ("icache_miss_penalty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)),
6471d8f4dcbSJay  )
6481ca0e4f3SYinan Xu  generatePerfEvent()
6491d8f4dcbSJay
6501d8f4dcbSJay  // Customized csr cache op support
6511d8f4dcbSJay  val cacheOpDecoder = Module(new CSRCacheOpDecoder("icache", CacheInstrucion.COP_ID_ICACHE))
6521d8f4dcbSJay  cacheOpDecoder.io.csr <> io.csr
6531d8f4dcbSJay  dataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
6541d8f4dcbSJay  metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
655cb6e5d3cSssszwic  prefetchMetaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
6561d8f4dcbSJay  cacheOpDecoder.io.cache.resp.valid :=
6571d8f4dcbSJay    dataArray.io.cacheOp.resp.valid ||
6581d8f4dcbSJay    metaArray.io.cacheOp.resp.valid
6591d8f4dcbSJay  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
6601d8f4dcbSJay    dataArray.io.cacheOp.resp.valid -> dataArray.io.cacheOp.resp.bits,
6611d8f4dcbSJay    metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits,
6621d8f4dcbSJay  ))
6639ef181f4SWilliam Wang  cacheOpDecoder.io.error := io.error
6641d8f4dcbSJay  assert(!((dataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid) > 1.U))
665adc7b752SJenius}
666adc7b752SJenius
667adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
668adc7b752SJenius  extends ICacheBundle
669adc7b752SJenius{
670adc7b752SJenius  val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{
671adc7b752SJenius    val ridx = UInt((log2Ceil(nSets) - 1).W)
672adc7b752SJenius  })))
673adc7b752SJenius  val resp = Output(new Bundle{
674adc7b752SJenius    val rdata  = Vec(PortNumber,Vec(pWay, gen))
675adc7b752SJenius  })
676adc7b752SJenius}
677adc7b752SJenius
678adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters)
679adc7b752SJenius  extends ICacheBundle
680adc7b752SJenius{
681adc7b752SJenius  val wdata = gen
682adc7b752SJenius  val widx = UInt((log2Ceil(nSets) - 1).W)
683adc7b752SJenius  val wbankidx = Bool()
684adc7b752SJenius  val wmask = Vec(pWay, Bool())
685adc7b752SJenius}
686adc7b752SJenius
687adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray
688adc7b752SJenius{
689adc7b752SJenius
690adc7b752SJenius  //including part way data
691adc7b752SJenius  val io = IO{new Bundle {
692adc7b752SJenius    val read      = new  ICachePartWayReadBundle(gen,pWay)
693adc7b752SJenius    val write     = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay)))
694adc7b752SJenius  }}
695adc7b752SJenius
69636638515SEaston Man  io.read.req.map(_.ready := !io.write.valid)
697adc7b752SJenius
698adc7b752SJenius  val srams = (0 until PortNumber) map { bank =>
699adc7b752SJenius    val sramBank = Module(new SRAMTemplate(
70036638515SEaston Man      gen,
701adc7b752SJenius      set=nSets/2,
702adc7b752SJenius      way=pWay,
703adc7b752SJenius      shouldReset = true,
704adc7b752SJenius      holdRead = true,
705adc7b752SJenius      singlePort = true
706adc7b752SJenius    ))
70736638515SEaston Man
708adc7b752SJenius    sramBank.io.r.req.valid := io.read.req(bank).valid
709adc7b752SJenius    sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx)
71036638515SEaston Man
71136638515SEaston Man    if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx
71236638515SEaston Man    else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx
71336638515SEaston Man    sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt)
71436638515SEaston Man
715adc7b752SJenius    sramBank
716adc7b752SJenius  }
717adc7b752SJenius
71836638515SEaston Man  io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_))
719adc7b752SJenius
72036638515SEaston Man  io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen))))
72136638515SEaston Man
7221d8f4dcbSJay}
723