11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 21adc7b752SJeniusimport chisel3.util.{DecoupledIO, _} 221d8f4dcbSJayimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 231d8f4dcbSJayimport freechips.rocketchip.tilelink._ 241d8f4dcbSJayimport freechips.rocketchip.util.BundleFieldBase 257052722fSJayimport huancun.{AliasField, DirtyField, PreferCacheField, PrefetchField} 261d8f4dcbSJayimport xiangshan._ 271d8f4dcbSJayimport xiangshan.frontend._ 281d8f4dcbSJayimport xiangshan.cache._ 293c02ee8fSwakafaimport utils._ 303c02ee8fSwakafaimport utility._ 317052722fSJayimport xiangshan.backend.fu.PMPReqBundle 32f1fe8698SLemoverimport xiangshan.cache.mmu.{TlbRequestIO, TlbReq} 331d8f4dcbSJay 341d8f4dcbSJaycase class ICacheParameters( 351d8f4dcbSJay nSets: Int = 256, 361d8f4dcbSJay nWays: Int = 8, 371d8f4dcbSJay rowBits: Int = 64, 381d8f4dcbSJay nTLBEntries: Int = 32, 391d8f4dcbSJay tagECC: Option[String] = None, 401d8f4dcbSJay dataECC: Option[String] = None, 411d8f4dcbSJay replacer: Option[String] = Some("random"), 421d8f4dcbSJay nMissEntries: Int = 2, 4300240ba6SJay nReleaseEntries: Int = 1, 441d8f4dcbSJay nProbeEntries: Int = 2, 45cb93f2f2Sguohongyu nPrefetchEntries: Int = 12, 46cb93f2f2Sguohongyu nPrefBufferEntries: Int = 64, 47*0c26d810Sguohongyu prefetchPipeNum: Int = 2, 48cb93f2f2Sguohongyu hasPrefetch: Boolean = true, 491d8f4dcbSJay nMMIOs: Int = 1, 501d8f4dcbSJay blockBytes: Int = 64 511d8f4dcbSJay)extends L1CacheParameters { 521d8f4dcbSJay 531d8f4dcbSJay val setBytes = nSets * blockBytes 54cb93f2f2Sguohongyu val aliasBitsOpt = DCacheParameters().aliasBitsOpt //if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 551d8f4dcbSJay val reqFields: Seq[BundleFieldBase] = Seq( 561d8f4dcbSJay PrefetchField(), 571d8f4dcbSJay PreferCacheField() 581d8f4dcbSJay ) ++ aliasBitsOpt.map(AliasField) 591d8f4dcbSJay val echoFields: Seq[BundleFieldBase] = Seq(DirtyField()) 601d8f4dcbSJay def tagCode: Code = Code.fromString(tagECC) 611d8f4dcbSJay def dataCode: Code = Code.fromString(dataECC) 621d8f4dcbSJay def replacement = ReplacementPolicy.fromString(replacer,nWays,nSets) 631d8f4dcbSJay} 641d8f4dcbSJay 651d8f4dcbSJaytrait HasICacheParameters extends HasL1CacheParameters with HasInstrMMIOConst with HasIFUConst{ 661d8f4dcbSJay val cacheParams = icacheParameters 6742cfa32cSJinYue val dataCodeUnit = 16 68b37bce8eSJinYue val dataCodeUnitNum = blockBits/dataCodeUnit 691d8f4dcbSJay 701d8f4dcbSJay def highestIdxBit = log2Ceil(nSets) - 1 71b37bce8eSJinYue def encDataUnitBits = cacheParams.dataCode.width(dataCodeUnit) 72b37bce8eSJinYue def dataCodeBits = encDataUnitBits - dataCodeUnit 73b37bce8eSJinYue def dataCodeEntryBits = dataCodeBits * dataCodeUnitNum 741d8f4dcbSJay 751d8f4dcbSJay val ICacheSets = cacheParams.nSets 761d8f4dcbSJay val ICacheWays = cacheParams.nWays 771d8f4dcbSJay 781d8f4dcbSJay val ICacheSameVPAddrLength = 12 792a25dbb4SJay val ReplaceIdWid = 5 801d8f4dcbSJay 811d8f4dcbSJay val ICacheWordOffset = 0 821d8f4dcbSJay val ICacheSetOffset = ICacheWordOffset + log2Up(blockBytes) 831d8f4dcbSJay val ICacheAboveIndexOffset = ICacheSetOffset + log2Up(ICacheSets) 841d8f4dcbSJay val ICacheTagOffset = ICacheAboveIndexOffset min ICacheSameVPAddrLength 851d8f4dcbSJay 861d8f4dcbSJay def PortNumber = 2 871d8f4dcbSJay 88adc7b752SJenius def partWayNum = 4 89adc7b752SJenius def pWay = nWays/partWayNum 90adc7b752SJenius 917052722fSJay def nPrefetchEntries = cacheParams.nPrefetchEntries 92974a902cSguohongyu def totalMSHRNum = PortNumber + nPrefetchEntries 93b1ded4e8Sguohongyu def nIPFBufferSize = cacheParams.nPrefBufferEntries 94b1ded4e8Sguohongyu def maxIPFMoveConf = 1 // temporary use small value to cause more "move" operation 95*0c26d810Sguohongyu def prefetchPipeNum = ICacheParameters().prefetchPipeNum 961d8f4dcbSJay 97adc7b752SJenius def getBits(num: Int) = log2Ceil(num).W 98adc7b752SJenius 99adc7b752SJenius 1002a25dbb4SJay def generatePipeControl(lastFire: Bool, thisFire: Bool, thisFlush: Bool, lastFlush: Bool): Bool = { 1012a25dbb4SJay val valid = RegInit(false.B) 1022a25dbb4SJay when(thisFlush) {valid := false.B} 1032a25dbb4SJay .elsewhen(lastFire && !lastFlush) {valid := true.B} 1042a25dbb4SJay .elsewhen(thisFire) {valid := false.B} 1052a25dbb4SJay valid 1062a25dbb4SJay } 1072a25dbb4SJay 1082a25dbb4SJay def ResultHoldBypass[T<:Data](data: T, valid: Bool): T = { 1092a25dbb4SJay Mux(valid, data, RegEnable(data, valid)) 1102a25dbb4SJay } 1112a25dbb4SJay 112b1ded4e8Sguohongyu def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={ 113b1ded4e8Sguohongyu val bit = RegInit(false.B) 114b1ded4e8Sguohongyu when(flush) { bit := false.B } 115b1ded4e8Sguohongyu .elsewhen(valid && !release) { bit := true.B } 116b1ded4e8Sguohongyu .elsewhen(release) { bit := false.B } 117b1ded4e8Sguohongyu bit || valid 118b1ded4e8Sguohongyu } 119b1ded4e8Sguohongyu 1205470b21eSguohongyu def blockCounter(block: Bool, flush: Bool, threshold: Int): Bool = { 1215470b21eSguohongyu val counter = RegInit(0.U(log2Up(threshold + 1).W)) 1225470b21eSguohongyu when (block) { counter := counter + 1.U } 1235470b21eSguohongyu when (flush) { counter := 0.U} 1245470b21eSguohongyu counter > threshold.U 1255470b21eSguohongyu } 1265470b21eSguohongyu 1271d8f4dcbSJay require(isPow2(nSets), s"nSets($nSets) must be pow2") 1281d8f4dcbSJay require(isPow2(nWays), s"nWays($nWays) must be pow2") 1291d8f4dcbSJay} 1301d8f4dcbSJay 1311d8f4dcbSJayabstract class ICacheBundle(implicit p: Parameters) extends XSBundle 1321d8f4dcbSJay with HasICacheParameters 1331d8f4dcbSJay 1341d8f4dcbSJayabstract class ICacheModule(implicit p: Parameters) extends XSModule 1351d8f4dcbSJay with HasICacheParameters 1361d8f4dcbSJay 1371d8f4dcbSJayabstract class ICacheArray(implicit p: Parameters) extends XSModule 1381d8f4dcbSJay with HasICacheParameters 1391d8f4dcbSJay 1401d8f4dcbSJayclass ICacheMetadata(implicit p: Parameters) extends ICacheBundle { 1411d8f4dcbSJay val tag = UInt(tagBits.W) 1421d8f4dcbSJay} 1431d8f4dcbSJay 1441d8f4dcbSJayobject ICacheMetadata { 1454da04e5bSguohongyu def apply(tag: Bits)(implicit p: Parameters) = { 1469442775eSguohongyu val meta = Wire(new ICacheMetadata) 1471d8f4dcbSJay meta.tag := tag 1481d8f4dcbSJay meta 1491d8f4dcbSJay } 1501d8f4dcbSJay} 1511d8f4dcbSJay 1521d8f4dcbSJay 1531d8f4dcbSJayclass ICacheMetaArray()(implicit p: Parameters) extends ICacheArray 1541d8f4dcbSJay{ 1554da04e5bSguohongyu def onReset = ICacheMetadata(0.U) 1561d8f4dcbSJay val metaBits = onReset.getWidth 1571d8f4dcbSJay val metaEntryBits = cacheParams.tagCode.width(metaBits) 1581d8f4dcbSJay 1591d8f4dcbSJay val io=IO{new Bundle{ 1601d8f4dcbSJay val write = Flipped(DecoupledIO(new ICacheMetaWriteBundle)) 161afed18b5SJenius val read = Flipped(DecoupledIO(new ICacheReadBundle)) 1621d8f4dcbSJay val readResp = Output(new ICacheMetaRespBundle) 163026615fcSWilliam Wang val cacheOp = Flipped(new L1CacheInnerOpIO) // customized cache op port 1641d8f4dcbSJay }} 1651d8f4dcbSJay 166afed18b5SJenius io.read.ready := !io.write.valid 167afed18b5SJenius 168afed18b5SJenius val port_0_read_0 = io.read.valid && !io.read.bits.vSetIdx(0)(0) 169afed18b5SJenius val port_0_read_1 = io.read.valid && io.read.bits.vSetIdx(0)(0) 170afed18b5SJenius val port_1_read_1 = io.read.valid && io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine 171afed18b5SJenius val port_1_read_0 = io.read.valid && !io.read.bits.vSetIdx(1)(0) && io.read.bits.isDoubleLine 172afed18b5SJenius 173afed18b5SJenius val port_0_read_0_reg = RegEnable(next = port_0_read_0, enable = io.read.fire()) 174afed18b5SJenius val port_0_read_1_reg = RegEnable(next = port_0_read_1, enable = io.read.fire()) 175afed18b5SJenius val port_1_read_1_reg = RegEnable(next = port_1_read_1, enable = io.read.fire()) 176afed18b5SJenius val port_1_read_0_reg = RegEnable(next = port_1_read_0, enable = io.read.fire()) 177afed18b5SJenius 178afed18b5SJenius val bank_0_idx = Mux(port_0_read_0, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1)) 179afed18b5SJenius val bank_1_idx = Mux(port_0_read_1, io.read.bits.vSetIdx(0), io.read.bits.vSetIdx(1)) 180afed18b5SJenius val bank_idx = Seq(bank_0_idx, bank_1_idx) 181afed18b5SJenius 182afed18b5SJenius val write_bank_0 = io.write.valid && !io.write.bits.bankIdx 183afed18b5SJenius val write_bank_1 = io.write.valid && io.write.bits.bankIdx 1841d8f4dcbSJay 1851d8f4dcbSJay val write_meta_bits = Wire(UInt(metaEntryBits.W)) 1861d8f4dcbSJay 187afed18b5SJenius val tagArrays = (0 until 2) map { bank => 188afed18b5SJenius val tagArray = Module(new SRAMTemplate( 1891d8f4dcbSJay UInt(metaEntryBits.W), 190afed18b5SJenius set=nSets/2, 191afed18b5SJenius way=nWays, 192afed18b5SJenius shouldReset = true, 193afed18b5SJenius holdRead = true, 194afed18b5SJenius singlePort = true 1951d8f4dcbSJay )) 1961d8f4dcbSJay 197afed18b5SJenius //meta connection 198afed18b5SJenius if(bank == 0) { 199afed18b5SJenius tagArray.io.r.req.valid := port_0_read_0 || port_1_read_0 200afed18b5SJenius tagArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1)) 201afed18b5SJenius tagArray.io.w.req.valid := write_bank_0 202afed18b5SJenius tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 203afed18b5SJenius } 204afed18b5SJenius else { 205afed18b5SJenius tagArray.io.r.req.valid := port_0_read_1 || port_1_read_1 206afed18b5SJenius tagArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1)) 207afed18b5SJenius tagArray.io.w.req.valid := write_bank_1 208afed18b5SJenius tagArray.io.w.req.bits.apply(data=write_meta_bits, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 209afed18b5SJenius } 2101d8f4dcbSJay 2111d8f4dcbSJay tagArray 2121d8f4dcbSJay } 213b37bce8eSJinYue 21460672d5eSguohongyu val read_set_idx_next = RegEnable(next = io.read.bits.vSetIdx, enable = io.read.fire) 2159442775eSguohongyu val valid_array = RegInit(VecInit(Seq.fill(nWays)(0.U(nSets.W)))) 21660672d5eSguohongyu val valid_metas = Wire(Vec(PortNumber, Vec(nWays, Bool()))) 21760672d5eSguohongyu // valid read 21860672d5eSguohongyu (0 until PortNumber).foreach( i => 21960672d5eSguohongyu (0 until nWays).foreach( way => 22060672d5eSguohongyu valid_metas(i)(way) := valid_array(way)(read_set_idx_next(i)) 22160672d5eSguohongyu )) 22260672d5eSguohongyu io.readResp.entryValid := valid_metas 2239442775eSguohongyu// val readIdxNext = RegEnable(next = io.read.bits.vSetIdx, enable = io.read.fire) 2249442775eSguohongyu// val validArray = RegInit(0.U((nSets * nWays).W)) 2259442775eSguohongyu// val validMetas = VecInit((0 until 2).map{ bank => 2269442775eSguohongyu// val validMeta = Cat((0 until nWays).map{w => validArray( Cat(readIdxNext(bank), w.U(log2Ceil(nWays).W)) )}.reverse).asUInt 2279442775eSguohongyu// validMeta 2289442775eSguohongyu// }) 2299442775eSguohongyu// io.readResp.entryValid := validMetas.asTypeOf(Vec(2, Vec(nWays, Bool()))) 23060672d5eSguohongyu 231afed18b5SJenius io.read.ready := !io.write.valid && tagArrays.map(_.io.r.req.ready).reduce(_&&_) 232afed18b5SJenius 233afed18b5SJenius //Parity Decode 2341d8f4dcbSJay val read_metas = Wire(Vec(2,Vec(nWays,new ICacheMetadata()))) 235afed18b5SJenius for((tagArray,i) <- tagArrays.zipWithIndex){ 236afed18b5SJenius val read_meta_bits = tagArray.io.r.resp.asTypeOf(Vec(nWays,UInt(metaEntryBits.W))) 2371d8f4dcbSJay val read_meta_decoded = read_meta_bits.map{ way_bits => cacheParams.tagCode.decode(way_bits)} 2381d8f4dcbSJay val read_meta_wrong = read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.error} 2391d8f4dcbSJay val read_meta_corrected = VecInit(read_meta_decoded.map{ way_bits_decoded => way_bits_decoded.corrected}) 240afed18b5SJenius read_metas(i) := read_meta_corrected.asTypeOf(Vec(nWays,new ICacheMetadata())) 241afed18b5SJenius (0 until nWays).map{ w => io.readResp.errors(i)(w) := RegNext(read_meta_wrong(w)) && RegNext(RegNext(io.read.fire))} 2421d8f4dcbSJay } 243afed18b5SJenius 244afed18b5SJenius //Parity Encode 245afed18b5SJenius val write = io.write.bits 2464da04e5bSguohongyu write_meta_bits := cacheParams.tagCode.encode(ICacheMetadata(tag = write.phyTag).asUInt) 247afed18b5SJenius 24860672d5eSguohongyu// val wayNum = OHToUInt(io.write.bits.waymask) 24960672d5eSguohongyu// val validPtr = Cat(io.write.bits.virIdx, wayNum) 2509442775eSguohongyu// when (io.write.valid) { 2519442775eSguohongyu// validArray := validArray.bitSet(validPtr, true.B) 2529442775eSguohongyu// } 25360672d5eSguohongyu // valid write 25460672d5eSguohongyu val way_num = OHToUInt(io.write.bits.waymask) 25560672d5eSguohongyu when (io.write.valid) { 2569442775eSguohongyu valid_array(way_num) := valid_array(way_num).bitSet(io.write.bits.virIdx, true.B) 25760672d5eSguohongyu } 2581d8f4dcbSJay 2599442775eSguohongyu XSPerfAccumulate("meta_refill_num", io.write.valid) 2609442775eSguohongyu 2611d8f4dcbSJay io.readResp.metaData <> DontCare 2621d8f4dcbSJay when(port_0_read_0_reg){ 2631d8f4dcbSJay io.readResp.metaData(0) := read_metas(0) 2641d8f4dcbSJay }.elsewhen(port_0_read_1_reg){ 2651d8f4dcbSJay io.readResp.metaData(0) := read_metas(1) 2661d8f4dcbSJay } 2671d8f4dcbSJay 2681d8f4dcbSJay when(port_1_read_0_reg){ 2691d8f4dcbSJay io.readResp.metaData(1) := read_metas(0) 2701d8f4dcbSJay }.elsewhen(port_1_read_1_reg){ 2711d8f4dcbSJay io.readResp.metaData(1) := read_metas(1) 2721d8f4dcbSJay } 2731d8f4dcbSJay 274afed18b5SJenius 275*0c26d810Sguohongyu io.write.ready := true.B // TODO : has bug ? should be !io.cacheOp.req.valid 2761d8f4dcbSJay // deal with customized cache op 2771d8f4dcbSJay require(nWays <= 32) 2781d8f4dcbSJay io.cacheOp.resp.bits := DontCare 2791d8f4dcbSJay val cacheOpShouldResp = WireInit(false.B) 2801d8f4dcbSJay when(io.cacheOp.req.valid){ 2811d8f4dcbSJay when( 2821d8f4dcbSJay CacheInstrucion.isReadTag(io.cacheOp.req.bits.opCode) || 2831d8f4dcbSJay CacheInstrucion.isReadTagECC(io.cacheOp.req.bits.opCode) 2841d8f4dcbSJay ){ 2851d8f4dcbSJay for (i <- 0 until 2) { 286afed18b5SJenius tagArrays(i).io.r.req.valid := true.B 287afed18b5SJenius tagArrays(i).io.r.req.bits.apply(setIdx = io.cacheOp.req.bits.index) 2881d8f4dcbSJay } 2891d8f4dcbSJay cacheOpShouldResp := true.B 2901d8f4dcbSJay } 291afed18b5SJenius when(CacheInstrucion.isWriteTag(io.cacheOp.req.bits.opCode)){ 2921d8f4dcbSJay for (i <- 0 until 2) { 293afed18b5SJenius tagArrays(i).io.w.req.valid := true.B 294afed18b5SJenius tagArrays(i).io.w.req.bits.apply( 295afed18b5SJenius data = io.cacheOp.req.bits.write_tag_low, 296afed18b5SJenius setIdx = io.cacheOp.req.bits.index, 297afed18b5SJenius waymask = UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)) 298afed18b5SJenius ) 2991d8f4dcbSJay } 3001d8f4dcbSJay cacheOpShouldResp := true.B 3011d8f4dcbSJay } 302afed18b5SJenius // TODO 303afed18b5SJenius // when(CacheInstrucion.isWriteTagECC(io.cacheOp.req.bits.opCode)){ 304afed18b5SJenius // for (i <- 0 until readPorts) { 305afed18b5SJenius // array(i).io.ecc_write.valid := true.B 306afed18b5SJenius // array(i).io.ecc_write.bits.idx := io.cacheOp.req.bits.index 307afed18b5SJenius // array(i).io.ecc_write.bits.way_en := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)) 308afed18b5SJenius // array(i).io.ecc_write.bits.ecc := io.cacheOp.req.bits.write_tag_ecc 309afed18b5SJenius // } 310afed18b5SJenius // cacheOpShouldResp := true.B 311afed18b5SJenius // } 3121d8f4dcbSJay } 313afed18b5SJenius io.cacheOp.resp.valid := RegNext(io.cacheOp.req.valid && cacheOpShouldResp) 314afed18b5SJenius io.cacheOp.resp.bits.read_tag_low := Mux(io.cacheOp.resp.valid, 315afed18b5SJenius tagArrays(0).io.r.resp.asTypeOf(Vec(nWays, UInt(tagBits.W)))(io.cacheOp.req.bits.wayNum), 316afed18b5SJenius 0.U 3171d8f4dcbSJay ) 318afed18b5SJenius io.cacheOp.resp.bits.read_tag_ecc := DontCare // TODO 319afed18b5SJenius // TODO: deal with duplicated array 3201d8f4dcbSJay} 3211d8f4dcbSJay 3221d8f4dcbSJay 323afed18b5SJenius 3241d8f4dcbSJayclass ICacheDataArray(implicit p: Parameters) extends ICacheArray 3251d8f4dcbSJay{ 326b37bce8eSJinYue 327b37bce8eSJinYue def getECCFromEncUnit(encUnit: UInt) = { 328b37bce8eSJinYue require(encUnit.getWidth == encDataUnitBits) 329e5f1252bSGuokai Chen if (encDataUnitBits == dataCodeUnit) { 330e5f1252bSGuokai Chen 0.U.asTypeOf(UInt(1.W)) 331e5f1252bSGuokai Chen } else { 332b37bce8eSJinYue encUnit(encDataUnitBits - 1, dataCodeUnit) 333b37bce8eSJinYue } 334e5f1252bSGuokai Chen } 335b37bce8eSJinYue 336b37bce8eSJinYue def getECCFromBlock(cacheblock: UInt) = { 337b37bce8eSJinYue // require(cacheblock.getWidth == blockBits) 338b37bce8eSJinYue VecInit((0 until dataCodeUnitNum).map { w => 339b37bce8eSJinYue val unit = cacheblock(dataCodeUnit * (w + 1) - 1, dataCodeUnit * w) 340b37bce8eSJinYue getECCFromEncUnit(cacheParams.dataCode.encode(unit)) 341b37bce8eSJinYue }) 342b37bce8eSJinYue } 343b37bce8eSJinYue 3441d8f4dcbSJay val io=IO{new Bundle{ 3451d8f4dcbSJay val write = Flipped(DecoupledIO(new ICacheDataWriteBundle)) 346adc7b752SJenius val read = Flipped(DecoupledIO(Vec(partWayNum, new ICacheReadBundle))) 3471d8f4dcbSJay val readResp = Output(new ICacheDataRespBundle) 348026615fcSWilliam Wang val cacheOp = Flipped(new L1CacheInnerOpIO) // customized cache op port 3491d8f4dcbSJay }} 3501d8f4dcbSJay 351b37bce8eSJinYue val write_data_bits = Wire(UInt(blockBits.W)) 3521d8f4dcbSJay 353adc7b752SJenius val port_0_read_0_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_0_read_0, enable = io.read.fire()) 354adc7b752SJenius val port_0_read_1_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_0_read_1, enable = io.read.fire()) 355adc7b752SJenius val port_1_read_1_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_1_read_1, enable = io.read.fire()) 356adc7b752SJenius val port_1_read_0_reg = RegEnable(next = io.read.valid && io.read.bits.head.port_1_read_0, enable = io.read.fire()) 357adc7b752SJenius 358adc7b752SJenius val bank_0_idx_vec = io.read.bits.map(copy => Mux(io.read.valid && copy.port_0_read_0, copy.vSetIdx(0), copy.vSetIdx(1))) 359adc7b752SJenius val bank_1_idx_vec = io.read.bits.map(copy => Mux(io.read.valid && copy.port_0_read_1, copy.vSetIdx(0), copy.vSetIdx(1))) 360adc7b752SJenius 361adc7b752SJenius val dataArrays = (0 until partWayNum).map{ i => 362adc7b752SJenius val dataArray = Module(new ICachePartWayArray( 363b37bce8eSJinYue UInt(blockBits.W), 364adc7b752SJenius pWay, 3651d8f4dcbSJay )) 3661d8f4dcbSJay 367adc7b752SJenius dataArray.io.read.req(0).valid := io.read.bits(i).read_bank_0 && io.read.valid 368adc7b752SJenius dataArray.io.read.req(0).bits.ridx := bank_0_idx_vec(i)(highestIdxBit,1) 369adc7b752SJenius dataArray.io.read.req(1).valid := io.read.bits(i).read_bank_1 && io.read.valid 370adc7b752SJenius dataArray.io.read.req(1).bits.ridx := bank_1_idx_vec(i)(highestIdxBit,1) 371adc7b752SJenius 372adc7b752SJenius 373adc7b752SJenius dataArray.io.write.valid := io.write.valid 374adc7b752SJenius dataArray.io.write.bits.wdata := write_data_bits 375adc7b752SJenius dataArray.io.write.bits.widx := io.write.bits.virIdx(highestIdxBit,1) 376adc7b752SJenius dataArray.io.write.bits.wbankidx := io.write.bits.bankIdx 377adc7b752SJenius dataArray.io.write.bits.wmask := io.write.bits.waymask.asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i) 3781d8f4dcbSJay 3791d8f4dcbSJay dataArray 3801d8f4dcbSJay } 3811d8f4dcbSJay 382adc7b752SJenius val read_datas = Wire(Vec(2,Vec(nWays,UInt(blockBits.W) ))) 383adc7b752SJenius 384adc7b752SJenius (0 until PortNumber).map { port => 385adc7b752SJenius (0 until nWays).map { w => 386adc7b752SJenius read_datas(port)(w) := dataArrays(w / pWay).io.read.resp.rdata(port).asTypeOf(Vec(pWay, UInt(blockBits.W)))(w % pWay) 387adc7b752SJenius } 388adc7b752SJenius } 389adc7b752SJenius 390adc7b752SJenius io.readResp.datas(0) := Mux( port_0_read_1_reg, read_datas(1) , read_datas(0)) 391adc7b752SJenius io.readResp.datas(1) := Mux( port_1_read_0_reg, read_datas(0) , read_datas(1)) 392adc7b752SJenius 393adc7b752SJenius 394adc7b752SJenius val write_data_code = Wire(UInt(dataCodeEntryBits.W)) 395afed18b5SJenius val write_bank_0 = WireInit(io.write.valid && !io.write.bits.bankIdx) 396afed18b5SJenius val write_bank_1 = WireInit(io.write.valid && io.write.bits.bankIdx) 397adc7b752SJenius 398afed18b5SJenius val bank_0_idx = bank_0_idx_vec.last 399afed18b5SJenius val bank_1_idx = bank_1_idx_vec.last 400afed18b5SJenius 401afed18b5SJenius val codeArrays = (0 until 2) map { i => 402afed18b5SJenius val codeArray = Module(new SRAMTemplate( 403b37bce8eSJinYue UInt(dataCodeEntryBits.W), 404afed18b5SJenius set=nSets/2, 405afed18b5SJenius way=nWays, 406afed18b5SJenius shouldReset = true, 407afed18b5SJenius holdRead = true, 408afed18b5SJenius singlePort = true 409b37bce8eSJinYue )) 410b37bce8eSJinYue 411afed18b5SJenius if(i == 0) { 412afed18b5SJenius codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_0 413afed18b5SJenius codeArray.io.r.req.bits.apply(setIdx=bank_0_idx(highestIdxBit,1)) 414afed18b5SJenius codeArray.io.w.req.valid := write_bank_0 415afed18b5SJenius codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 416afed18b5SJenius } 417afed18b5SJenius else { 418afed18b5SJenius codeArray.io.r.req.valid := io.read.valid && io.read.bits.last.read_bank_1 419afed18b5SJenius codeArray.io.r.req.bits.apply(setIdx=bank_1_idx(highestIdxBit,1)) 420afed18b5SJenius codeArray.io.w.req.valid := write_bank_1 421afed18b5SJenius codeArray.io.w.req.bits.apply(data=write_data_code, setIdx=io.write.bits.virIdx(highestIdxBit,1), waymask=io.write.bits.waymask) 422afed18b5SJenius } 423b37bce8eSJinYue 424b37bce8eSJinYue codeArray 425b37bce8eSJinYue } 426afed18b5SJenius 427adc7b752SJenius io.read.ready := !io.write.valid && 428adc7b752SJenius dataArrays.map(_.io.read.req.map(_.ready).reduce(_&&_)).reduce(_&&_) && 429afed18b5SJenius codeArrays.map(_.io.r.req.ready).reduce(_ && _) 43019d62fa1SJenius 4311d8f4dcbSJay //Parity Decode 432b37bce8eSJinYue val read_codes = Wire(Vec(2,Vec(nWays,UInt(dataCodeEntryBits.W) ))) 433afed18b5SJenius for(((dataArray,codeArray),i) <- dataArrays.zip(codeArrays).zipWithIndex){ 434afed18b5SJenius read_codes(i) := codeArray.io.r.resp.asTypeOf(Vec(nWays,UInt(dataCodeEntryBits.W))) 435adc7b752SJenius } 43679b191f7SJay 4371d8f4dcbSJay //Parity Encode 4381d8f4dcbSJay val write = io.write.bits 439b37bce8eSJinYue val write_data = WireInit(write.data) 440b37bce8eSJinYue write_data_code := getECCFromBlock(write_data).asUInt 441b37bce8eSJinYue write_data_bits := write_data 4421d8f4dcbSJay 44379b191f7SJay io.readResp.codes(0) := Mux( port_0_read_1_reg, read_codes(1) , read_codes(0)) 44479b191f7SJay io.readResp.codes(1) := Mux( port_1_read_0_reg, read_codes(0) , read_codes(1)) 4451d8f4dcbSJay 4461d8f4dcbSJay io.write.ready := true.B 4471d8f4dcbSJay 4481d8f4dcbSJay // deal with customized cache op 4491d8f4dcbSJay require(nWays <= 32) 4501d8f4dcbSJay io.cacheOp.resp.bits := DontCare 451adc7b752SJenius io.cacheOp.resp.valid := false.B 4521d8f4dcbSJay val cacheOpShouldResp = WireInit(false.B) 4531e0378c2SJenius val dataresp = Wire(Vec(nWays,UInt(blockBits.W) )) 4541e0378c2SJenius dataresp := DontCare 4551d8f4dcbSJay when(io.cacheOp.req.valid){ 4561d8f4dcbSJay when( 457adc7b752SJenius CacheInstrucion.isReadData(io.cacheOp.req.bits.opCode) 4581d8f4dcbSJay ){ 4591e0378c2SJenius for (i <- 0 until partWayNum) { 4601e0378c2SJenius dataArrays(i).io.read.req.zipWithIndex.map{ case(port,i) => 4611e0378c2SJenius if(i ==0) port.valid := !io.cacheOp.req.bits.bank_num(0) 4621e0378c2SJenius else port.valid := io.cacheOp.req.bits.bank_num(0) 463adc7b752SJenius port.bits.ridx := io.cacheOp.req.bits.index(highestIdxBit,1) 464adc7b752SJenius } 465adc7b752SJenius } 4661e0378c2SJenius cacheOpShouldResp := dataArrays.head.io.read.req.map(_.fire()).reduce(_||_) 4671e0378c2SJenius dataresp :=Mux(io.cacheOp.req.bits.bank_num(0).asBool, read_datas(1), read_datas(0)) 468adc7b752SJenius } 469adc7b752SJenius when(CacheInstrucion.isWriteData(io.cacheOp.req.bits.opCode)){ 4701e0378c2SJenius for (i <- 0 until partWayNum) { 471adc7b752SJenius dataArrays(i).io.write.valid := true.B 472adc7b752SJenius dataArrays(i).io.write.bits.wdata := io.cacheOp.req.bits.write_data_vec.asTypeOf(write_data.cloneType) 4731e0378c2SJenius dataArrays(i).io.write.bits.wbankidx := io.cacheOp.req.bits.bank_num(0) 474adc7b752SJenius dataArrays(i).io.write.bits.widx := io.cacheOp.req.bits.index(highestIdxBit,1) 475adc7b752SJenius dataArrays(i).io.write.bits.wmask := UIntToOH(io.cacheOp.req.bits.wayNum(4, 0)).asTypeOf(Vec(partWayNum, Vec(pWay, Bool())))(i) 476adc7b752SJenius } 477adc7b752SJenius cacheOpShouldResp := true.B 478adc7b752SJenius } 479adc7b752SJenius } 4801e0378c2SJenius 4811e0378c2SJenius io.cacheOp.resp.valid := RegNext(cacheOpShouldResp) 4821e0378c2SJenius val numICacheLineWords = blockBits / 64 4831e0378c2SJenius require(blockBits >= 64 && isPow2(blockBits)) 4841e0378c2SJenius for (wordIndex <- 0 until numICacheLineWords) { 4851e0378c2SJenius io.cacheOp.resp.bits.read_data_vec(wordIndex) := dataresp(io.cacheOp.req.bits.wayNum(4, 0))(64*(wordIndex+1)-1, 64*wordIndex) 4861e0378c2SJenius } 4871e0378c2SJenius 4881d8f4dcbSJay} 4891d8f4dcbSJay 4901d8f4dcbSJay 4911d8f4dcbSJayclass ICacheIO(implicit p: Parameters) extends ICacheBundle 4921d8f4dcbSJay{ 49341cb8b61SJenius val hartId = Input(UInt(8.W)) 4947052722fSJay val prefetch = Flipped(new FtqPrefechBundle) 4951d8f4dcbSJay val stop = Input(Bool()) 496c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 49750780602SJenius val toIFU = Output(Bool()) 498*0c26d810Sguohongyu val pmp = Vec(PortNumber + prefetchPipeNum, new ICachePMPBundle) 499*0c26d810Sguohongyu val itlb = Vec(PortNumber + prefetchPipeNum, new TlbRequestIO) 5001d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 50158dbdfc2SJay val error = new L1CacheErrorInfo 502ecccf78fSJay /* Cache Instruction */ 503ecccf78fSJay val csr = new L1CacheToCsrIO 504ecccf78fSJay /* CSR control signal */ 505ecccf78fSJay val csr_pf_enable = Input(Bool()) 506ecccf78fSJay val csr_parity_enable = Input(Bool()) 5071d8f4dcbSJay} 5081d8f4dcbSJay 5091d8f4dcbSJayclass ICache()(implicit p: Parameters) extends LazyModule with HasICacheParameters { 5101d8f4dcbSJay 5111d8f4dcbSJay val clientParameters = TLMasterPortParameters.v1( 5121d8f4dcbSJay Seq(TLMasterParameters.v1( 5131d8f4dcbSJay name = "icache", 51414fbcd5eSguohongyu sourceId = IdRange(0, cacheParams.nMissEntries + cacheParams.nPrefetchEntries), 5157052722fSJay supportsProbe = TransferSizes(blockBytes), 5167052722fSJay supportsHint = TransferSizes(blockBytes) 5171d8f4dcbSJay )), 5181d8f4dcbSJay requestFields = cacheParams.reqFields, 5191d8f4dcbSJay echoFields = cacheParams.echoFields 5201d8f4dcbSJay ) 5211d8f4dcbSJay 5221d8f4dcbSJay val clientNode = TLClientNode(Seq(clientParameters)) 5231d8f4dcbSJay 5241d8f4dcbSJay lazy val module = new ICacheImp(this) 5251d8f4dcbSJay} 5261d8f4dcbSJay 5271ca0e4f3SYinan Xuclass ICacheImp(outer: ICache) extends LazyModuleImp(outer) with HasICacheParameters with HasPerfEvents { 5281d8f4dcbSJay val io = IO(new ICacheIO) 5291d8f4dcbSJay 5307052722fSJay println("ICache:") 5317052722fSJay println(" ICacheSets: " + cacheParams.nSets) 5327052722fSJay println(" ICacheWays: " + cacheParams.nWays) 5337052722fSJay println(" ICacheBanks: " + PortNumber) 5347052722fSJay println(" hasPrefetch: " + cacheParams.hasPrefetch) 5357052722fSJay if(cacheParams.hasPrefetch){ 5367052722fSJay println(" nPrefetchEntries: " + cacheParams.nPrefetchEntries) 537b1ded4e8Sguohongyu println(" nPrefetchBufferEntries: " + cacheParams.nPrefBufferEntries) 5387052722fSJay } 5397052722fSJay 5401d8f4dcbSJay val (bus, edge) = outer.clientNode.out.head 5411d8f4dcbSJay 5421d8f4dcbSJay val metaArray = Module(new ICacheMetaArray) 543*0c26d810Sguohongyu val bankedMetaArray = Module(new ICacheBankedMetaArray(prefetchPipeNum + 1)) // need add 1 port for IPF filter 5441d8f4dcbSJay val dataArray = Module(new ICacheDataArray) 5452a25dbb4SJay val mainPipe = Module(new ICacheMainPipe) 5461d8f4dcbSJay val missUnit = Module(new ICacheMissUnit(edge)) 547*0c26d810Sguohongyu val prefetchPipes = (0 until prefetchPipeNum).map( i => Module(new IPrefetchPipe)) 548b1ded4e8Sguohongyu val ipfBuffer = Module(new PrefetchBuffer) 5491d8f4dcbSJay 550b1ded4e8Sguohongyu val meta_read_arb = Module(new Arbiter(new ICacheReadBundle, 1)) 5519442775eSguohongyu val data_read_arb = Module(new Arbiter(Vec(partWayNum, new ICacheReadBundle), 1)) 552b1ded4e8Sguohongyu val meta_write_arb = Module(new Arbiter(new ICacheMetaWriteBundle(), 2)) 553b1ded4e8Sguohongyu val data_write_arb = Module(new Arbiter(new ICacheDataWriteBundle(), 2)) 554*0c26d810Sguohongyu val prefetch_req_arb = Module(new Arbiter(new PIQReq, prefetchPipeNum)) 555b1ded4e8Sguohongyu 556b1ded4e8Sguohongyu mainPipe.io.PIQ <> missUnit.io.to_main_pipe 557b1ded4e8Sguohongyu ipfBuffer.io.read <> mainPipe.io.iprefetchBuf 558b1ded4e8Sguohongyu meta_write_arb.io.in(1) <> ipfBuffer.io.move.meta_write 559b1ded4e8Sguohongyu data_write_arb.io.in(1) <> ipfBuffer.io.move.data_write 560b1ded4e8Sguohongyu mainPipe.io.IPFBufMove <> ipfBuffer.io.replace 561*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => ipfBuffer.io.filter_read(i) <> prefetchPipes(i).io.IPFBufferRead) 562*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => mainPipe.io.missSlotInfo <> prefetchPipes(i).io.mainPipeMissSlotInfo) 563b1ded4e8Sguohongyu mainPipe.io.mainPipeMissInfo <> ipfBuffer.io.mainpipe_missinfo 564b1ded4e8Sguohongyu 565b1ded4e8Sguohongyu ipfBuffer.io.fencei := false.B 566b1ded4e8Sguohongyu missUnit.io.fencei := false.B 567b1ded4e8Sguohongyu 568b1ded4e8Sguohongyu ipfBuffer.io.write <> missUnit.io.piq_write_ipbuffer 5691d8f4dcbSJay 5709442775eSguohongyu meta_read_arb.io.in(0) <> mainPipe.io.metaArray.toIMeta 5711d8f4dcbSJay metaArray.io.read <> meta_read_arb.io.out 572*0c26d810Sguohongyu bankedMetaArray.io.read(0) <> ipfBuffer.io.meta_filter_read_req 573*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => bankedMetaArray.io.read(i + 1) <> prefetchPipes(i).io.toIMeta) 5747052722fSJay 5752a25dbb4SJay mainPipe.io.metaArray.fromIMeta <> metaArray.io.readResp 576*0c26d810Sguohongyu ipfBuffer.io.meta_filter_read_resp <> bankedMetaArray.io.readResp(0) 577*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => bankedMetaArray.io.readResp(i + 1) <> prefetchPipes(i).io.fromIMeta) 5781d8f4dcbSJay 5799442775eSguohongyu data_read_arb.io.in(0) <> mainPipe.io.dataArray.toIData 5801d8f4dcbSJay dataArray.io.read <> data_read_arb.io.out 5812a25dbb4SJay mainPipe.io.dataArray.fromIData <> dataArray.io.readResp 5821d8f4dcbSJay 5832a25dbb4SJay mainPipe.io.respStall := io.stop 5842a25dbb4SJay io.perfInfo := mainPipe.io.perfInfo 5851d8f4dcbSJay 5869442775eSguohongyu meta_write_arb.io.in(0) <> missUnit.io.meta_write 587b1ded4e8Sguohongyu data_write_arb.io.in(0) <> missUnit.io.data_write 5881d8f4dcbSJay 589b1ded4e8Sguohongyu metaArray.io.write <> meta_write_arb.io.out 590*0c26d810Sguohongyu bankedMetaArray.io.write <> meta_write_arb.io.out 591fd16c454SJenius 592b1ded4e8Sguohongyu dataArray.io.write <> data_write_arb.io.out 5931d8f4dcbSJay 594ecccf78fSJay mainPipe.io.csr_parity_enable := io.csr_parity_enable 595ecccf78fSJay 5967052722fSJay if(cacheParams.hasPrefetch){ 597*0c26d810Sguohongyu val alloc = PriorityEncoder(prefetchPipes.map(_.io.fromFtq.req.ready)) 598*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => { 599*0c26d810Sguohongyu prefetchPipes(i).io.fromFtq.req.valid := io.prefetch.req.valid && i.U === alloc 600*0c26d810Sguohongyu prefetchPipes(i).io.fromFtq.req.bits := io.prefetch.req.bits 601*0c26d810Sguohongyu }) 602*0c26d810Sguohongyu io.prefetch.req.ready := ParallelOR(prefetchPipes.map(_.io.fromFtq.req.ready)) 603ecccf78fSJay when(!io.csr_pf_enable){ 604*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => { 605*0c26d810Sguohongyu prefetchPipes(i).io.fromFtq.req.valid := false.B 606*0c26d810Sguohongyu }) 607ecccf78fSJay io.prefetch.req.ready := true.B 608ecccf78fSJay } 6097052722fSJay } else { 610*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => prefetchPipes(i).io.fromFtq <> DontCare) 6117052722fSJay } 6127052722fSJay 61361e1db30SJay io.pmp(0) <> mainPipe.io.pmp(0) 61461e1db30SJay io.pmp(1) <> mainPipe.io.pmp(1) 615*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => io.pmp(2 + i) <> prefetchPipes(i).io.pmp) 616*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => { 617*0c26d810Sguohongyu prefetchPipes(i).io.prefetchEnable := mainPipe.io.prefetchEnable 618*0c26d810Sguohongyu prefetchPipes(i).io.prefetchDisable := mainPipe.io.prefetchDisable 619*0c26d810Sguohongyu }) 6207052722fSJay 621a108d429SJay 62250780602SJenius //notify IFU that Icache pipeline is available 62350780602SJenius io.toIFU := mainPipe.io.fetch.req.ready 624a108d429SJay 6257052722fSJay 62691df15e5SJay io.itlb(0) <> mainPipe.io.itlb(0) 6277052722fSJay io.itlb(1) <> mainPipe.io.itlb(1) 628*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => io.itlb(2 + i) <> prefetchPipes(i).io.iTLBInter) 6297052722fSJay 6301d8f4dcbSJay 631c5c5edaeSJenius io.fetch.resp <> mainPipe.io.fetch.resp 632c5c5edaeSJenius 633c5c5edaeSJenius for(i <- 0 until PortNumber){ 6342a25dbb4SJay missUnit.io.req(i) <> mainPipe.io.mshr(i).toMSHR 6352a25dbb4SJay mainPipe.io.mshr(i).fromMSHR <> missUnit.io.resp(i) 6361d8f4dcbSJay } 6371d8f4dcbSJay 638*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => prefetch_req_arb.io.in(i) <> prefetchPipes(i).io.toMissUnit.enqReq) 639*0c26d810Sguohongyu missUnit.io.prefetch_req <> prefetch_req_arb.io.out 64041cb8b61SJenius missUnit.io.hartId := io.hartId 641*0c26d810Sguohongyu (0 until prefetchPipeNum).foreach(i => { 642*0c26d810Sguohongyu prefetchPipes(i).io.fromMSHR <> missUnit.io.mshr_info 643*0c26d810Sguohongyu prefetchPipes(i).io.fencei := false.B 644*0c26d810Sguohongyu prefetchPipes(i).io.freePIQEntry := missUnit.io.freePIQEntry 645*0c26d810Sguohongyu }) 64600240ba6SJay 6471d8f4dcbSJay bus.b.ready := false.B 6481d8f4dcbSJay bus.c.valid := false.B 6491d8f4dcbSJay bus.c.bits := DontCare 6501d8f4dcbSJay bus.e.valid := false.B 6511d8f4dcbSJay bus.e.bits := DontCare 6521d8f4dcbSJay 6531d8f4dcbSJay bus.a <> missUnit.io.mem_acquire 6541d8f4dcbSJay 6551d8f4dcbSJay // connect bus d 6561d8f4dcbSJay missUnit.io.mem_grant.valid := false.B 6571d8f4dcbSJay missUnit.io.mem_grant.bits := DontCare 6581d8f4dcbSJay 65958dbdfc2SJay //Parity error port 6604da04e5bSguohongyu val errors = mainPipe.io.errors 6610f59c834SWilliam Wang io.error <> RegNext(Mux1H(errors.map(e => e.valid -> e))) 66258dbdfc2SJay 6632a25dbb4SJay 6644da04e5bSguohongyu mainPipe.io.fetch.req <> io.fetch.req 6651d8f4dcbSJay bus.d.ready := false.B 6661d8f4dcbSJay missUnit.io.mem_grant <> bus.d 6671d8f4dcbSJay 6681d8f4dcbSJay val perfEvents = Seq( 6691d8f4dcbSJay ("icache_miss_cnt ", false.B), 6701d8f4dcbSJay ("icache_miss_penty", BoolStopWatch(start = false.B, stop = false.B || false.B, startHighPriority = true)), 6711d8f4dcbSJay ) 6721ca0e4f3SYinan Xu generatePerfEvent() 6731d8f4dcbSJay 6741d8f4dcbSJay // Customized csr cache op support 6751d8f4dcbSJay val cacheOpDecoder = Module(new CSRCacheOpDecoder("icache", CacheInstrucion.COP_ID_ICACHE)) 6761d8f4dcbSJay cacheOpDecoder.io.csr <> io.csr 6771d8f4dcbSJay dataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 6781d8f4dcbSJay metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 679*0c26d810Sguohongyu bankedMetaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 6801d8f4dcbSJay cacheOpDecoder.io.cache.resp.valid := 6811d8f4dcbSJay dataArray.io.cacheOp.resp.valid || 6821d8f4dcbSJay metaArray.io.cacheOp.resp.valid 6831d8f4dcbSJay cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 6841d8f4dcbSJay dataArray.io.cacheOp.resp.valid -> dataArray.io.cacheOp.resp.bits, 6851d8f4dcbSJay metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits, 6861d8f4dcbSJay )) 6879ef181f4SWilliam Wang cacheOpDecoder.io.error := io.error 6881d8f4dcbSJay assert(!((dataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid) > 1.U)) 689adc7b752SJenius 690adc7b752SJenius} 691adc7b752SJenius 692adc7b752SJeniusclass ICachePartWayReadBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) 693adc7b752SJenius extends ICacheBundle 694adc7b752SJenius{ 695adc7b752SJenius val req = Flipped(Vec(PortNumber, Decoupled(new Bundle{ 696adc7b752SJenius val ridx = UInt((log2Ceil(nSets) - 1).W) 697adc7b752SJenius }))) 698adc7b752SJenius val resp = Output(new Bundle{ 699adc7b752SJenius val rdata = Vec(PortNumber,Vec(pWay, gen)) 700adc7b752SJenius }) 701adc7b752SJenius} 702adc7b752SJenius 703adc7b752SJeniusclass ICacheWriteBundle[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) 704adc7b752SJenius extends ICacheBundle 705adc7b752SJenius{ 706adc7b752SJenius val wdata = gen 707adc7b752SJenius val widx = UInt((log2Ceil(nSets) - 1).W) 708adc7b752SJenius val wbankidx = Bool() 709adc7b752SJenius val wmask = Vec(pWay, Bool()) 710adc7b752SJenius} 711adc7b752SJenius 712adc7b752SJeniusclass ICachePartWayArray[T <: Data](gen: T, pWay: Int)(implicit p: Parameters) extends ICacheArray 713adc7b752SJenius{ 714adc7b752SJenius 715adc7b752SJenius //including part way data 716adc7b752SJenius val io = IO{new Bundle { 717adc7b752SJenius val read = new ICachePartWayReadBundle(gen,pWay) 718adc7b752SJenius val write = Flipped(ValidIO(new ICacheWriteBundle(gen, pWay))) 719adc7b752SJenius }} 720adc7b752SJenius 721adc7b752SJenius io.read.req.map(_.ready := !io.write.valid) 722adc7b752SJenius 723adc7b752SJenius val srams = (0 until PortNumber) map { bank => 724adc7b752SJenius val sramBank = Module(new SRAMTemplate( 725adc7b752SJenius gen, 726adc7b752SJenius set=nSets/2, 727adc7b752SJenius way=pWay, 728adc7b752SJenius shouldReset = true, 729adc7b752SJenius holdRead = true, 730adc7b752SJenius singlePort = true 731adc7b752SJenius )) 732adc7b752SJenius 733adc7b752SJenius sramBank.io.r.req.valid := io.read.req(bank).valid 734adc7b752SJenius sramBank.io.r.req.bits.apply(setIdx= io.read.req(bank).bits.ridx) 735adc7b752SJenius 736adc7b752SJenius if(bank == 0) sramBank.io.w.req.valid := io.write.valid && !io.write.bits.wbankidx 737adc7b752SJenius else sramBank.io.w.req.valid := io.write.valid && io.write.bits.wbankidx 738adc7b752SJenius sramBank.io.w.req.bits.apply(data=io.write.bits.wdata, setIdx=io.write.bits.widx, waymask=io.write.bits.wmask.asUInt()) 739adc7b752SJenius 740adc7b752SJenius sramBank 741adc7b752SJenius } 742adc7b752SJenius 743adc7b752SJenius io.read.req.map(_.ready := !io.write.valid && srams.map(_.io.r.req.ready).reduce(_&&_)) 744adc7b752SJenius 745adc7b752SJenius io.read.resp.rdata := VecInit(srams.map(bank => bank.io.r.resp.asTypeOf(Vec(pWay,gen)))) 746adc7b752SJenius 7471d8f4dcbSJay} 748