109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 2209c6f1ddSLingrui98import xiangshan._ 2309c6f1ddSLingrui98import utils._ 2409c6f1ddSLingrui98import chisel3.experimental.chiselName 2509c6f1ddSLingrui98 2609c6f1ddSLingrui98import scala.math.min 2709c6f1ddSLingrui98 2809c6f1ddSLingrui98trait HasSCParameter extends TageParams { 2909c6f1ddSLingrui98} 3009c6f1ddSLingrui98 3109c6f1ddSLingrui98class SCReq(implicit p: Parameters) extends TageReq 3209c6f1ddSLingrui98 3309c6f1ddSLingrui98abstract class SCBundle(implicit p: Parameters) extends TageBundle with HasSCParameter {} 3409c6f1ddSLingrui98abstract class SCModule(implicit p: Parameters) extends TageModule with HasSCParameter {} 3509c6f1ddSLingrui98 3609c6f1ddSLingrui98 3734ed6fbcSLingrui98class SCMeta(val ntables: Int)(implicit p: Parameters) extends XSBundle with HasSCParameter { 3834ed6fbcSLingrui98 val tageTakens = Vec(numBr, Bool()) 3934ed6fbcSLingrui98 val scUsed = Bool() 4034ed6fbcSLingrui98 val scPreds = Vec(numBr, Bool()) 4109c6f1ddSLingrui98 // Suppose ctrbits of all tables are identical 4234ed6fbcSLingrui98 val ctrs = Vec(numBr, Vec(ntables, SInt(SCCtrBits.W))) 4309c6f1ddSLingrui98} 4409c6f1ddSLingrui98 4509c6f1ddSLingrui98 4609c6f1ddSLingrui98class SCResp(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 4734ed6fbcSLingrui98 val ctrs = Vec(numBr, Vec(2, SInt(ctrBits.W))) 4809c6f1ddSLingrui98} 4909c6f1ddSLingrui98 5009c6f1ddSLingrui98class SCUpdate(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 5109c6f1ddSLingrui98 val pc = UInt(VAddrBits.W) 52dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 5334ed6fbcSLingrui98 val mask = Vec(numBr, Bool()) 5434ed6fbcSLingrui98 val oldCtrs = Vec(numBr, SInt(ctrBits.W)) 5534ed6fbcSLingrui98 val tagePreds = Vec(numBr, Bool()) 5634ed6fbcSLingrui98 val takens = Vec(numBr, Bool()) 5709c6f1ddSLingrui98} 5809c6f1ddSLingrui98 5909c6f1ddSLingrui98class SCTableIO(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 6009c6f1ddSLingrui98 val req = Input(Valid(new SCReq)) 6109c6f1ddSLingrui98 val resp = Output(new SCResp(ctrBits)) 6209c6f1ddSLingrui98 val update = Input(new SCUpdate(ctrBits)) 6309c6f1ddSLingrui98} 6409c6f1ddSLingrui98 6509c6f1ddSLingrui98@chiselName 6609c6f1ddSLingrui98class SCTable(val nRows: Int, val ctrBits: Int, val histLen: Int)(implicit p: Parameters) 6709c6f1ddSLingrui98 extends SCModule with HasFoldedHistory { 6809c6f1ddSLingrui98 val io = IO(new SCTableIO(ctrBits)) 6909c6f1ddSLingrui98 7009c6f1ddSLingrui98 // val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2*TageBanks, shouldReset=true, holdRead=true, singlePort=false)) 7134ed6fbcSLingrui98 val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2*TageBanks, shouldReset=true, holdRead=true, singlePort=false)) 7209c6f1ddSLingrui98 73dd6c0695SLingrui98 // def getIdx(hist: UInt, pc: UInt) = { 74dd6c0695SLingrui98 // (compute_folded_ghist(hist, log2Ceil(nRows)) ^ (pc >> instOffsetBits))(log2Ceil(nRows)-1,0) 75dd6c0695SLingrui98 // } 76dd6c0695SLingrui98 77dd6c0695SLingrui98 78dd6c0695SLingrui98 val idxFhInfo = (histLen, min(log2Ceil(nRows), histLen)) 79dd6c0695SLingrui98 80dd6c0695SLingrui98 def getFoldedHistoryInfo = Set(idxFhInfo).filter(_._1 > 0) 81dd6c0695SLingrui98 82dd6c0695SLingrui98 def getIdx(pc: UInt, allFh: AllFoldedHistories) = { 83dd6c0695SLingrui98 if (histLen > 0) { 84dd6c0695SLingrui98 val idx_fh = allFh.getHistWithInfo(idxFhInfo).folded_hist 85dd6c0695SLingrui98 // require(idx_fh.getWidth == log2Ceil(nRows)) 86dd6c0695SLingrui98 ((pc >> instOffsetBits) ^ idx_fh)(log2Ceil(nRows)-1,0) 87dd6c0695SLingrui98 } 88dd6c0695SLingrui98 else { 8934ed6fbcSLingrui98 (pc >> instOffsetBits)(log2Ceil(nRows)-1,0) 90dd6c0695SLingrui98 } 9109c6f1ddSLingrui98 } 9209c6f1ddSLingrui98 9309c6f1ddSLingrui98 def ctrUpdate(ctr: SInt, cond: Bool): SInt = signedSatUpdate(ctr, ctrBits, cond) 9409c6f1ddSLingrui98 95dd6c0695SLingrui98 val s0_idx = getIdx(io.req.bits.pc, io.req.bits.folded_hist) 9609c6f1ddSLingrui98 val s1_idx = RegEnable(s0_idx, enable=io.req.valid) 9709c6f1ddSLingrui98 9809c6f1ddSLingrui98 table.io.r.req.valid := io.req.valid 9909c6f1ddSLingrui98 table.io.r.req.bits.setIdx := s0_idx 10009c6f1ddSLingrui98 10134ed6fbcSLingrui98 for (i <- 0 until numBr) { 10234ed6fbcSLingrui98 io.resp.ctrs(i)(0) := table.io.r.resp.data(2*i) 10334ed6fbcSLingrui98 io.resp.ctrs(i)(1) := table.io.r.resp.data(2*i+1) 10434ed6fbcSLingrui98 } 10509c6f1ddSLingrui98 10634ed6fbcSLingrui98 val update_wdata = Wire(Vec(numBr, SInt(ctrBits.W))) 10734ed6fbcSLingrui98 val update_wdata_packed = VecInit(update_wdata.map(Seq.fill(2)(_)).reduce(_++_)) 10834ed6fbcSLingrui98 val updateWayMask = Wire(Vec(2*numBr, Bool())) 10934ed6fbcSLingrui98 11034ed6fbcSLingrui98 for (i <- 0 until numBr) { 11134ed6fbcSLingrui98 updateWayMask(2*i) := io.update.mask(i) && !io.update.tagePreds(i) 11234ed6fbcSLingrui98 updateWayMask(2*i+1) := io.update.mask(i) && io.update.tagePreds(i) 11334ed6fbcSLingrui98 } 11409c6f1ddSLingrui98 115dd6c0695SLingrui98 val update_idx = getIdx(io.update.pc, io.update.folded_hist) 11609c6f1ddSLingrui98 11709c6f1ddSLingrui98 table.io.w.apply( 11834ed6fbcSLingrui98 valid = io.update.mask.reduce(_||_), 11934ed6fbcSLingrui98 data = update_wdata_packed, 12009c6f1ddSLingrui98 setIdx = update_idx, 12134ed6fbcSLingrui98 waymask = updateWayMask.asUInt 12209c6f1ddSLingrui98 ) 12309c6f1ddSLingrui98 12409c6f1ddSLingrui98 val wrBypassEntries = 4 12509c6f1ddSLingrui98 12634ed6fbcSLingrui98 val wrbypass = Module(new WrBypass(SInt(ctrBits.W), wrBypassEntries, log2Ceil(nRows), numWays=2*numBr)) 12709c6f1ddSLingrui98 12834ed6fbcSLingrui98 for (i <- 0 until numBr) { 12934ed6fbcSLingrui98 val ctrPos = io.update.tagePreds(i) 13034ed6fbcSLingrui98 val altPos = !io.update.tagePreds(i) 13134ed6fbcSLingrui98 val bypass_ctr = wrbypass.io.hit_data((i << 1).U | ctrPos) 13209c6f1ddSLingrui98 val hit_and_valid = wrbypass.io.hit && bypass_ctr.valid 13334ed6fbcSLingrui98 val oldCtr = Mux(hit_and_valid, bypass_ctr.bits, io.update.oldCtrs(i)) 13434ed6fbcSLingrui98 update_wdata(i) := ctrUpdate(oldCtr, io.update.takens(i)) 13534ed6fbcSLingrui98 } 13609c6f1ddSLingrui98 13734ed6fbcSLingrui98 wrbypass.io.wen := io.update.mask.reduce(_||_) 13834ed6fbcSLingrui98 wrbypass.io.write_data := update_wdata_packed // only one of them are used 139569b279fSLingrui98 wrbypass.io.write_idx := update_idx 14034ed6fbcSLingrui98 wrbypass.io.write_way_mask.map(_ := updateWayMask) 14109c6f1ddSLingrui98 14209c6f1ddSLingrui98 val u = io.update 14309c6f1ddSLingrui98 XSDebug(io.req.valid, 14409c6f1ddSLingrui98 p"scTableReq: pc=0x${Hexadecimal(io.req.bits.pc)}, " + 145e69b7315SLingrui98 p"s0_idx=${s0_idx}\n") 14609c6f1ddSLingrui98 XSDebug(RegNext(io.req.valid), 14709c6f1ddSLingrui98 p"scTableResp: s1_idx=${s1_idx}," + 14834ed6fbcSLingrui98 p"ctr:${io.resp.ctrs}\n") 14934ed6fbcSLingrui98 XSDebug(io.update.mask.reduce(_||_), 150e69b7315SLingrui98 p"update Table: pc:${Hexadecimal(u.pc)}, " + 15134ed6fbcSLingrui98 p"tageTakens:${u.tagePreds}, taken:${u.takens}, oldCtr:${u.oldCtrs}\n") 15209c6f1ddSLingrui98} 15309c6f1ddSLingrui98 15409c6f1ddSLingrui98class SCThreshold(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle { 15509c6f1ddSLingrui98 val ctr = UInt(ctrBits.W) 15609c6f1ddSLingrui98 def satPos(ctr: UInt = this.ctr) = ctr === ((1.U << ctrBits) - 1.U) 15709c6f1ddSLingrui98 def satNeg(ctr: UInt = this.ctr) = ctr === 0.U 15809c6f1ddSLingrui98 def neutralVal = (1.U << (ctrBits - 1)) 15909c6f1ddSLingrui98 val thres = UInt(8.W) 16009c6f1ddSLingrui98 def initVal = 6.U 16109c6f1ddSLingrui98 def minThres = 6.U 16209c6f1ddSLingrui98 def maxThres = 31.U 16309c6f1ddSLingrui98 def update(cause: Bool): SCThreshold = { 16409c6f1ddSLingrui98 val res = Wire(new SCThreshold(this.ctrBits)) 16509c6f1ddSLingrui98 val newCtr = satUpdate(this.ctr, this.ctrBits, cause) 16609c6f1ddSLingrui98 val newThres = Mux(res.satPos(newCtr) && this.thres <= maxThres, this.thres + 2.U, 16709c6f1ddSLingrui98 Mux(res.satNeg(newCtr) && this.thres >= minThres, this.thres - 2.U, 16809c6f1ddSLingrui98 this.thres)) 16909c6f1ddSLingrui98 res.thres := newThres 17009c6f1ddSLingrui98 res.ctr := Mux(res.satPos(newCtr) || res.satNeg(newCtr), res.neutralVal, newCtr) 17109c6f1ddSLingrui98 // XSDebug(true.B, p"scThres Update: cause${cause} newCtr ${newCtr} newThres ${newThres}\n") 17209c6f1ddSLingrui98 res 17309c6f1ddSLingrui98 } 17409c6f1ddSLingrui98} 17509c6f1ddSLingrui98 17609c6f1ddSLingrui98object SCThreshold { 17709c6f1ddSLingrui98 def apply(bits: Int)(implicit p: Parameters) = { 17809c6f1ddSLingrui98 val t = Wire(new SCThreshold(ctrBits=bits)) 17909c6f1ddSLingrui98 t.ctr := t.neutralVal 18009c6f1ddSLingrui98 t.thres := t.initVal 18109c6f1ddSLingrui98 t 18209c6f1ddSLingrui98 } 18309c6f1ddSLingrui98} 18409c6f1ddSLingrui98 18509c6f1ddSLingrui98 1861ca0e4f3SYinan Xutrait HasSC extends HasSCParameter with HasPerfEvents { this: Tage => 187efe3f3bbSSteve Gou val update_on_mispred, update_on_unconf = WireInit(0.U.asTypeOf(Vec(TageBanks, Bool()))) 188dd6c0695SLingrui98 var sc_fh_info = Set[FoldedHistoryInfo]() 189bf358e08SLingrui98 if (EnableSC) { 19034ed6fbcSLingrui98 val scTables = SCTableInfos.map { 19109c6f1ddSLingrui98 case (nRows, ctrBits, histLen) => { 19209c6f1ddSLingrui98 val t = Module(new SCTable(nRows/TageBanks, ctrBits, histLen)) 19309c6f1ddSLingrui98 val req = t.io.req 19409c6f1ddSLingrui98 req.valid := io.s0_fire 19509c6f1ddSLingrui98 req.bits.pc := s0_pc 196dd6c0695SLingrui98 req.bits.folded_hist := io.in.bits.folded_hist 19786d9c530SLingrui98 req.bits.ghist := DontCare 19809c6f1ddSLingrui98 if (!EnableSC) {t.io.update := DontCare} 19909c6f1ddSLingrui98 t 20009c6f1ddSLingrui98 } 20109c6f1ddSLingrui98 } 20234ed6fbcSLingrui98 sc_fh_info = scTables.map(_.getFoldedHistoryInfo).reduce(_++_).toSet 20309c6f1ddSLingrui98 20409c6f1ddSLingrui98 val scThresholds = List.fill(TageBanks)(RegInit(SCThreshold(5))) 20509c6f1ddSLingrui98 val useThresholds = VecInit(scThresholds map (_.thres)) 2067e8b966aSLingrui98 207d71e9942SLingrui98 def sign(x: SInt) = x(x.getWidth-1) 208d71e9942SLingrui98 def pos(x: SInt) = !sign(x) 209d71e9942SLingrui98 def neg(x: SInt) = sign(x) 2107e8b966aSLingrui98 2117e8b966aSLingrui98 def aboveThreshold(scSum: SInt, tagePvdr: SInt, threshold: UInt): Bool = { 212d71e9942SLingrui98 val signedThres = threshold.zext 2137e8b966aSLingrui98 val totalSum = scSum +& tagePvdr 2147e8b966aSLingrui98 (scSum > signedThres - tagePvdr) && pos(totalSum) || 2157e8b966aSLingrui98 (scSum < -signedThres - tagePvdr) && neg(totalSum) 216d71e9942SLingrui98 } 21709c6f1ddSLingrui98 val updateThresholds = VecInit(useThresholds map (t => (t << 3) +& 21.U)) 21809c6f1ddSLingrui98 21934ed6fbcSLingrui98 val s1_scResps = VecInit(scTables.map(t => t.io.resp)) 22009c6f1ddSLingrui98 22134ed6fbcSLingrui98 val scUpdateMask = WireInit(0.U.asTypeOf(Vec(numBr, Vec(SCNTables, Bool())))) 22209c6f1ddSLingrui98 val scUpdateTagePreds = Wire(Vec(TageBanks, Bool())) 22309c6f1ddSLingrui98 val scUpdateTakens = Wire(Vec(TageBanks, Bool())) 22434ed6fbcSLingrui98 val scUpdateOldCtrs = Wire(Vec(numBr, Vec(SCNTables, SInt(SCCtrBits.W)))) 22509c6f1ddSLingrui98 scUpdateTagePreds := DontCare 22609c6f1ddSLingrui98 scUpdateTakens := DontCare 22709c6f1ddSLingrui98 scUpdateOldCtrs := DontCare 22809c6f1ddSLingrui98 22934ed6fbcSLingrui98 val updateSCMeta = updateMeta.scMeta.get 23009c6f1ddSLingrui98 23109c6f1ddSLingrui98 val s2_sc_used, s2_conf, s2_unconf, s2_agree, s2_disagree = 23209c6f1ddSLingrui98 0.U.asTypeOf(Vec(TageBanks, Bool())) 23309c6f1ddSLingrui98 val update_sc_used, update_conf, update_unconf, update_agree, update_disagree = 23409c6f1ddSLingrui98 0.U.asTypeOf(Vec(TageBanks, Bool())) 235efe3f3bbSSteve Gou val sc_misp_tage_corr, sc_corr_tage_misp = 23609c6f1ddSLingrui98 0.U.asTypeOf(Vec(TageBanks, Bool())) 23709c6f1ddSLingrui98 23809c6f1ddSLingrui98 // for sc ctrs 239238c84b9SLingrui98 def getCentered(ctr: SInt): SInt = Cat(ctr, 1.U(1.W)).asSInt 240238c84b9SLingrui98 // for tage ctrs, (2*(ctr-4)+1)*8 241238c84b9SLingrui98 def getPvdrCentered(ctr: UInt): SInt = Cat(ctr ^ (1 << (TageCtrBits-1)).U, 1.U(1.W), 0.U(3.W)).asSInt 24209c6f1ddSLingrui98 24334ed6fbcSLingrui98 val scMeta = resp_meta.scMeta.get 24409c6f1ddSLingrui98 scMeta := DontCare 24534ed6fbcSLingrui98 for (w <- 0 until TageBanks) { 24609c6f1ddSLingrui98 // do summation in s2 24709c6f1ddSLingrui98 val s1_scTableSums = VecInit( 24809c6f1ddSLingrui98 (0 to 1) map { i => 24934ed6fbcSLingrui98 ParallelSingedExpandingAdd(s1_scResps map (r => getCentered(r.ctrs(w)(i)))) // TODO: rewrite with wallace tree 25009c6f1ddSLingrui98 } 25109c6f1ddSLingrui98 ) 252*cb4f77ceSLingrui98 val s2_scTableSums = RegEnable(s1_scTableSums, io.s1_fire) 253*cb4f77ceSLingrui98 val s2_tagePrvdCtrCentered = getPvdrCentered(RegEnable(s1_providerResp.ctrs(w), io.s1_fire)) 254*cb4f77ceSLingrui98 val s2_totalSums = s2_scTableSums.map(_ +& s2_tagePrvdCtrCentered) 255*cb4f77ceSLingrui98 val s2_sumAboveThresholds = aboveThreshold(s2_scTableSums(w), s2_tagePrvdCtrCentered, useThresholds(w)) 256*cb4f77ceSLingrui98 val s2_scPreds = VecInit(s2_totalSums.map(_ >= 0.S)) 25709c6f1ddSLingrui98 25834ed6fbcSLingrui98 val s2_scResps = VecInit(RegEnable(s1_scResps, io.s1_fire).map(_.ctrs(w))) 259b30c10d6SLingrui98 val s2_scCtrs = VecInit(s2_scResps.map(_(s2_tageTakens(w).asUInt))) 26009c6f1ddSLingrui98 val s2_chooseBit = s2_tageTakens(w) 26109c6f1ddSLingrui98 262*cb4f77ceSLingrui98 val s2_pred = 263*cb4f77ceSLingrui98 Mux(s2_provided && s2_sumAboveThresholds(s2_chooseBit), 264*cb4f77ceSLingrui98 s2_scPreds(s2_chooseBit), 265*cb4f77ceSLingrui98 s2_tageTakens(w) 266*cb4f77ceSLingrui98 ) 267*cb4f77ceSLingrui98 268*cb4f77ceSLingrui98 scMeta.tageTakens(w) := RegEnable(s2_tageTakens(w), io.s2_fire) 269*cb4f77ceSLingrui98 scMeta.scUsed := RegEnable(s2_provided, io.s2_fire) 270*cb4f77ceSLingrui98 scMeta.scPreds(w) := RegEnable(s2_scPreds(s2_chooseBit), io.s2_fire) 271*cb4f77ceSLingrui98 scMeta.ctrs(w) := RegEnable(s2_scCtrs, io.s2_fire) 27234ed6fbcSLingrui98 27334ed6fbcSLingrui98 when (s2_provided) { 27409c6f1ddSLingrui98 s2_sc_used(w) := true.B 275b30c10d6SLingrui98 s2_unconf(w) := !s2_sumAboveThresholds(s2_chooseBit) 276b30c10d6SLingrui98 s2_conf(w) := s2_sumAboveThresholds(s2_chooseBit) 27709c6f1ddSLingrui98 // Use prediction from Statistical Corrector 27809c6f1ddSLingrui98 XSDebug(p"---------tage_bank_${w} provided so that sc used---------\n") 279b30c10d6SLingrui98 when (s2_sumAboveThresholds(s2_chooseBit)) { 28009c6f1ddSLingrui98 val pred = s2_scPreds(s2_chooseBit) 28109c6f1ddSLingrui98 val debug_pc = Cat(debug_pc_s2, w.U, 0.U(instOffsetBits.W)) 28209c6f1ddSLingrui98 s2_agree(w) := s2_tageTakens(w) === pred 28309c6f1ddSLingrui98 s2_disagree(w) := s2_tageTakens(w) =/= pred 28409c6f1ddSLingrui98 // fit to always-taken condition 285b37e4b45SLingrui98 // io.out.resp.s2.full_pred.br_taken_mask(w) := pred 28609c6f1ddSLingrui98 XSDebug(p"pc(${Hexadecimal(debug_pc)}) SC(${w.U}) overriden pred to ${pred}\n") 28709c6f1ddSLingrui98 } 28809c6f1ddSLingrui98 } 28909c6f1ddSLingrui98 290*cb4f77ceSLingrui98 io.out.resp.s3.full_pred.br_taken_mask(w) := RegEnable(s2_pred, io.s2_fire) 291b30c10d6SLingrui98 29234ed6fbcSLingrui98 val updateTageMeta = updateMeta 29309c6f1ddSLingrui98 when (updateValids(w) && updateSCMeta.scUsed.asBool) { 29434ed6fbcSLingrui98 val scPred = updateSCMeta.scPreds(w) 29534ed6fbcSLingrui98 val tagePred = updateSCMeta.tageTakens(w) 296b37e4b45SLingrui98 val taken = update.full_pred.br_taken_mask(w) 29734ed6fbcSLingrui98 val scOldCtrs = updateSCMeta.ctrs(w) 29834ed6fbcSLingrui98 val pvdrCtr = updateTageMeta.providerResp.ctrs(w) 29909c6f1ddSLingrui98 val sum = ParallelSingedExpandingAdd(scOldCtrs.map(getCentered)) +& getPvdrCentered(pvdrCtr) 30009c6f1ddSLingrui98 val sumAbs = sum.abs.asUInt 3017e8b966aSLingrui98 val sumAboveThreshold = aboveThreshold(sum, getPvdrCentered(pvdrCtr), useThresholds(w)) 30209c6f1ddSLingrui98 scUpdateTagePreds(w) := tagePred 30309c6f1ddSLingrui98 scUpdateTakens(w) := taken 30409c6f1ddSLingrui98 (scUpdateOldCtrs(w) zip scOldCtrs).foreach{case (t, c) => t := c} 30509c6f1ddSLingrui98 30609c6f1ddSLingrui98 update_sc_used(w) := true.B 307b30c10d6SLingrui98 update_unconf(w) := !sumAboveThreshold 308b30c10d6SLingrui98 update_conf(w) := sumAboveThreshold 30909c6f1ddSLingrui98 update_agree(w) := scPred === tagePred 31009c6f1ddSLingrui98 update_disagree(w) := scPred =/= tagePred 31109c6f1ddSLingrui98 sc_corr_tage_misp(w) := scPred === taken && tagePred =/= taken && update_conf(w) 31209c6f1ddSLingrui98 sc_misp_tage_corr(w) := scPred =/= taken && tagePred === taken && update_conf(w) 31309c6f1ddSLingrui98 31409c6f1ddSLingrui98 val thres = useThresholds(w) 31509c6f1ddSLingrui98 when (scPred =/= tagePred && sumAbs >= thres - 4.U && sumAbs <= thres - 2.U) { 31609c6f1ddSLingrui98 val newThres = scThresholds(w).update(scPred =/= taken) 31709c6f1ddSLingrui98 scThresholds(w) := newThres 31809c6f1ddSLingrui98 XSDebug(p"scThres $w update: old ${useThresholds(w)} --> new ${newThres.thres}\n") 31909c6f1ddSLingrui98 } 32009c6f1ddSLingrui98 32109c6f1ddSLingrui98 val updateThres = updateThresholds(w) 322b30c10d6SLingrui98 when (scPred =/= taken || !sumAboveThreshold) { 32309c6f1ddSLingrui98 scUpdateMask(w).foreach(_ := true.B) 32409c6f1ddSLingrui98 XSDebug(sum < 0.S, 32509c6f1ddSLingrui98 p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " + 32609c6f1ddSLingrui98 p"scSum(-$sumAbs), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n" 32709c6f1ddSLingrui98 ) 32809c6f1ddSLingrui98 XSDebug(sum >= 0.S, 32909c6f1ddSLingrui98 p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " + 33009c6f1ddSLingrui98 p"scSum(+$sumAbs), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n" 33109c6f1ddSLingrui98 ) 33209c6f1ddSLingrui98 XSDebug(p"bank(${w}), update: sc: ${updateSCMeta}\n") 33309c6f1ddSLingrui98 update_on_mispred(w) := scPred =/= taken 33409c6f1ddSLingrui98 update_on_unconf(w) := scPred === taken 33509c6f1ddSLingrui98 } 33609c6f1ddSLingrui98 } 33709c6f1ddSLingrui98 } 33809c6f1ddSLingrui98 33909c6f1ddSLingrui98 34009c6f1ddSLingrui98 for (b <- 0 until TageBanks) { 34134ed6fbcSLingrui98 for (i <- 0 until SCNTables) { 34234ed6fbcSLingrui98 scTables(i).io.update.mask(b) := RegNext(scUpdateMask(b)(i)) 34334ed6fbcSLingrui98 scTables(i).io.update.tagePreds(b) := RegNext(scUpdateTagePreds(b)) 34434ed6fbcSLingrui98 scTables(i).io.update.takens(b) := RegNext(scUpdateTakens(b)) 34534ed6fbcSLingrui98 scTables(i).io.update.oldCtrs(b) := RegNext(scUpdateOldCtrs(b)(i)) 34634ed6fbcSLingrui98 scTables(i).io.update.pc := RegNext(update.pc) 34734ed6fbcSLingrui98 scTables(i).io.update.folded_hist := RegNext(updateFHist) 34809c6f1ddSLingrui98 } 34909c6f1ddSLingrui98 } 35009c6f1ddSLingrui98 35109c6f1ddSLingrui98 tage_perf("sc_conf", PopCount(s2_conf), PopCount(update_conf)) 35209c6f1ddSLingrui98 tage_perf("sc_unconf", PopCount(s2_unconf), PopCount(update_unconf)) 35309c6f1ddSLingrui98 tage_perf("sc_agree", PopCount(s2_agree), PopCount(update_agree)) 35409c6f1ddSLingrui98 tage_perf("sc_disagree", PopCount(s2_disagree), PopCount(update_disagree)) 35509c6f1ddSLingrui98 tage_perf("sc_used", PopCount(s2_sc_used), PopCount(update_sc_used)) 35609c6f1ddSLingrui98 XSPerfAccumulate("sc_update_on_mispred", PopCount(update_on_mispred)) 35709c6f1ddSLingrui98 XSPerfAccumulate("sc_update_on_unconf", PopCount(update_on_unconf)) 35809c6f1ddSLingrui98 XSPerfAccumulate("sc_mispred_but_tage_correct", PopCount(sc_misp_tage_corr)) 35909c6f1ddSLingrui98 XSPerfAccumulate("sc_correct_and_tage_wrong", PopCount(sc_corr_tage_misp)) 360cd365d4cSrvcoresjw 361efe3f3bbSSteve Gou } 362efe3f3bbSSteve Gou 363dd6c0695SLingrui98 override def getFoldedHistoryInfo = Some(tage_fh_info ++ sc_fh_info) 364dd6c0695SLingrui98 365cd365d4cSrvcoresjw val perfEvents = Seq( 36634ed6fbcSLingrui98 ("tage_tht_hit ", updateMeta.provider.valid), 367cd365d4cSrvcoresjw ("sc_update_on_mispred ", PopCount(update_on_mispred) ), 368cd365d4cSrvcoresjw ("sc_update_on_unconf ", PopCount(update_on_unconf) ), 369cd365d4cSrvcoresjw ) 3701ca0e4f3SYinan Xu generatePerfEvent() 371bf358e08SLingrui98} 372