xref: /XiangShan/src/main/scala/xiangshan/frontend/SC.scala (revision bf358e08120d2839ea660d11cbf1ec6b619fc186)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
2209c6f1ddSLingrui98import xiangshan._
2309c6f1ddSLingrui98import utils._
2409c6f1ddSLingrui98import chisel3.experimental.chiselName
2509c6f1ddSLingrui98
2609c6f1ddSLingrui98import scala.math.min
2709c6f1ddSLingrui98
2809c6f1ddSLingrui98trait HasSCParameter extends TageParams {
2909c6f1ddSLingrui98  val BankSCHistLens = BankTableInfos.map(info => 0 :: info.map{ case (_,h,_) => h}.toList)
3009c6f1ddSLingrui98  val BankSCNTables = List(6, 6)
3109c6f1ddSLingrui98  val SCCtrBits = 6
3209c6f1ddSLingrui98  val SCNRows = 1024
3309c6f1ddSLingrui98  val BankSCTableInfos = (BankSCNTables zip BankSCHistLens).map {
3409c6f1ddSLingrui98    case (ntable, histlens) =>
3509c6f1ddSLingrui98      Seq.fill(ntable)((SCNRows, SCCtrBits)) zip histlens map {case ((n, cb), h) => (n, cb, h)}
3609c6f1ddSLingrui98  }
3709c6f1ddSLingrui98}
3809c6f1ddSLingrui98
3909c6f1ddSLingrui98class SCReq(implicit p: Parameters) extends TageReq
4009c6f1ddSLingrui98
4109c6f1ddSLingrui98abstract class SCBundle(implicit p: Parameters) extends TageBundle with HasSCParameter {}
4209c6f1ddSLingrui98abstract class SCModule(implicit p: Parameters) extends TageModule with HasSCParameter {}
4309c6f1ddSLingrui98
4409c6f1ddSLingrui98
4509c6f1ddSLingrui98class SCMeta(val useSC: Boolean, val ntables: Int)(implicit p: Parameters) extends XSBundle with HasSCParameter {
4609c6f1ddSLingrui98  val tageTaken = if (useSC) Bool() else UInt(0.W)
4709c6f1ddSLingrui98  val scUsed = if (useSC) Bool() else UInt(0.W)
4809c6f1ddSLingrui98  val scPred = if (useSC) Bool() else UInt(0.W)
4909c6f1ddSLingrui98  // Suppose ctrbits of all tables are identical
5009c6f1ddSLingrui98  val ctrs = if (useSC) Vec(ntables, SInt(SCCtrBits.W)) else Vec(ntables, SInt(0.W))
5109c6f1ddSLingrui98}
5209c6f1ddSLingrui98
5309c6f1ddSLingrui98
5409c6f1ddSLingrui98class SCResp(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
5509c6f1ddSLingrui98  val ctr = Vec(2, SInt(ctrBits.W))
5609c6f1ddSLingrui98}
5709c6f1ddSLingrui98
5809c6f1ddSLingrui98class SCUpdate(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
5909c6f1ddSLingrui98  val pc = UInt(VAddrBits.W)
6009c6f1ddSLingrui98  val hist = UInt(HistoryLength.W)
6109c6f1ddSLingrui98  val mask = Bool()
6209c6f1ddSLingrui98  val oldCtr = SInt(ctrBits.W)
6309c6f1ddSLingrui98  val tagePred = Bool()
6409c6f1ddSLingrui98  val taken = Bool()
6509c6f1ddSLingrui98}
6609c6f1ddSLingrui98
6709c6f1ddSLingrui98class SCTableIO(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
6809c6f1ddSLingrui98  val req = Input(Valid(new SCReq))
6909c6f1ddSLingrui98  val resp = Output(new SCResp(ctrBits))
7009c6f1ddSLingrui98  val update = Input(new SCUpdate(ctrBits))
7109c6f1ddSLingrui98}
7209c6f1ddSLingrui98
7309c6f1ddSLingrui98@chiselName
7409c6f1ddSLingrui98class SCTable(val nRows: Int, val ctrBits: Int, val histLen: Int)(implicit p: Parameters)
7509c6f1ddSLingrui98  extends SCModule with HasFoldedHistory {
7609c6f1ddSLingrui98  val io = IO(new SCTableIO(ctrBits))
7709c6f1ddSLingrui98
7809c6f1ddSLingrui98  // val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2*TageBanks, shouldReset=true, holdRead=true, singlePort=false))
7909c6f1ddSLingrui98  val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2, shouldReset=true, holdRead=true, singlePort=false))
8009c6f1ddSLingrui98
8109c6f1ddSLingrui98  val phistLen = PathHistoryLength
8209c6f1ddSLingrui98  def getIdx(hist: UInt, pc: UInt) = {
8309c6f1ddSLingrui98    (compute_folded_ghist(hist, log2Ceil(nRows)) ^ (pc >> instOffsetBits))(log2Ceil(nRows)-1,0)
8409c6f1ddSLingrui98  }
8509c6f1ddSLingrui98
8609c6f1ddSLingrui98  def ctrUpdate(ctr: SInt, cond: Bool): SInt = signedSatUpdate(ctr, ctrBits, cond)
8709c6f1ddSLingrui98
8809c6f1ddSLingrui98  val s0_idx = getIdx(io.req.bits.hist, io.req.bits.pc)
8909c6f1ddSLingrui98  val s1_idx = RegEnable(s0_idx, enable=io.req.valid)
9009c6f1ddSLingrui98
9109c6f1ddSLingrui98  table.io.r.req.valid := io.req.valid
9209c6f1ddSLingrui98  table.io.r.req.bits.setIdx := s0_idx
9309c6f1ddSLingrui98
9409c6f1ddSLingrui98  io.resp.ctr := table.io.r.resp.data
9509c6f1ddSLingrui98
9609c6f1ddSLingrui98  val update_wdata = Wire(SInt(ctrBits.W))
9709c6f1ddSLingrui98  val updateWayMask =
9809c6f1ddSLingrui98      VecInit((0 to 1).map(io.update.mask && _.U === io.update.tagePred.asUInt)).asUInt
9909c6f1ddSLingrui98
10009c6f1ddSLingrui98  val update_idx = getIdx(io.update.hist, io.update.pc)
10109c6f1ddSLingrui98
10209c6f1ddSLingrui98  table.io.w.apply(
10309c6f1ddSLingrui98    valid = io.update.mask,
10409c6f1ddSLingrui98    data = VecInit(Seq.fill(2)(update_wdata)),
10509c6f1ddSLingrui98    setIdx = update_idx,
10609c6f1ddSLingrui98    waymask = updateWayMask
10709c6f1ddSLingrui98  )
10809c6f1ddSLingrui98
10909c6f1ddSLingrui98  val wrBypassEntries = 4
11009c6f1ddSLingrui98
11109c6f1ddSLingrui98  class SCWrBypass extends XSModule {
11209c6f1ddSLingrui98    val io = IO(new Bundle {
11309c6f1ddSLingrui98      val wen = Input(Bool())
11409c6f1ddSLingrui98      val update_idx  = Input(UInt(log2Ceil(nRows).W))
11509c6f1ddSLingrui98      val update_ctrs  = Flipped(ValidIO(SInt(ctrBits.W)))
11609c6f1ddSLingrui98      val update_ctrPos = Input(UInt(log2Ceil(2).W))
11709c6f1ddSLingrui98      val update_altPos = Input(UInt(log2Ceil(2).W))
11809c6f1ddSLingrui98
11909c6f1ddSLingrui98      val hit   = Output(Bool())
12009c6f1ddSLingrui98      val ctrs  = Vec(2, ValidIO(SInt(ctrBits.W)))
12109c6f1ddSLingrui98    })
12209c6f1ddSLingrui98
12309c6f1ddSLingrui98    val idxes       = RegInit(0.U.asTypeOf(Vec(wrBypassEntries, UInt(log2Ceil(nRows).W))))
12409c6f1ddSLingrui98    val ctrs        = RegInit(0.U.asTypeOf(Vec(wrBypassEntries, Vec(2, SInt(ctrBits.W)))))
12509c6f1ddSLingrui98    val ctr_valids  = RegInit(0.U.asTypeOf(Vec(wrBypassEntries, Vec(2, Bool()))))
12609c6f1ddSLingrui98    val enq_idx     = RegInit(0.U(log2Ceil(wrBypassEntries).W))
12709c6f1ddSLingrui98
12809c6f1ddSLingrui98    val hits = VecInit((0 until wrBypassEntries).map { i => idxes(i) === io.update_idx })
12909c6f1ddSLingrui98
13009c6f1ddSLingrui98    val hit = hits.reduce(_||_)
13109c6f1ddSLingrui98    val hit_idx = ParallelPriorityEncoder(hits)
13209c6f1ddSLingrui98
13309c6f1ddSLingrui98    io.hit := hit
13409c6f1ddSLingrui98
13509c6f1ddSLingrui98    for (i <- 0 until 2) {
13609c6f1ddSLingrui98      io.ctrs(i).valid := ctr_valids(hit_idx)(i)
13709c6f1ddSLingrui98      io.ctrs(i).bits := ctrs(hit_idx)(i)
13809c6f1ddSLingrui98    }
13909c6f1ddSLingrui98
14009c6f1ddSLingrui98    when (io.wen) {
14109c6f1ddSLingrui98      when (hit) {
14209c6f1ddSLingrui98        ctrs(hit_idx)(io.update_ctrPos) := io.update_ctrs.bits
14309c6f1ddSLingrui98        ctr_valids(hit_idx)(io.update_ctrPos) := io.update_ctrs.valid
14409c6f1ddSLingrui98      }.otherwise {
14509c6f1ddSLingrui98        ctr_valids(enq_idx)(io.update_altPos) := false.B
14609c6f1ddSLingrui98        ctr_valids(enq_idx)(io.update_ctrPos) := io.update_ctrs.valid
14709c6f1ddSLingrui98        ctrs(enq_idx)(io.update_ctrPos) := io.update_ctrs.bits
14809c6f1ddSLingrui98      }
14909c6f1ddSLingrui98    }
15009c6f1ddSLingrui98
15109c6f1ddSLingrui98    when(io.wen && !hit) {
15209c6f1ddSLingrui98      idxes(enq_idx) := io.update_idx
15309c6f1ddSLingrui98      enq_idx := (enq_idx + 1.U)(log2Ceil(wrBypassEntries)-1, 0)
15409c6f1ddSLingrui98    }
15509c6f1ddSLingrui98  }
15609c6f1ddSLingrui98
15709c6f1ddSLingrui98  val wrbypass = Module(new SCWrBypass)
15809c6f1ddSLingrui98
15909c6f1ddSLingrui98  val ctrPos = io.update.tagePred
16009c6f1ddSLingrui98  val altPos = !io.update.tagePred
16109c6f1ddSLingrui98  val bypass_ctr = wrbypass.io.ctrs(ctrPos)
16209c6f1ddSLingrui98  val hit_and_valid = wrbypass.io.hit && bypass_ctr.valid
16309c6f1ddSLingrui98  val oldCtr = Mux(hit_and_valid, bypass_ctr.bits, io.update.oldCtr)
16409c6f1ddSLingrui98  update_wdata := ctrUpdate(oldCtr, io.update.taken)
16509c6f1ddSLingrui98
16609c6f1ddSLingrui98  wrbypass.io.wen := io.update.mask
16709c6f1ddSLingrui98  wrbypass.io.update_ctrs.valid := io.update.mask
16809c6f1ddSLingrui98  wrbypass.io.update_ctrs.bits := update_wdata
16909c6f1ddSLingrui98  wrbypass.io.update_idx := update_idx
17009c6f1ddSLingrui98  wrbypass.io.update_ctrPos := ctrPos
17109c6f1ddSLingrui98  wrbypass.io.update_altPos := altPos
17209c6f1ddSLingrui98
17309c6f1ddSLingrui98  if (BPUDebug && debug) {
17409c6f1ddSLingrui98    val u = io.update
17509c6f1ddSLingrui98    XSDebug(io.req.valid,
17609c6f1ddSLingrui98      p"scTableReq: pc=0x${Hexadecimal(io.req.bits.pc)}, " +
17709c6f1ddSLingrui98      p"s0_idx=${s0_idx}, hist=${Hexadecimal(io.req.bits.hist)}\n")
17809c6f1ddSLingrui98    XSDebug(RegNext(io.req.valid),
17909c6f1ddSLingrui98      p"scTableResp: s1_idx=${s1_idx}," +
18009c6f1ddSLingrui98      p"ctr:${io.resp.ctr}\n")
18109c6f1ddSLingrui98    XSDebug(io.update.mask,
18209c6f1ddSLingrui98      p"update Table: pc:${Hexadecimal(u.pc)}, hist:${Hexadecimal(u.hist)}, " +
18309c6f1ddSLingrui98      p"tageTaken:${u.tagePred}, taken:${u.taken}, oldCtr:${u.oldCtr}\n")
18409c6f1ddSLingrui98    val ctrPos = io.update.tagePred
18509c6f1ddSLingrui98    val hitCtr = wrbypass.io.ctrs(ctrPos).bits
18609c6f1ddSLingrui98    XSDebug(wrbypass.io.hit && wrbypass.io.ctrs(ctrPos).valid && io.update.mask,
18709c6f1ddSLingrui98      p"wrbypass hit idx:$update_idx, ctr:$hitCtr, " +
18809c6f1ddSLingrui98      p"taken:${io.update.taken} newCtr:${update_wdata}\n")
18909c6f1ddSLingrui98  }
19009c6f1ddSLingrui98
19109c6f1ddSLingrui98}
19209c6f1ddSLingrui98
19309c6f1ddSLingrui98class SCThreshold(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
19409c6f1ddSLingrui98  val ctr = UInt(ctrBits.W)
19509c6f1ddSLingrui98  def satPos(ctr: UInt = this.ctr) = ctr === ((1.U << ctrBits) - 1.U)
19609c6f1ddSLingrui98  def satNeg(ctr: UInt = this.ctr) = ctr === 0.U
19709c6f1ddSLingrui98  def neutralVal = (1.U << (ctrBits - 1))
19809c6f1ddSLingrui98  val thres = UInt(8.W)
19909c6f1ddSLingrui98  def initVal = 6.U
20009c6f1ddSLingrui98  def minThres = 6.U
20109c6f1ddSLingrui98  def maxThres = 31.U
20209c6f1ddSLingrui98  def update(cause: Bool): SCThreshold = {
20309c6f1ddSLingrui98    val res = Wire(new SCThreshold(this.ctrBits))
20409c6f1ddSLingrui98    val newCtr = satUpdate(this.ctr, this.ctrBits, cause)
20509c6f1ddSLingrui98    val newThres = Mux(res.satPos(newCtr) && this.thres <= maxThres, this.thres + 2.U,
20609c6f1ddSLingrui98                      Mux(res.satNeg(newCtr) && this.thres >= minThres, this.thres - 2.U,
20709c6f1ddSLingrui98                      this.thres))
20809c6f1ddSLingrui98    res.thres := newThres
20909c6f1ddSLingrui98    res.ctr := Mux(res.satPos(newCtr) || res.satNeg(newCtr), res.neutralVal, newCtr)
21009c6f1ddSLingrui98    // XSDebug(true.B, p"scThres Update: cause${cause} newCtr ${newCtr} newThres ${newThres}\n")
21109c6f1ddSLingrui98    res
21209c6f1ddSLingrui98  }
21309c6f1ddSLingrui98}
21409c6f1ddSLingrui98
21509c6f1ddSLingrui98object SCThreshold {
21609c6f1ddSLingrui98  def apply(bits: Int)(implicit p: Parameters) = {
21709c6f1ddSLingrui98    val t = Wire(new SCThreshold(ctrBits=bits))
21809c6f1ddSLingrui98    t.ctr := t.neutralVal
21909c6f1ddSLingrui98    t.thres := t.initVal
22009c6f1ddSLingrui98    t
22109c6f1ddSLingrui98  }
22209c6f1ddSLingrui98}
22309c6f1ddSLingrui98
22409c6f1ddSLingrui98
22509c6f1ddSLingrui98trait HasSC extends HasSCParameter { this: Tage =>
226*bf358e08SLingrui98  if (EnableSC) {
22709c6f1ddSLingrui98    val bank_scTables = BankSCTableInfos.zipWithIndex.map {
22809c6f1ddSLingrui98      case (info, b) =>
22909c6f1ddSLingrui98        val tables = info.map {
23009c6f1ddSLingrui98          case (nRows, ctrBits, histLen) => {
23109c6f1ddSLingrui98            val t = Module(new SCTable(nRows/TageBanks, ctrBits, histLen))
23209c6f1ddSLingrui98            val req = t.io.req
23309c6f1ddSLingrui98            req.valid := io.s0_fire
23409c6f1ddSLingrui98            req.bits.pc := s0_pc
23509c6f1ddSLingrui98            req.bits.hist := io.in.bits.ghist << b
23609c6f1ddSLingrui98            req.bits.phist := DontCare
23709c6f1ddSLingrui98            if (!EnableSC) {t.io.update := DontCare}
23809c6f1ddSLingrui98            t
23909c6f1ddSLingrui98          }
24009c6f1ddSLingrui98        }
24109c6f1ddSLingrui98        tables
24209c6f1ddSLingrui98    }
24309c6f1ddSLingrui98
24409c6f1ddSLingrui98    val scThresholds = List.fill(TageBanks)(RegInit(SCThreshold(5)))
24509c6f1ddSLingrui98    val useThresholds = VecInit(scThresholds map (_.thres))
24609c6f1ddSLingrui98    val updateThresholds = VecInit(useThresholds map (t => (t << 3) +& 21.U))
24709c6f1ddSLingrui98
24809c6f1ddSLingrui98    val s1_scResps = MixedVecInit(bank_scTables.map(b => VecInit(b.map(t => t.io.resp))))
24909c6f1ddSLingrui98
25009c6f1ddSLingrui98    val scUpdateMask = WireInit(0.U.asTypeOf(MixedVec(BankSCNTables.map(Vec(_, Bool())))))
25109c6f1ddSLingrui98    val scUpdateTagePreds = Wire(Vec(TageBanks, Bool()))
25209c6f1ddSLingrui98    val scUpdateTakens = Wire(Vec(TageBanks, Bool()))
25309c6f1ddSLingrui98    val scUpdateOldCtrs = Wire(MixedVec(BankSCNTables.map(Vec(_, SInt(SCCtrBits.W)))))
25409c6f1ddSLingrui98    scUpdateTagePreds := DontCare
25509c6f1ddSLingrui98    scUpdateTakens := DontCare
25609c6f1ddSLingrui98    scUpdateOldCtrs := DontCare
25709c6f1ddSLingrui98
25809c6f1ddSLingrui98    val updateSCMetas = VecInit(updateMetas.map(_.scMeta))
25909c6f1ddSLingrui98
26009c6f1ddSLingrui98    val s2_sc_used, s2_conf, s2_unconf, s2_agree, s2_disagree =
26109c6f1ddSLingrui98      0.U.asTypeOf(Vec(TageBanks, Bool()))
26209c6f1ddSLingrui98    val update_sc_used, update_conf, update_unconf, update_agree, update_disagree =
26309c6f1ddSLingrui98      0.U.asTypeOf(Vec(TageBanks, Bool()))
26409c6f1ddSLingrui98    val update_on_mispred, update_on_unconf, sc_misp_tage_corr, sc_corr_tage_misp =
26509c6f1ddSLingrui98      0.U.asTypeOf(Vec(TageBanks, Bool()))
26609c6f1ddSLingrui98
26709c6f1ddSLingrui98    // for sc ctrs
26809c6f1ddSLingrui98    def getCentered(ctr: SInt): SInt = (ctr << 1).asSInt + 1.S
26909c6f1ddSLingrui98    // for tage ctrs
27009c6f1ddSLingrui98    def getPvdrCentered(ctr: UInt): SInt = ((((ctr.zext -& 4.S) << 1).asSInt + 1.S) << 3).asSInt
27109c6f1ddSLingrui98
27209c6f1ddSLingrui98    for (w <- 0 until TageBanks) {
27309c6f1ddSLingrui98      val scMeta = resp_meta(w).scMeta
27409c6f1ddSLingrui98      scMeta := DontCare
27509c6f1ddSLingrui98      // do summation in s2
27609c6f1ddSLingrui98      val s1_scTableSums = VecInit(
27709c6f1ddSLingrui98        (0 to 1) map { i =>
27809c6f1ddSLingrui98          ParallelSingedExpandingAdd(s1_scResps(w) map (r => getCentered(r.ctr(i)))) // TODO: rewrite with wallace tree
27909c6f1ddSLingrui98        }
28009c6f1ddSLingrui98      )
28109c6f1ddSLingrui98
28209c6f1ddSLingrui98      val providerCtr = s1_providerCtrs(w)
28309c6f1ddSLingrui98      val s1_pvdrCtrCentered = getPvdrCentered(providerCtr)
28409c6f1ddSLingrui98      val s1_totalSums = VecInit(s1_scTableSums.map(_  +& s1_pvdrCtrCentered))
28509c6f1ddSLingrui98      val s1_sumAbs = VecInit(s1_totalSums.map(_.abs.asUInt))
28609c6f1ddSLingrui98      val s1_sumBelowThresholds = VecInit(s1_sumAbs map (_ <= useThresholds(w)))
28709c6f1ddSLingrui98      val s1_scPreds = VecInit(s1_totalSums.map (_ >= 0.S))
28809c6f1ddSLingrui98
28909c6f1ddSLingrui98      val s2_sumBelowThresholds = RegEnable(s1_sumBelowThresholds, io.s1_fire)
29009c6f1ddSLingrui98      val s2_scPreds = RegEnable(s1_scPreds, io.s1_fire)
29109c6f1ddSLingrui98      val s2_sumAbs = RegEnable(s1_sumAbs, io.s1_fire)
29209c6f1ddSLingrui98
29309c6f1ddSLingrui98      val s2_scCtrs = RegEnable(VecInit(s1_scResps(w).map(r => r.ctr(s1_tageTakens(w).asUInt))), io.s1_fire)
29409c6f1ddSLingrui98      val s2_chooseBit = s2_tageTakens(w)
29509c6f1ddSLingrui98      scMeta.tageTaken := s2_tageTakens(w)
29609c6f1ddSLingrui98      scMeta.scUsed := s2_provideds(w)
29709c6f1ddSLingrui98      scMeta.scPred := s2_scPreds(s2_chooseBit)
29809c6f1ddSLingrui98      scMeta.ctrs   := s2_scCtrs
29909c6f1ddSLingrui98
30009c6f1ddSLingrui98      when (s2_provideds(w)) {
30109c6f1ddSLingrui98        s2_sc_used(w) := true.B
30209c6f1ddSLingrui98        s2_unconf(w) := s2_sumBelowThresholds(s2_chooseBit)
30309c6f1ddSLingrui98        s2_conf(w) := !s2_sumBelowThresholds(s2_chooseBit)
30409c6f1ddSLingrui98        // Use prediction from Statistical Corrector
30509c6f1ddSLingrui98        XSDebug(p"---------tage_bank_${w} provided so that sc used---------\n")
30609c6f1ddSLingrui98        XSDebug(p"scCtrs:$s2_scCtrs, prdrCtr:${s2_providerCtrs(w)}, sumAbs:$s2_sumAbs, tageTaken:${s2_chooseBit}\n")
30709c6f1ddSLingrui98        when (!s2_sumBelowThresholds(s2_chooseBit)) {
30809c6f1ddSLingrui98          val pred = s2_scPreds(s2_chooseBit)
30909c6f1ddSLingrui98          val debug_pc = Cat(debug_pc_s2, w.U, 0.U(instOffsetBits.W))
31009c6f1ddSLingrui98          s2_agree(w) := s2_tageTakens(w) === pred
31109c6f1ddSLingrui98          s2_disagree(w) := s2_tageTakens(w) =/= pred
31209c6f1ddSLingrui98          // fit to always-taken condition
31309c6f1ddSLingrui98          io.out.resp.s2.preds.taken_mask(w) := pred
31409c6f1ddSLingrui98          XSDebug(p"pc(${Hexadecimal(debug_pc)}) SC(${w.U}) overriden pred to ${pred}\n")
31509c6f1ddSLingrui98        }
31609c6f1ddSLingrui98      }
31709c6f1ddSLingrui98
31809c6f1ddSLingrui98      val updateSCMeta = updateSCMetas(w)
31909c6f1ddSLingrui98      val updateTageMeta = updateMetas(w)
32009c6f1ddSLingrui98      when (updateValids(w) && updateSCMeta.scUsed.asBool) {
32109c6f1ddSLingrui98        val scPred = updateSCMeta.scPred
32209c6f1ddSLingrui98        val tagePred = updateSCMeta.tageTaken
32309c6f1ddSLingrui98        val taken = update.preds.taken_mask(w)
32409c6f1ddSLingrui98        val scOldCtrs = updateSCMeta.ctrs
32509c6f1ddSLingrui98        val pvdrCtr = updateTageMeta.providerCtr
32609c6f1ddSLingrui98        val sum = ParallelSingedExpandingAdd(scOldCtrs.map(getCentered)) +& getPvdrCentered(pvdrCtr)
32709c6f1ddSLingrui98        val sumAbs = sum.abs.asUInt
32809c6f1ddSLingrui98        scUpdateTagePreds(w) := tagePred
32909c6f1ddSLingrui98        scUpdateTakens(w) := taken
33009c6f1ddSLingrui98        (scUpdateOldCtrs(w) zip scOldCtrs).foreach{case (t, c) => t := c}
33109c6f1ddSLingrui98
33209c6f1ddSLingrui98        update_sc_used(w) := true.B
33309c6f1ddSLingrui98        update_unconf(w) := sumAbs < useThresholds(w)
33409c6f1ddSLingrui98        update_conf(w) := sumAbs >= useThresholds(w)
33509c6f1ddSLingrui98        update_agree(w) := scPred === tagePred
33609c6f1ddSLingrui98        update_disagree(w) := scPred =/= tagePred
33709c6f1ddSLingrui98        sc_corr_tage_misp(w) := scPred === taken && tagePred =/= taken && update_conf(w)
33809c6f1ddSLingrui98        sc_misp_tage_corr(w) := scPred =/= taken && tagePred === taken && update_conf(w)
33909c6f1ddSLingrui98
34009c6f1ddSLingrui98        val thres = useThresholds(w)
34109c6f1ddSLingrui98        when (scPred =/= tagePred && sumAbs >= thres - 4.U && sumAbs <= thres - 2.U) {
34209c6f1ddSLingrui98          val newThres = scThresholds(w).update(scPred =/= taken)
34309c6f1ddSLingrui98          scThresholds(w) := newThres
34409c6f1ddSLingrui98          XSDebug(p"scThres $w update: old ${useThresholds(w)} --> new ${newThres.thres}\n")
34509c6f1ddSLingrui98        }
34609c6f1ddSLingrui98
34709c6f1ddSLingrui98        val updateThres = updateThresholds(w)
34809c6f1ddSLingrui98        when (scPred =/= taken || sumAbs < updateThres) {
34909c6f1ddSLingrui98          scUpdateMask(w).foreach(_ := true.B)
35009c6f1ddSLingrui98          XSDebug(sum < 0.S,
35109c6f1ddSLingrui98            p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " +
35209c6f1ddSLingrui98            p"scSum(-$sumAbs), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n"
35309c6f1ddSLingrui98          )
35409c6f1ddSLingrui98          XSDebug(sum >= 0.S,
35509c6f1ddSLingrui98            p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " +
35609c6f1ddSLingrui98            p"scSum(+$sumAbs), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n"
35709c6f1ddSLingrui98          )
35809c6f1ddSLingrui98          XSDebug(p"bank(${w}), update: sc: ${updateSCMeta}\n")
35909c6f1ddSLingrui98          update_on_mispred(w) := scPred =/= taken
36009c6f1ddSLingrui98          update_on_unconf(w) := scPred === taken
36109c6f1ddSLingrui98        }
36209c6f1ddSLingrui98      }
36309c6f1ddSLingrui98    }
36409c6f1ddSLingrui98
36509c6f1ddSLingrui98
36609c6f1ddSLingrui98    for (b <- 0 until TageBanks) {
36709c6f1ddSLingrui98      for (i <- 0 until BankSCNTables(b)) {
36809c6f1ddSLingrui98        bank_scTables(b)(i).io.update.mask := RegNext(scUpdateMask(b)(i))
36909c6f1ddSLingrui98        bank_scTables(b)(i).io.update.tagePred := RegNext(scUpdateTagePreds(b))
37009c6f1ddSLingrui98        bank_scTables(b)(i).io.update.taken    := RegNext(scUpdateTakens(b))
37109c6f1ddSLingrui98        bank_scTables(b)(i).io.update.oldCtr   := RegNext(scUpdateOldCtrs(b)(i))
37209c6f1ddSLingrui98        bank_scTables(b)(i).io.update.pc := RegNext(update.pc)
37309c6f1ddSLingrui98        bank_scTables(b)(i).io.update.hist := RegNext(updateHist.predHist << b)
37409c6f1ddSLingrui98      }
37509c6f1ddSLingrui98    }
37609c6f1ddSLingrui98
37709c6f1ddSLingrui98    tage_perf("sc_conf", PopCount(s2_conf), PopCount(update_conf))
37809c6f1ddSLingrui98    tage_perf("sc_unconf", PopCount(s2_unconf), PopCount(update_unconf))
37909c6f1ddSLingrui98    tage_perf("sc_agree", PopCount(s2_agree), PopCount(update_agree))
38009c6f1ddSLingrui98    tage_perf("sc_disagree", PopCount(s2_disagree), PopCount(update_disagree))
38109c6f1ddSLingrui98    tage_perf("sc_used", PopCount(s2_sc_used), PopCount(update_sc_used))
38209c6f1ddSLingrui98    XSPerfAccumulate("sc_update_on_mispred", PopCount(update_on_mispred))
38309c6f1ddSLingrui98    XSPerfAccumulate("sc_update_on_unconf", PopCount(update_on_unconf))
38409c6f1ddSLingrui98    XSPerfAccumulate("sc_mispred_but_tage_correct", PopCount(sc_misp_tage_corr))
38509c6f1ddSLingrui98    XSPerfAccumulate("sc_correct_and_tage_wrong", PopCount(sc_corr_tage_misp))
38609c6f1ddSLingrui98  }
387*bf358e08SLingrui98}
388