xref: /XiangShan/src/main/scala/xiangshan/frontend/SC.scala (revision b2564f6cd76e15b14a00c1fbeb2030bdfbb6af57)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
2209c6f1ddSLingrui98import xiangshan._
2309c6f1ddSLingrui98import utils._
243c02ee8fSwakafaimport utility._
2509c6f1ddSLingrui98
2609c6f1ddSLingrui98import scala.math.min
27adc0b8dfSGuokai Chenimport scala.{Tuple2 => &}
2809c6f1ddSLingrui98
2909c6f1ddSLingrui98trait HasSCParameter extends TageParams {
3009c6f1ddSLingrui98}
3109c6f1ddSLingrui98
3209c6f1ddSLingrui98class SCReq(implicit p: Parameters) extends TageReq
3309c6f1ddSLingrui98
3409c6f1ddSLingrui98abstract class SCBundle(implicit p: Parameters) extends TageBundle with HasSCParameter {}
3509c6f1ddSLingrui98abstract class SCModule(implicit p: Parameters) extends TageModule with HasSCParameter {}
3609c6f1ddSLingrui98
3709c6f1ddSLingrui98
3834ed6fbcSLingrui98class SCMeta(val ntables: Int)(implicit p: Parameters) extends XSBundle with HasSCParameter {
3934ed6fbcSLingrui98  val scPreds = Vec(numBr, Bool())
4009c6f1ddSLingrui98  // Suppose ctrbits of all tables are identical
4134ed6fbcSLingrui98  val ctrs = Vec(numBr, Vec(ntables, SInt(SCCtrBits.W)))
4209c6f1ddSLingrui98}
4309c6f1ddSLingrui98
4409c6f1ddSLingrui98
4509c6f1ddSLingrui98class SCResp(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
4634ed6fbcSLingrui98  val ctrs = Vec(numBr, Vec(2, SInt(ctrBits.W)))
4709c6f1ddSLingrui98}
4809c6f1ddSLingrui98
4909c6f1ddSLingrui98class SCUpdate(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
5009c6f1ddSLingrui98  val pc = UInt(VAddrBits.W)
51a72b131fSGao-Zeyu  val ghist = UInt(HistoryLength.W)
5234ed6fbcSLingrui98  val mask = Vec(numBr, Bool())
5334ed6fbcSLingrui98  val oldCtrs = Vec(numBr, SInt(ctrBits.W))
5434ed6fbcSLingrui98  val tagePreds = Vec(numBr, Bool())
5534ed6fbcSLingrui98  val takens = Vec(numBr, Bool())
5609c6f1ddSLingrui98}
5709c6f1ddSLingrui98
5809c6f1ddSLingrui98class SCTableIO(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
5909c6f1ddSLingrui98  val req = Input(Valid(new SCReq))
6009c6f1ddSLingrui98  val resp = Output(new SCResp(ctrBits))
6109c6f1ddSLingrui98  val update = Input(new SCUpdate(ctrBits))
6209c6f1ddSLingrui98}
6309c6f1ddSLingrui98
6409c6f1ddSLingrui98class SCTable(val nRows: Int, val ctrBits: Int, val histLen: Int)(implicit p: Parameters)
6509c6f1ddSLingrui98  extends SCModule with HasFoldedHistory {
6609c6f1ddSLingrui98  val io = IO(new SCTableIO(ctrBits))
6709c6f1ddSLingrui98
6809c6f1ddSLingrui98  // val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2*TageBanks, shouldReset=true, holdRead=true, singlePort=false))
696fe623afSLingrui98  val table = Module(new SRAMTemplate(SInt(ctrBits.W), set=nRows, way=2*TageBanks, shouldReset=true, holdRead=true, singlePort=false, bypassWrite=true))
7009c6f1ddSLingrui98
71dd6c0695SLingrui98  // def getIdx(hist: UInt, pc: UInt) = {
72dd6c0695SLingrui98  //   (compute_folded_ghist(hist, log2Ceil(nRows)) ^ (pc >> instOffsetBits))(log2Ceil(nRows)-1,0)
73dd6c0695SLingrui98  // }
74dd6c0695SLingrui98
75dd6c0695SLingrui98
76dd6c0695SLingrui98  val idxFhInfo = (histLen, min(log2Ceil(nRows), histLen))
77dd6c0695SLingrui98
78dd6c0695SLingrui98  def getFoldedHistoryInfo = Set(idxFhInfo).filter(_._1 > 0)
79dd6c0695SLingrui98
80dd6c0695SLingrui98  def getIdx(pc: UInt, allFh: AllFoldedHistories) = {
81dd6c0695SLingrui98    if (histLen > 0) {
82dd6c0695SLingrui98      val idx_fh = allFh.getHistWithInfo(idxFhInfo).folded_hist
83dd6c0695SLingrui98      // require(idx_fh.getWidth == log2Ceil(nRows))
84dd6c0695SLingrui98      ((pc >> instOffsetBits) ^ idx_fh)(log2Ceil(nRows)-1,0)
85dd6c0695SLingrui98    }
86dd6c0695SLingrui98    else {
8734ed6fbcSLingrui98      (pc >> instOffsetBits)(log2Ceil(nRows)-1,0)
88dd6c0695SLingrui98    }
8909c6f1ddSLingrui98  }
9009c6f1ddSLingrui98
9181d86739SLingrui98
9209c6f1ddSLingrui98  def ctrUpdate(ctr: SInt, cond: Bool): SInt = signedSatUpdate(ctr, ctrBits, cond)
9309c6f1ddSLingrui98
94dd6c0695SLingrui98  val s0_idx = getIdx(io.req.bits.pc, io.req.bits.folded_hist)
95005e809bSJiuyang Liu  val s1_idx = RegEnable(s0_idx, io.req.valid)
9609c6f1ddSLingrui98
97935edac4STang Haojin  val s1_pc = RegEnable(io.req.bits.pc, io.req.fire)
9881d86739SLingrui98  val s1_unhashed_idx = s1_pc >> instOffsetBits
9981d86739SLingrui98
10009c6f1ddSLingrui98  table.io.r.req.valid := io.req.valid
10109c6f1ddSLingrui98  table.io.r.req.bits.setIdx := s0_idx
10209c6f1ddSLingrui98
10381d86739SLingrui98  val update_wdata = Wire(Vec(numBr, SInt(ctrBits.W))) // correspond to physical bridx
10434ed6fbcSLingrui98  val update_wdata_packed = VecInit(update_wdata.map(Seq.fill(2)(_)).reduce(_++_))
10581d86739SLingrui98  val updateWayMask = Wire(Vec(2*numBr, Bool())) // correspond to physical bridx
10634ed6fbcSLingrui98
10781d86739SLingrui98  val update_unhashed_idx = io.update.pc >> instOffsetBits
10881d86739SLingrui98  for (pi <- 0 until numBr) {
10981d86739SLingrui98    updateWayMask(2*pi)   := Seq.tabulate(numBr)(li =>
11081d86739SLingrui98      io.update.mask(li) && get_phy_br_idx(update_unhashed_idx, li) === pi.U && !io.update.tagePreds(li)
11181d86739SLingrui98    ).reduce(_||_)
11281d86739SLingrui98    updateWayMask(2*pi+1) := Seq.tabulate(numBr)(li =>
11381d86739SLingrui98      io.update.mask(li) && get_phy_br_idx(update_unhashed_idx, li) === pi.U &&  io.update.tagePreds(li)
11481d86739SLingrui98    ).reduce(_||_)
11534ed6fbcSLingrui98  }
11609c6f1ddSLingrui98
117a72b131fSGao-Zeyu  val update_folded_hist = WireInit(0.U.asTypeOf(new AllFoldedHistories(foldedGHistInfos)))
118a72b131fSGao-Zeyu  if (histLen > 0) {
119a72b131fSGao-Zeyu    update_folded_hist.getHistWithInfo(idxFhInfo).folded_hist := compute_folded_ghist(io.update.ghist, log2Ceil(nRows))
120a72b131fSGao-Zeyu  }
121a72b131fSGao-Zeyu  val update_idx = getIdx(io.update.pc, update_folded_hist)
12209c6f1ddSLingrui98
123*b2564f6cSYuandongliang  //SCTable dual port SRAM reads and writes to the same address processing
124*b2564f6cSYuandongliang  val conflict_buffer_valid   = RegInit(false.B)
125*b2564f6cSYuandongliang  val conflict_buffer_data    = RegInit(0.U.asTypeOf(update_wdata_packed))
126*b2564f6cSYuandongliang  val conflict_buffer_idx     = RegInit(0.U.asTypeOf(update_idx))
127*b2564f6cSYuandongliang  val conflict_buffer_waymask = RegInit(0.U.asTypeOf(updateWayMask))
128*b2564f6cSYuandongliang
129*b2564f6cSYuandongliang  val write_conflict = update_idx === s0_idx && io.update.mask.reduce(_||_) && io.req.valid
130*b2564f6cSYuandongliang  val can_write = (conflict_buffer_idx =/= s0_idx || !io.req.valid) && conflict_buffer_valid
131*b2564f6cSYuandongliang
132*b2564f6cSYuandongliang  when(write_conflict){
133*b2564f6cSYuandongliang    conflict_buffer_valid   := true.B
134*b2564f6cSYuandongliang    conflict_buffer_data    := update_wdata_packed
135*b2564f6cSYuandongliang    conflict_buffer_idx     := update_idx
136*b2564f6cSYuandongliang    conflict_buffer_waymask := updateWayMask
137*b2564f6cSYuandongliang  }
138*b2564f6cSYuandongliang  when(can_write){
139*b2564f6cSYuandongliang    conflict_buffer_valid   := false.B
140*b2564f6cSYuandongliang  }
141*b2564f6cSYuandongliang
142*b2564f6cSYuandongliang  //Using buffer data for prediction
143*b2564f6cSYuandongliang  val use_conflict_data = conflict_buffer_valid && conflict_buffer_idx === s1_idx
144*b2564f6cSYuandongliang  val conflict_data_bypass = conflict_buffer_data.zip(conflict_buffer_waymask).map {case (data, mask) => Mux(mask, data, 0.U.asTypeOf(data))}
145*b2564f6cSYuandongliang  val conflict_prediction_data = conflict_data_bypass.sliding(2,2).toSeq.map(VecInit(_))
146*b2564f6cSYuandongliang  val per_br_ctrs_unshuffled = table.io.r.resp.data.sliding(2,2).toSeq.map(VecInit(_))
147*b2564f6cSYuandongliang  val per_br_ctrs = VecInit((0 until numBr).map(i => Mux1H(
148*b2564f6cSYuandongliang    UIntToOH(get_phy_br_idx(s1_unhashed_idx, i), numBr),
149*b2564f6cSYuandongliang    per_br_ctrs_unshuffled
150*b2564f6cSYuandongliang  )))
151*b2564f6cSYuandongliang  val conflict_br_ctrs = VecInit((0 until numBr).map(i => Mux1H(
152*b2564f6cSYuandongliang    UIntToOH(get_phy_br_idx(s1_unhashed_idx, i), numBr),
153*b2564f6cSYuandongliang    conflict_prediction_data
154*b2564f6cSYuandongliang  )))
155*b2564f6cSYuandongliang
156*b2564f6cSYuandongliang  io.resp.ctrs := Mux(use_conflict_data, conflict_br_ctrs, per_br_ctrs)
157*b2564f6cSYuandongliang
15809c6f1ddSLingrui98  table.io.w.apply(
159*b2564f6cSYuandongliang    valid = (io.update.mask.reduce(_||_) && !write_conflict) || can_write,
160*b2564f6cSYuandongliang    data = Mux(can_write, conflict_buffer_data, update_wdata_packed),
161*b2564f6cSYuandongliang    setIdx = Mux(can_write, conflict_buffer_idx, update_idx),
162*b2564f6cSYuandongliang    waymask = Mux(can_write, conflict_buffer_waymask.asUInt, updateWayMask.asUInt)
16309c6f1ddSLingrui98  )
16409c6f1ddSLingrui98
16512cedb6fSLingrui98  val wrBypassEntries = 16
16609c6f1ddSLingrui98
16781d86739SLingrui98  // let it corresponds to logical brIdx
16812cedb6fSLingrui98  val wrbypasses = Seq.fill(numBr)(Module(new WrBypass(SInt(ctrBits.W), wrBypassEntries, log2Ceil(nRows), numWays=2)))
16909c6f1ddSLingrui98
17081d86739SLingrui98  for (pi <- 0 until numBr) {
17181d86739SLingrui98    val br_lidx = get_lgc_br_idx(update_unhashed_idx, pi.U(log2Ceil(numBr).W))
17212cedb6fSLingrui98
17381d86739SLingrui98    val wrbypass_io = Mux1H(UIntToOH(br_lidx, numBr), wrbypasses.map(_.io))
17481d86739SLingrui98
17581d86739SLingrui98    val ctrPos = Mux1H(UIntToOH(br_lidx, numBr), io.update.tagePreds)
17681d86739SLingrui98    val bypass_ctr = wrbypass_io.hit_data(ctrPos)
17781d86739SLingrui98    val previous_ctr = Mux1H(UIntToOH(br_lidx, numBr), io.update.oldCtrs)
17881d86739SLingrui98    val hit_and_valid = wrbypass_io.hit && bypass_ctr.valid
17981d86739SLingrui98    val oldCtr = Mux(hit_and_valid, bypass_ctr.bits, previous_ctr)
18081d86739SLingrui98    val taken = Mux1H(UIntToOH(br_lidx, numBr), io.update.takens)
18181d86739SLingrui98    update_wdata(pi) := ctrUpdate(oldCtr, taken)
18281d86739SLingrui98  }
18381d86739SLingrui98
18481d86739SLingrui98  val per_br_update_wdata_packed = update_wdata_packed.sliding(2,2).map(VecInit(_)).toSeq
18581d86739SLingrui98  val per_br_update_way_mask = updateWayMask.sliding(2,2).map(VecInit(_)).toSeq
18681d86739SLingrui98  for (li <- 0 until numBr) {
18781d86739SLingrui98    val wrbypass = wrbypasses(li)
18881d86739SLingrui98    val br_pidx = get_phy_br_idx(update_unhashed_idx, li)
18981d86739SLingrui98    wrbypass.io.wen := io.update.mask(li)
19012cedb6fSLingrui98    wrbypass.io.write_idx := update_idx
19181d86739SLingrui98    wrbypass.io.write_data := Mux1H(UIntToOH(br_pidx, numBr), per_br_update_wdata_packed)
19281d86739SLingrui98    wrbypass.io.write_way_mask.map(_ := Mux1H(UIntToOH(br_pidx, numBr), per_br_update_way_mask))
19334ed6fbcSLingrui98  }
19409c6f1ddSLingrui98
19509c6f1ddSLingrui98
19609c6f1ddSLingrui98  val u = io.update
19709c6f1ddSLingrui98  XSDebug(io.req.valid,
19809c6f1ddSLingrui98    p"scTableReq: pc=0x${Hexadecimal(io.req.bits.pc)}, " +
199e69b7315SLingrui98    p"s0_idx=${s0_idx}\n")
20009c6f1ddSLingrui98  XSDebug(RegNext(io.req.valid),
20109c6f1ddSLingrui98    p"scTableResp: s1_idx=${s1_idx}," +
20234ed6fbcSLingrui98    p"ctr:${io.resp.ctrs}\n")
20334ed6fbcSLingrui98  XSDebug(io.update.mask.reduce(_||_),
204e69b7315SLingrui98    p"update Table: pc:${Hexadecimal(u.pc)}, " +
20534ed6fbcSLingrui98    p"tageTakens:${u.tagePreds}, taken:${u.takens}, oldCtr:${u.oldCtrs}\n")
20609c6f1ddSLingrui98}
20709c6f1ddSLingrui98
20809c6f1ddSLingrui98class SCThreshold(val ctrBits: Int = 6)(implicit p: Parameters) extends SCBundle {
20909c6f1ddSLingrui98  val ctr = UInt(ctrBits.W)
21009c6f1ddSLingrui98  def satPos(ctr: UInt = this.ctr) = ctr === ((1.U << ctrBits) - 1.U)
21109c6f1ddSLingrui98  def satNeg(ctr: UInt = this.ctr) = ctr === 0.U
21267ba96b4SYinan Xu  def neutralVal = (1 << (ctrBits - 1)).U
21309c6f1ddSLingrui98  val thres = UInt(8.W)
21409c6f1ddSLingrui98  def initVal = 6.U
21509c6f1ddSLingrui98  def minThres = 6.U
21609c6f1ddSLingrui98  def maxThres = 31.U
21709c6f1ddSLingrui98  def update(cause: Bool): SCThreshold = {
21809c6f1ddSLingrui98    val res = Wire(new SCThreshold(this.ctrBits))
21909c6f1ddSLingrui98    val newCtr = satUpdate(this.ctr, this.ctrBits, cause)
22009c6f1ddSLingrui98    val newThres = Mux(res.satPos(newCtr) && this.thres <= maxThres, this.thres + 2.U,
22109c6f1ddSLingrui98                      Mux(res.satNeg(newCtr) && this.thres >= minThres, this.thres - 2.U,
22209c6f1ddSLingrui98                      this.thres))
22309c6f1ddSLingrui98    res.thres := newThres
22409c6f1ddSLingrui98    res.ctr := Mux(res.satPos(newCtr) || res.satNeg(newCtr), res.neutralVal, newCtr)
22509c6f1ddSLingrui98    // XSDebug(true.B, p"scThres Update: cause${cause} newCtr ${newCtr} newThres ${newThres}\n")
22609c6f1ddSLingrui98    res
22709c6f1ddSLingrui98  }
22809c6f1ddSLingrui98}
22909c6f1ddSLingrui98
23009c6f1ddSLingrui98object SCThreshold {
23109c6f1ddSLingrui98  def apply(bits: Int)(implicit p: Parameters) = {
23209c6f1ddSLingrui98    val t = Wire(new SCThreshold(ctrBits=bits))
23309c6f1ddSLingrui98    t.ctr := t.neutralVal
23409c6f1ddSLingrui98    t.thres := t.initVal
23509c6f1ddSLingrui98    t
23609c6f1ddSLingrui98  }
23709c6f1ddSLingrui98}
23809c6f1ddSLingrui98
23909c6f1ddSLingrui98
2401ca0e4f3SYinan Xutrait HasSC extends HasSCParameter with HasPerfEvents { this: Tage =>
241efe3f3bbSSteve Gou  val update_on_mispred, update_on_unconf = WireInit(0.U.asTypeOf(Vec(TageBanks, Bool())))
242dd6c0695SLingrui98  var sc_fh_info = Set[FoldedHistoryInfo]()
243bf358e08SLingrui98  if (EnableSC) {
24434ed6fbcSLingrui98    val scTables = SCTableInfos.map {
24509c6f1ddSLingrui98      case (nRows, ctrBits, histLen) => {
24609c6f1ddSLingrui98        val t = Module(new SCTable(nRows/TageBanks, ctrBits, histLen))
24709c6f1ddSLingrui98        val req = t.io.req
248adc0b8dfSGuokai Chen        req.valid := io.s0_fire(3)
249adc0b8dfSGuokai Chen        req.bits.pc := s0_pc_dup(3)
250adc0b8dfSGuokai Chen        req.bits.folded_hist := io.in.bits.folded_hist(3)
25186d9c530SLingrui98        req.bits.ghist := DontCare
25209c6f1ddSLingrui98        if (!EnableSC) {t.io.update := DontCare}
25309c6f1ddSLingrui98        t
25409c6f1ddSLingrui98      }
25509c6f1ddSLingrui98    }
25634ed6fbcSLingrui98    sc_fh_info = scTables.map(_.getFoldedHistoryInfo).reduce(_++_).toSet
25709c6f1ddSLingrui98
25809c6f1ddSLingrui98    val scThresholds = List.fill(TageBanks)(RegInit(SCThreshold(5)))
25909c6f1ddSLingrui98    val useThresholds = VecInit(scThresholds map (_.thres))
2607e8b966aSLingrui98
261d71e9942SLingrui98    def sign(x: SInt) = x(x.getWidth-1)
262d71e9942SLingrui98    def pos(x: SInt) = !sign(x)
263d71e9942SLingrui98    def neg(x: SInt) = sign(x)
2647e8b966aSLingrui98
2657e8b966aSLingrui98    def aboveThreshold(scSum: SInt, tagePvdr: SInt, threshold: UInt): Bool = {
266d71e9942SLingrui98      val signedThres = threshold.zext
2677e8b966aSLingrui98      val totalSum = scSum +& tagePvdr
2687e8b966aSLingrui98      (scSum >  signedThres - tagePvdr) && pos(totalSum) ||
2697e8b966aSLingrui98      (scSum < -signedThres - tagePvdr) && neg(totalSum)
270d71e9942SLingrui98    }
27109c6f1ddSLingrui98    val updateThresholds = VecInit(useThresholds map (t => (t << 3) +& 21.U))
27209c6f1ddSLingrui98
27334ed6fbcSLingrui98    val s1_scResps = VecInit(scTables.map(t => t.io.resp))
27409c6f1ddSLingrui98
27534ed6fbcSLingrui98    val scUpdateMask = WireInit(0.U.asTypeOf(Vec(numBr, Vec(SCNTables, Bool()))))
27609c6f1ddSLingrui98    val scUpdateTagePreds = Wire(Vec(TageBanks, Bool()))
27709c6f1ddSLingrui98    val scUpdateTakens = Wire(Vec(TageBanks, Bool()))
27834ed6fbcSLingrui98    val scUpdateOldCtrs = Wire(Vec(numBr, Vec(SCNTables, SInt(SCCtrBits.W))))
27909c6f1ddSLingrui98    scUpdateTagePreds := DontCare
28009c6f1ddSLingrui98    scUpdateTakens := DontCare
28109c6f1ddSLingrui98    scUpdateOldCtrs := DontCare
28209c6f1ddSLingrui98
28334ed6fbcSLingrui98    val updateSCMeta = updateMeta.scMeta.get
28409c6f1ddSLingrui98
28509c6f1ddSLingrui98    val s2_sc_used, s2_conf, s2_unconf, s2_agree, s2_disagree =
286ff1cd593SLingrui98      WireInit(0.U.asTypeOf(Vec(TageBanks, Bool())))
28709c6f1ddSLingrui98    val update_sc_used, update_conf, update_unconf, update_agree, update_disagree =
288ff1cd593SLingrui98      WireInit(0.U.asTypeOf(Vec(TageBanks, Bool())))
289efe3f3bbSSteve Gou    val sc_misp_tage_corr, sc_corr_tage_misp =
290ff1cd593SLingrui98      WireInit(0.U.asTypeOf(Vec(TageBanks, Bool())))
29109c6f1ddSLingrui98
29209c6f1ddSLingrui98    // for sc ctrs
293238c84b9SLingrui98    def getCentered(ctr: SInt): SInt = Cat(ctr, 1.U(1.W)).asSInt
294238c84b9SLingrui98    // for tage ctrs, (2*(ctr-4)+1)*8
295238c84b9SLingrui98    def getPvdrCentered(ctr: UInt): SInt = Cat(ctr ^ (1 << (TageCtrBits-1)).U, 1.U(1.W), 0.U(3.W)).asSInt
29609c6f1ddSLingrui98
29734ed6fbcSLingrui98    val scMeta = resp_meta.scMeta.get
29809c6f1ddSLingrui98    scMeta := DontCare
29934ed6fbcSLingrui98    for (w <- 0 until TageBanks) {
30009c6f1ddSLingrui98      // do summation in s2
30109c6f1ddSLingrui98      val s1_scTableSums = VecInit(
30209c6f1ddSLingrui98        (0 to 1) map { i =>
30334ed6fbcSLingrui98          ParallelSingedExpandingAdd(s1_scResps map (r => getCentered(r.ctrs(w)(i)))) // TODO: rewrite with wallace tree
30409c6f1ddSLingrui98        }
30509c6f1ddSLingrui98      )
306adc0b8dfSGuokai Chen      val s2_scTableSums = RegEnable(s1_scTableSums, io.s1_fire(3))
307adc0b8dfSGuokai Chen      val s2_tagePrvdCtrCentered = getPvdrCentered(RegEnable(s1_providerResps(w).ctr, io.s1_fire(3)))
308cb4f77ceSLingrui98      val s2_totalSums = s2_scTableSums.map(_ +& s2_tagePrvdCtrCentered)
309e82f7653SSteve Gou      val s2_sumAboveThresholds = VecInit((0 to 1).map(i => aboveThreshold(s2_scTableSums(i), s2_tagePrvdCtrCentered, useThresholds(w))))
310cb4f77ceSLingrui98      val s2_scPreds = VecInit(s2_totalSums.map(_ >= 0.S))
31109c6f1ddSLingrui98
312adc0b8dfSGuokai Chen      val s2_scResps = VecInit(RegEnable(s1_scResps, io.s1_fire(3)).map(_.ctrs(w)))
313adc0b8dfSGuokai Chen      val s2_scCtrs = VecInit(s2_scResps.map(_(s2_tageTakens_dup(3)(w).asUInt)))
314adc0b8dfSGuokai Chen      val s2_chooseBit = s2_tageTakens_dup(3)(w)
31509c6f1ddSLingrui98
316cb4f77ceSLingrui98      val s2_pred =
3174813e060SLingrui98        Mux(s2_provideds(w) && s2_sumAboveThresholds(s2_chooseBit),
318cb4f77ceSLingrui98          s2_scPreds(s2_chooseBit),
319adc0b8dfSGuokai Chen          s2_tageTakens_dup(3)(w)
320cb4f77ceSLingrui98        )
321cb4f77ceSLingrui98
322adc0b8dfSGuokai Chen      val s3_disagree = RegEnable(s2_disagree, io.s2_fire(3))
323abdc3a32Sxu_zh      io.out.last_stage_spec_info.sc_disagree.map(_ := s3_disagree)
324d2b20d1aSTang Haojin
325adc0b8dfSGuokai Chen      scMeta.scPreds(w)    := RegEnable(s2_scPreds(s2_chooseBit), io.s2_fire(3))
326adc0b8dfSGuokai Chen      scMeta.ctrs(w)       := RegEnable(s2_scCtrs, io.s2_fire(3))
32734ed6fbcSLingrui98
3284813e060SLingrui98      when (s2_provideds(w)) {
32909c6f1ddSLingrui98        s2_sc_used(w) := true.B
330b30c10d6SLingrui98        s2_unconf(w) := !s2_sumAboveThresholds(s2_chooseBit)
331b30c10d6SLingrui98        s2_conf(w) := s2_sumAboveThresholds(s2_chooseBit)
33209c6f1ddSLingrui98        // Use prediction from Statistical Corrector
33309c6f1ddSLingrui98        XSDebug(p"---------tage_bank_${w} provided so that sc used---------\n")
334b30c10d6SLingrui98        when (s2_sumAboveThresholds(s2_chooseBit)) {
33509c6f1ddSLingrui98          val pred = s2_scPreds(s2_chooseBit)
33609c6f1ddSLingrui98          val debug_pc = Cat(debug_pc_s2, w.U, 0.U(instOffsetBits.W))
337adc0b8dfSGuokai Chen          s2_agree(w) := s2_tageTakens_dup(3)(w) === pred
338adc0b8dfSGuokai Chen          s2_disagree(w) := s2_tageTakens_dup(3)(w) =/= pred
33909c6f1ddSLingrui98          // fit to always-taken condition
340c2d1ec7dSLingrui98          // io.out.s2.full_pred.br_taken_mask(w) := pred
34109c6f1ddSLingrui98          XSDebug(p"pc(${Hexadecimal(debug_pc)}) SC(${w.U}) overriden pred to ${pred}\n")
34209c6f1ddSLingrui98        }
34309c6f1ddSLingrui98      }
34409c6f1ddSLingrui98
345adc0b8dfSGuokai Chen      val s3_pred_dup = io.s2_fire.map(f => RegEnable(s2_pred, f))
346adc0b8dfSGuokai Chen      val sc_enable_dup = dup(RegNext(io.ctrl.sc_enable))
347adc0b8dfSGuokai Chen      for (sc_enable & fp & s3_pred <-
348adc0b8dfSGuokai Chen        sc_enable_dup zip io.out.s3.full_pred zip s3_pred_dup) {
349adc0b8dfSGuokai Chen          when (sc_enable) {
350adc0b8dfSGuokai Chen            fp.br_taken_mask(w) := s3_pred
351adc0b8dfSGuokai Chen          }
3526ee06c7aSSteve Gou      }
353b30c10d6SLingrui98
35434ed6fbcSLingrui98      val updateTageMeta = updateMeta
355deb3a97eSGao-Zeyu      when (updateValids(w) && updateTageMeta.providers(w).valid) {
35634ed6fbcSLingrui98        val scPred = updateSCMeta.scPreds(w)
357deb3a97eSGao-Zeyu        val tagePred = updateTageMeta.takens(w)
358803124a6SLingrui98        val taken = update.br_taken_mask(w)
35934ed6fbcSLingrui98        val scOldCtrs = updateSCMeta.ctrs(w)
3604813e060SLingrui98        val pvdrCtr = updateTageMeta.providerResps(w).ctr
361ffa09ba7SEaston Man        val tableSum = ParallelSingedExpandingAdd(scOldCtrs.map(getCentered))
362ffa09ba7SEaston Man        val totalSumAbs = (tableSum +& getPvdrCentered(pvdrCtr)).abs.asUInt
363ff1cd593SLingrui98        val updateThres = updateThresholds(w)
364ffa09ba7SEaston Man        val sumAboveThreshold = aboveThreshold(tableSum, getPvdrCentered(pvdrCtr), updateThres)
36509c6f1ddSLingrui98        scUpdateTagePreds(w) := tagePred
36609c6f1ddSLingrui98        scUpdateTakens(w) := taken
36709c6f1ddSLingrui98        (scUpdateOldCtrs(w) zip scOldCtrs).foreach{case (t, c) => t := c}
36809c6f1ddSLingrui98
36909c6f1ddSLingrui98        update_sc_used(w) := true.B
370b30c10d6SLingrui98        update_unconf(w) := !sumAboveThreshold
371b30c10d6SLingrui98        update_conf(w) := sumAboveThreshold
37209c6f1ddSLingrui98        update_agree(w) := scPred === tagePred
37309c6f1ddSLingrui98        update_disagree(w) := scPred =/= tagePred
37409c6f1ddSLingrui98        sc_corr_tage_misp(w) := scPred === taken && tagePred =/= taken && update_conf(w)
37509c6f1ddSLingrui98        sc_misp_tage_corr(w) := scPred =/= taken && tagePred === taken && update_conf(w)
37609c6f1ddSLingrui98
37709c6f1ddSLingrui98        val thres = useThresholds(w)
378ffa09ba7SEaston Man        when (scPred =/= tagePred && totalSumAbs >= thres - 4.U && totalSumAbs <= thres - 2.U) {
37909c6f1ddSLingrui98          val newThres = scThresholds(w).update(scPred =/= taken)
38009c6f1ddSLingrui98          scThresholds(w) := newThres
38109c6f1ddSLingrui98          XSDebug(p"scThres $w update: old ${useThresholds(w)} --> new ${newThres.thres}\n")
38209c6f1ddSLingrui98        }
38309c6f1ddSLingrui98
384b30c10d6SLingrui98        when (scPred =/= taken || !sumAboveThreshold) {
38509c6f1ddSLingrui98          scUpdateMask(w).foreach(_ := true.B)
386ffa09ba7SEaston Man          XSDebug(tableSum < 0.S,
38709c6f1ddSLingrui98            p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " +
388ffa09ba7SEaston Man            p"scSum(-${tableSum.abs}), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n"
38909c6f1ddSLingrui98          )
390ffa09ba7SEaston Man          XSDebug(tableSum >= 0.S,
39109c6f1ddSLingrui98            p"scUpdate: bank(${w}), scPred(${scPred}), tagePred(${tagePred}), " +
392ffa09ba7SEaston Man            p"scSum(+${tableSum.abs}), mispred: sc(${scPred =/= taken}), tage(${updateMisPreds(w)})\n"
39309c6f1ddSLingrui98          )
39409c6f1ddSLingrui98          XSDebug(p"bank(${w}), update: sc: ${updateSCMeta}\n")
39509c6f1ddSLingrui98          update_on_mispred(w) := scPred =/= taken
39609c6f1ddSLingrui98          update_on_unconf(w) := scPred === taken
39709c6f1ddSLingrui98        }
39809c6f1ddSLingrui98      }
39909c6f1ddSLingrui98    }
40009c6f1ddSLingrui98
40109c6f1ddSLingrui98
4027af6acb0SEaston Man    val realWens = scUpdateMask.transpose.map(v => v.reduce(_ | _))
40309c6f1ddSLingrui98    for (b <- 0 until TageBanks) {
40434ed6fbcSLingrui98      for (i <- 0 until SCNTables) {
4057af6acb0SEaston Man        val realWen = realWens(i)
40634ed6fbcSLingrui98        scTables(i).io.update.mask(b) := RegNext(scUpdateMask(b)(i))
4077af6acb0SEaston Man        scTables(i).io.update.tagePreds(b) := RegEnable(scUpdateTagePreds(b), realWen)
4087af6acb0SEaston Man        scTables(i).io.update.takens(b) := RegEnable(scUpdateTakens(b), realWen)
4097af6acb0SEaston Man        scTables(i).io.update.oldCtrs(b) := RegEnable(scUpdateOldCtrs(b)(i), realWen)
4107af6acb0SEaston Man        scTables(i).io.update.pc := RegEnable(update.pc, realWen)
411a72b131fSGao-Zeyu        scTables(i).io.update.ghist := RegEnable(io.update.bits.ghist, realWen)
41209c6f1ddSLingrui98      }
41309c6f1ddSLingrui98    }
41409c6f1ddSLingrui98
41509c6f1ddSLingrui98    tage_perf("sc_conf", PopCount(s2_conf), PopCount(update_conf))
41609c6f1ddSLingrui98    tage_perf("sc_unconf", PopCount(s2_unconf), PopCount(update_unconf))
41709c6f1ddSLingrui98    tage_perf("sc_agree", PopCount(s2_agree), PopCount(update_agree))
41809c6f1ddSLingrui98    tage_perf("sc_disagree", PopCount(s2_disagree), PopCount(update_disagree))
41909c6f1ddSLingrui98    tage_perf("sc_used", PopCount(s2_sc_used), PopCount(update_sc_used))
42009c6f1ddSLingrui98    XSPerfAccumulate("sc_update_on_mispred", PopCount(update_on_mispred))
42109c6f1ddSLingrui98    XSPerfAccumulate("sc_update_on_unconf", PopCount(update_on_unconf))
42209c6f1ddSLingrui98    XSPerfAccumulate("sc_mispred_but_tage_correct", PopCount(sc_misp_tage_corr))
42309c6f1ddSLingrui98    XSPerfAccumulate("sc_correct_and_tage_wrong", PopCount(sc_corr_tage_misp))
424cd365d4cSrvcoresjw
425efe3f3bbSSteve Gou  }
426efe3f3bbSSteve Gou
427dd6c0695SLingrui98  override def getFoldedHistoryInfo = Some(tage_fh_info ++ sc_fh_info)
428dd6c0695SLingrui98
4294813e060SLingrui98  override val perfEvents = Seq(
4304813e060SLingrui98    ("tage_tht_hit                  ", PopCount(updateMeta.providers.map(_.valid))),
431cd365d4cSrvcoresjw    ("sc_update_on_mispred          ", PopCount(update_on_mispred) ),
432cd365d4cSrvcoresjw    ("sc_update_on_unconf           ", PopCount(update_on_unconf)  ),
433cd365d4cSrvcoresjw  )
4341ca0e4f3SYinan Xu  generatePerfEvent()
435bf358e08SLingrui98}
436