xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision e04387dff7cd60a4ad9e63d600f396208b8f0937)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import device.RAMHelper
6import xiangshan._
7import utils._
8import xiangshan.cache._
9import chisel3.experimental.chiselName
10import freechips.rocketchip.tile.HasLazyRoCC
11
12trait HasIFUConst extends HasXSParameter {
13  val resetVector = 0x80000000L//TODO: set reset vec
14  def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
15  val instBytes = if (HasCExtension) 2 else 4
16  val instOffsetBits = log2Ceil(instBytes)
17  val groupBytes = 64 // correspond to cache line size
18  val groupOffsetBits = log2Ceil(groupBytes)
19  val groupWidth = groupBytes / instBytes
20  val packetBytes = PredictWidth * instBytes
21  val nBanksInPacket = 2
22  val bankBytes = packetBytes / nBanksInPacket
23  val nBanksInGroup = groupBytes / bankBytes
24  val bankWidth = PredictWidth / nBanksInPacket
25  val bankOffsetBits = log2Ceil(bankBytes)
26  val packetOffsetBits = log2Ceil(packetBytes)
27  // (0, nBanksInGroup-1)
28  def bankInGroup(pc: UInt) = pc(groupOffsetBits-1,bankOffsetBits)
29  def isInLastBank(pc: UInt) = bankInGroup(pc) === (nBanksInGroup-1).U
30  // (0, bankBytes/2-1)
31  def offsetInBank(pc: UInt)   = pc(bankOffsetBits-1,instOffsetBits)
32  def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits)
33  def bankAligned(pc: UInt)   = align(pc, bankBytes)
34  def groupAligned(pc: UInt)  = align(pc, groupBytes)
35  def packetAligned(pc: UInt) = align(pc, packetBytes)
36  def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0)
37  def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U
38
39  val enableGhistRepair = true
40  val IFUDebug = true
41}
42
43class GlobalHistory extends XSBundle {
44  val predHist = UInt(HistoryLength.W)
45  // val sawNTBr = Bool()
46  // val takenOnBr = Bool()
47  // val saveHalfRVI = Bool()
48  // def shifted = takenOnBr || sawNTBr
49  // def newPtr(ptr: UInt = nowPtr): UInt = Mux(shifted, ptr - 1.U, ptr)
50  def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = {
51    val g = Wire(new GlobalHistory)
52    val shifted = takenOnBr || sawNTBr
53    g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist)
54    g
55  }
56
57  final def === (that: GlobalHistory): Bool = {
58    predHist === that.predHist
59  }
60
61  final def =/= (that: GlobalHistory): Bool = !(this === that)
62
63  implicit val name = "IFU"
64  def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n")
65  // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI)
66}
67
68
69class IFUIO extends XSBundle
70{
71  // to ibuffer
72  val fetchPacket = DecoupledIO(new FetchPacket)
73  // from backend
74  val redirect = Flipped(ValidIO(UInt(VAddrBits.W)))
75  val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo))
76  // to icache
77  val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp))
78  val fencei = Input(Bool())
79  // from icache
80  val icacheMemAcq = DecoupledIO(new L1plusCacheReq)
81  val l1plusFlush = Output(Bool())
82  // to tlb
83  val sfence = Input(new SfenceBundle)
84  val tlbCsr = Input(new TlbCsrBundle)
85  // from tlb
86  val ptw = new TlbPtwIO
87}
88
89class PrevHalfInstr extends XSBundle {
90  val taken = Bool()
91  val ghInfo = new GlobalHistory()
92  val fetchpc = UInt(VAddrBits.W) // only for debug
93  val idx = UInt(VAddrBits.W) // only for debug
94  val pc = UInt(VAddrBits.W)
95  val npc = UInt(VAddrBits.W)
96  val target = UInt(VAddrBits.W)
97  val instr = UInt(16.W)
98  val ipf = Bool()
99  val meta = new BpuMeta
100  // val newPtr = UInt(log2Up(ExtHistoryLength).W)
101}
102
103@chiselName
104class IFU extends XSModule with HasIFUConst
105{
106  val io = IO(new IFUIO)
107  val bpu = BPU(EnableBPU)
108  val icache = Module(new ICache)
109
110  io.ptw <> TLB(
111    in = Seq(icache.io.tlb),
112    sfence = io.sfence,
113    csr = io.tlbCsr,
114    width = 1,
115    isDtlb = false,
116    shouldBlock = true
117  )
118
119  val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B)
120  val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B)
121
122  val icacheResp = icache.io.resp.bits
123
124  if4_flush := io.redirect.valid
125  if3_flush := if4_flush || if4_redirect
126  if2_flush := if3_flush || if3_redirect
127  if1_flush := if2_flush || if2_redirect
128
129  //********************** IF1 ****************************//
130  val if1_valid = !reset.asBool && GTimer() > 500.U
131  val if1_npc = WireInit(0.U(VAddrBits.W))
132  val if2_ready = WireInit(false.B)
133  val if2_allReady = WireInit(if2_ready && icache.io.req.ready)
134  val if1_fire = if1_valid && (if2_allReady || if2_flush)
135
136
137  // val if2_newPtr, if3_newPtr, if4_newPtr = Wire(UInt(log2Up(ExtHistoryLength).W))
138
139  val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory)
140  val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory)
141  val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory))
142  val final_gh_bypass = WireInit(0.U.asTypeOf(new GlobalHistory))
143  val flush_final_gh = WireInit(false.B)
144
145  //********************** IF2 ****************************//
146  val if2_valid = RegInit(init = false.B)
147  val if2_allValid = if2_valid && icache.io.tlb.resp.valid
148  val if3_ready = WireInit(false.B)
149  val if2_fire = if2_allValid && if3_ready
150  val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire)
151  val if2_snpc = snpc(if2_pc)
152  val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_fire)
153  if2_ready := if3_ready && icache.io.tlb.resp.valid || !if2_valid
154  when (if1_fire)       { if2_valid := true.B }
155  .elsewhen (if2_flush) { if2_valid := false.B }
156  .elsewhen (if2_fire)  { if2_valid := false.B }
157
158  val npcGen = new PriorityMuxGenerator[UInt]
159  npcGen.register(true.B, RegNext(if1_npc), Some("stallPC"))
160  // npcGen.register(if2_fire, if2_snpc, Some("if2_snpc"))
161  val if2_bp = bpu.io.out(0)
162
163  // if taken, bp_redirect should be true
164  // when taken on half RVI, we suppress this redirect signal
165  // if2_redirect := if2_valid
166  npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target"))
167
168  if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr)
169
170  //********************** IF3 ****************************//
171  // if3 should wait for instructions resp to arrive
172  val if3_valid = RegInit(init = false.B)
173  val if4_ready = WireInit(false.B)
174  val if3_allValid = if3_valid && icache.io.resp.valid
175  val if3_fire = if3_allValid && if4_ready
176  val if3_pc = RegEnable(if2_pc, if2_fire)
177  val if3_snpc = RegEnable(if2_snpc, if2_fire)
178  val if3_predHist = RegEnable(if2_predHist, enable=if2_fire)
179  if3_ready := if4_ready && icache.io.resp.valid || !if3_valid
180  when (if3_flush) {
181    if3_valid := false.B
182  }.elsewhen (if2_fire && !if2_flush) {
183    if3_valid := true.B
184  }.elsewhen (if3_fire) {
185    if3_valid := false.B
186  }
187
188  val if3_bp = bpu.io.out(1)
189  if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr)
190
191
192  val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
193  // only valid when if4_fire
194  val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B
195
196  val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
197
198  // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault
199  val crossPageIPF = WireInit(false.B)
200
201  val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B
202
203  // the previous half of RVI instruction waits until it meets its last half
204  val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid
205  // set to invalid once consumed or redirect from backend
206  val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire
207  val if3_prevHalfFlush = if4_flush
208  when (if3_prevHalfFlush) {
209    if3_prevHalfInstr.valid := false.B
210  }.elsewhen (hasPrevHalfInstrReq) {
211    if3_prevHalfInstr.valid := true.B
212  }.elsewhen (if3_prevHalfConsumed) {
213    if3_prevHalfInstr.valid := false.B
214  }
215  when (hasPrevHalfInstrReq) {
216    if3_prevHalfInstr.bits := prevHalfInstrReq.bits
217  }
218  // when bp signal a redirect, we distinguish between taken and not taken
219  // if taken and saveHalfRVI is true, we do not redirect to the target
220
221  class IF3_PC_COMP extends XSModule {
222    val io = IO(new Bundle {
223      val if2_pc = Input(UInt(VAddrBits.W))
224      val pc     = Input(UInt(VAddrBits.W))
225      val if2_valid = Input(Bool())
226      val res = Output(Bool())
227    })
228    io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc
229  }
230  def if3_nextValidPCNotEquals(pc: UInt) = {
231    val comp = Module(new IF3_PC_COMP)
232    comp.io.if2_pc := if2_pc
233    comp.io.pc     := pc
234    comp.io.if2_valid := if2_valid
235    comp.io.res
236  }
237
238  val if3_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => !if3_pendingPrevHalfInstr && if3_bp.realTakens(i) && if3_nextValidPCNotEquals(if3_bp.targets(i))))
239  val if3_prevHalfMetRedirect    = if3_pendingPrevHalfInstr && if3_prevHalfInstrMet && if3_prevHalfInstr.bits.taken && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.target)
240  val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc)
241  val if3_predTakenRedirect    = ParallelOR(if3_predTakenRedirectVec)
242  val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc)
243  // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr
244  // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B
245
246  if3_redirect := if3_valid && (
247                    // prevHalf is consumed but the next packet is not where it meant to be
248                    // we do not handle this condition because of the burden of building a correct GHInfo
249                    // prevHalfMetRedirect ||
250                    // prevHalf does not match if3_pc and the next fetch packet is not snpc
251                    if3_prevHalfNotMetRedirect && HasCExtension.B ||
252                    // pred taken and next fetch packet is not the predicted target
253                    if3_predTakenRedirect ||
254                    // pred not taken and next fetch packet is not snpc
255                    if3_predNotTakenRedirect
256                    // GHInfo from last pred does not corresponds with this packet
257                    // if3_ghInfoNotIdenticalRedirect
258                  )
259
260  val if3_target = WireInit(if3_snpc)
261
262  /* when (prevHalfMetRedirect) {
263    if1_npc := if3_prevHalfInstr.target
264  }.else */
265  if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc),
266                          (if3_predTakenRedirect      -> if3_bp.target),
267                          (if3_predNotTakenRedirect   -> if3_snpc)))
268  // }.elsewhen (if3_ghInfoNotIdenticalRedirect) {
269  //   if3_target := Mux(if3_bp.taken, if3_bp.target, snpc(if3_pc))
270  // }
271  npcGen.register(if3_redirect, if3_target, Some("if3_target"))
272
273  // when (if3_redirect) {
274  //   if1_npc := if3_target
275  // }
276
277  //********************** IF4 ****************************//
278  val if4_pd = RegEnable(icache.io.pd_out, if3_fire)
279  val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_fire)
280  val if4_acf = RegEnable(icacheResp.acf, if3_fire)
281  val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire)
282  val if4_valid = RegInit(false.B)
283  val if4_fire = if4_valid && io.fetchPacket.ready
284  val if4_pc = RegEnable(if3_pc, if3_fire)
285  val if4_snpc = RegEnable(if3_snpc, if3_fire)
286  // This is the real mask given from icache
287  val if4_mask = RegEnable(icacheResp.mask, if3_fire)
288
289
290  val if4_predHist = RegEnable(if3_predHist, enable=if3_fire)
291  // wait until prevHalfInstr written into reg
292  if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq || !if4_valid) && GTimer() > 500.U
293  when (if4_flush) {
294    if4_valid := false.B
295  }.elsewhen (if3_fire && !if3_flush) {
296    if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B)
297  }.elsewhen (if4_fire) {
298    if4_valid := false.B
299  }
300
301  val if4_bp = Wire(new BranchPrediction)
302  if4_bp := bpu.io.out(2)
303
304  if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr)
305
306  def jal_offset(inst: UInt, rvc: Bool): SInt = {
307    Mux(rvc,
308      Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)),
309      Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W))
310    ).asSInt()
311  }
312  val if4_instrs = if4_pd.instrs
313  val if4_jals = if4_bp.jalMask
314  val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
315
316  (0 until PredictWidth).foreach {i =>
317    when (if4_jals(i)) {
318      if4_bp.targets(i) := if4_jal_tgts(i)
319    }
320  }
321
322  // we need this to tell BPU the prediction of prev half
323  // because the prediction is with the start of each inst
324  val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
325  val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B
326  val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_prevHalfInstr.bits.npc === if4_pc && if4_valid
327  val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire
328  val if4_prevHalfFlush = if4_flush
329
330  val if4_takenPrevHalf = WireInit(if4_prevHalfInstrMet && if4_prevHalfInstr.bits.taken)
331  when (if4_prevHalfFlush) {
332    if4_prevHalfInstr.valid := false.B
333  }.elsewhen (if3_prevHalfConsumed) {
334    if4_prevHalfInstr.valid := if3_prevHalfInstr.valid
335  }.elsewhen (if4_prevHalfConsumed) {
336    if4_prevHalfInstr.valid := false.B
337  }
338
339  when (if3_prevHalfConsumed) {
340    if4_prevHalfInstr.bits := if3_prevHalfInstr.bits
341  }
342
343  prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B
344  val idx = if4_bp.lastHalfRVIIdx
345
346  // // this is result of the last half RVI
347  prevHalfInstrReq.bits.taken := if4_bp.lastHalfRVITaken
348  prevHalfInstrReq.bits.ghInfo := if4_gh
349  prevHalfInstrReq.bits.fetchpc := if4_pc
350  prevHalfInstrReq.bits.idx := idx
351  prevHalfInstrReq.bits.pc := if4_pd.pc(idx)
352  prevHalfInstrReq.bits.npc := if4_pd.pc(idx) + 2.U
353  prevHalfInstrReq.bits.target := if4_bp.lastHalfRVITarget
354  prevHalfInstrReq.bits.instr := if4_pd.instrs(idx)(15, 0)
355  prevHalfInstrReq.bits.ipf := if4_ipf
356  prevHalfInstrReq.bits.meta := bpu.io.bpuMeta(idx)
357
358  class IF4_PC_COMP extends XSModule {
359    val io = IO(new Bundle {
360      val if2_pc = Input(UInt(VAddrBits.W))
361      val if3_pc = Input(UInt(VAddrBits.W))
362      val pc     = Input(UInt(VAddrBits.W))
363      val if2_valid = Input(Bool())
364      val if3_valid = Input(Bool())
365      val res = Output(Bool())
366    })
367    io.res := io.if3_valid  && io.if3_pc =/= io.pc ||
368              !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) ||
369              !io.if3_valid && !io.if2_valid
370  }
371  def if4_nextValidPCNotEquals(pc: UInt) = {
372    val comp = Module(new IF4_PC_COMP)
373    comp.io.if2_pc := if2_pc
374    comp.io.if3_pc := if3_pc
375    comp.io.pc     := pc
376    comp.io.if2_valid := if2_valid
377    comp.io.if3_valid := if3_valid
378    comp.io.res
379  }
380
381  val if4_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => if4_bp.realTakens(i) && if4_nextValidPCNotEquals(if4_bp.targets(i))))
382
383  val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U)
384  val if4_predTakenRedirect = ParallelORR(if4_predTakenRedirectVec)
385  val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc)
386  // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B
387
388  if4_redirect := if4_valid && (
389                    // when if4 has a lastHalfRVI, but the next fetch packet is not snpc
390                    // if4_prevHalfNextNotMet ||
391                    // when if4 preds taken, but the pc of next fetch packet is not the target
392                    if4_predTakenRedirect ||
393                    // when if4 preds not taken, but the pc of next fetch packet is not snpc
394                    if4_predNotTakenRedirect
395                    // GHInfo from last pred does not corresponds with this packet
396                    // if4_ghInfoNotIdenticalRedirect
397                  )
398
399  val if4_target = WireInit(if4_snpc)
400
401  // when (if4_prevHalfNextNotMet) {
402  //   if4_target := prevHalfInstrReq.pc+2.U
403  // }.else
404  if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
405  // when (if4_predTakenRedirect) {
406  //   if4_target := if4_bp.target
407  // }.elsewhen (if4_predNotTakenRedirect) {
408  //   if4_target := if4_snpc
409  // }
410  // }.elsewhen (if4_ghInfoNotIdenticalRedirect) {
411  //   if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
412  // }
413  npcGen.register(if4_redirect, if4_target, Some("if4_target"))
414
415  when (if4_fire) {
416    final_gh := if4_predicted_gh
417  }
418  if4_gh := Mux(flush_final_gh, final_gh_bypass, final_gh)
419  if3_gh := Mux(if4_valid && !if4_flush, if4_predicted_gh, if4_gh)
420  if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh)
421  if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh)
422
423
424
425
426  val cfiUpdate = io.cfiUpdateInfo
427  when (cfiUpdate.valid && (cfiUpdate.bits.isMisPred || cfiUpdate.bits.isReplay)) {
428    val b = cfiUpdate.bits
429    val oldGh = b.bpuMeta.hist
430    val sawNTBr = b.bpuMeta.sawNotTakenBranch
431    val isBr = b.pd.isBr
432    val taken = Mux(cfiUpdate.bits.isReplay, b.bpuMeta.predTaken, b.taken)
433    val updatedGh = oldGh.update(sawNTBr, isBr && taken)
434    final_gh := updatedGh
435    final_gh_bypass := updatedGh
436    flush_final_gh := true.B
437  }
438
439  npcGen.register(io.redirect.valid, io.redirect.bits, Some("backend_redirect"))
440  npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector"))
441
442  if1_npc := npcGen()
443
444
445  icache.io.req.valid := if1_valid && (if2_ready || if2_flush)
446  icache.io.resp.ready := if4_ready
447  icache.io.req.bits.addr := if1_npc
448  icache.io.req.bits.mask := mask(if1_npc)
449  icache.io.flush := Cat(if3_flush, if2_flush)
450  icache.io.mem_grant <> io.icacheMemGrant
451  icache.io.fencei := io.fencei
452  icache.io.prev.valid := if3_prevHalfInstrMet
453  icache.io.prev.bits := if3_prevHalfInstr.bits.instr
454  icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf
455  io.icacheMemAcq <> icache.io.mem_acquire
456  io.l1plusFlush := icache.io.l1plusflush
457
458  bpu.io.cfiUpdateInfo <> io.cfiUpdateInfo
459
460  // bpu.io.flush := Cat(if4_flush, if3_flush, if2_flush)
461  bpu.io.flush := VecInit(if2_flush, if3_flush, if4_flush)
462  bpu.io.inFire(0) := if1_fire
463  bpu.io.inFire(1) := if2_fire
464  bpu.io.inFire(2) := if3_fire
465  bpu.io.inFire(3) := if4_fire
466  bpu.io.in.pc := if1_npc
467  bpu.io.in.hist := if1_gh.asUInt
468  // bpu.io.in.histPtr := ptr
469  bpu.io.in.inMask := mask(if1_npc)
470  bpu.io.predecode.mask := if4_pd.mask
471  bpu.io.predecode.lastHalf := if4_pd.lastHalf
472  bpu.io.predecode.pd := if4_pd.pd
473  bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet
474  bpu.io.realMask := if4_mask
475  bpu.io.prevHalf := if4_prevHalfInstr
476
477
478  when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) {
479    crossPageIPF := true.B // higher 16 bits page fault
480  }
481
482  val fetchPacketValid = if4_valid && !io.redirect.valid
483  val fetchPacketWire = Wire(new FetchPacket)
484
485  // io.fetchPacket.valid := if4_valid && !io.redirect.valid
486  fetchPacketWire.instrs := if4_pd.instrs
487  fetchPacketWire.mask := if4_pd.mask & (Fill(PredictWidth, !if4_bp.taken) | (Fill(PredictWidth, 1.U(1.W)) >> (~if4_bp.jmpIdx)))
488  fetchPacketWire.pdmask := if4_pd.mask
489
490  fetchPacketWire.pc := if4_pd.pc
491  (0 until PredictWidth).foreach(i => fetchPacketWire.pnpc(i) := if4_pd.pc(i) + Mux(if4_pd.pd(i).isRVC, 2.U, 4.U))
492  when (if4_bp.taken) {
493    fetchPacketWire.pnpc(if4_bp.jmpIdx) := if4_bp.target
494  }
495  fetchPacketWire.bpuMeta := bpu.io.bpuMeta
496  // save it for update
497  when (if4_pendingPrevHalfInstr) {
498    fetchPacketWire.bpuMeta(0) := if4_prevHalfInstr.bits.meta
499  }
500  (0 until PredictWidth).foreach(i => {
501    val meta = fetchPacketWire.bpuMeta(i)
502    meta.hist := final_gh
503    meta.predHist := if4_predHist.asTypeOf(new GlobalHistory)
504    meta.predTaken := if4_bp.takens(i)
505  })
506  fetchPacketWire.pd := if4_pd.pd
507  fetchPacketWire.ipf := if4_ipf
508  fetchPacketWire.acf := if4_acf
509  fetchPacketWire.crossPageIPFFix := if4_crossPageIPF
510
511  // predTaken Vec
512  fetchPacketWire.predTaken := if4_bp.taken
513
514  io.fetchPacket.bits := fetchPacketWire
515  io.fetchPacket.valid := fetchPacketValid
516
517  // debug info
518  if (IFUDebug) {
519    XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
520    XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n")
521    XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n")
522    XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits)}\n")
523
524    XSDebug("[IF1] v=%d     fire=%d            flush=%d pc=%x mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, mask(if1_npc))
525    XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc)
526    XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs)
527    XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs)
528    XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr)
529    XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt)
530    XSDebug("[IF1][ghr] extHist=%b\n\n", if1_gh.asUInt)
531
532    XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI)
533    if2_gh.debug("if2")
534
535    XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask)
536    XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI)
537    XSDebug("[IF3][redirect]: v=%d, prevMet=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfMetRedirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect)
538    // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n",
539    //   prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr)
540    XSDebug("[IF3][if3_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n\n",
541    if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.taken, if3_prevHalfInstr.bits.fetchpc, if3_prevHalfInstr.bits.idx, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.target, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf)
542    if3_gh.debug("if3")
543
544    XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask)
545    XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask)
546    XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI)
547    XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect)
548    XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal!  instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx))
549    XSDebug("[IF4][ prevHalfInstrReq] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n",
550      prevHalfInstrReq.valid, prevHalfInstrReq.bits.taken, prevHalfInstrReq.bits.fetchpc, prevHalfInstrReq.bits.idx, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.target, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf)
551    XSDebug("[IF4][if4_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n",
552      if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.taken, if4_prevHalfInstr.bits.fetchpc, if4_prevHalfInstr.bits.idx, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.target, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf)
553    if4_gh.debug("if4")
554    XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n",
555      io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix)
556    for (i <- 0 until PredictWidth) {
557      XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pnpc=%x pd: rvc=%d brType=%b call=%d ret=%d\n",
558        io.fetchPacket.bits.mask(i),
559        io.fetchPacket.bits.instrs(i),
560        io.fetchPacket.bits.pc(i),
561        io.fetchPacket.bits.pnpc(i),
562        io.fetchPacket.bits.pd(i).isRVC,
563        io.fetchPacket.bits.pd(i).brType,
564        io.fetchPacket.bits.pd(i).isCall,
565        io.fetchPacket.bits.pd(i).isRet
566      )
567    }
568  }
569}