1package xiangshan.frontend 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import xiangshan._ 7import utils._ 8import xiangshan.cache._ 9import chisel3.experimental.chiselName 10import freechips.rocketchip.tile.HasLazyRoCC 11import xiangshan.backend.ftq.FtqPtr 12import system.L1CacheErrorInfo 13 14trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{ 15 def mmioBusWidth = 64 16 def mmioBusBytes = mmioBusWidth /8 17 def mmioBeats = FetchWidth * 4 * 8 / mmioBusWidth 18 def mmioMask = VecInit(List.fill(PredictWidth)(true.B)).asUInt 19 def mmioBusAligned(pc :UInt): UInt = align(pc, mmioBusBytes) 20} 21 22trait HasIFUConst extends HasXSParameter { 23 val resetVector = 0x10000000L//TODO: set reset vec 24 def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 25 val groupBytes = 64 // correspond to cache line size 26 val groupOffsetBits = log2Ceil(groupBytes) 27 val groupWidth = groupBytes / instBytes 28 val packetBytes = PredictWidth * instBytes 29 val packetOffsetBits = log2Ceil(packetBytes) 30 def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits) 31 def packetIdx(pc: UInt) = pc(VAddrBits-1, log2Ceil(packetBytes)) 32 def groupAligned(pc: UInt) = align(pc, groupBytes) 33 def packetAligned(pc: UInt) = align(pc, packetBytes) 34 def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0) 35 def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U 36 37 val enableGhistRepair = true 38 val IFUDebug = true 39} 40 41class GlobalHistory(implicit p: Parameters) extends XSBundle { 42 val predHist = UInt(HistoryLength.W) 43 def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = { 44 val g = Wire(new GlobalHistory) 45 val shifted = takenOnBr || sawNTBr 46 g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist) 47 g 48 } 49 50 final def === (that: GlobalHistory): Bool = { 51 predHist === that.predHist 52 } 53 54 final def =/= (that: GlobalHistory): Bool = !(this === that) 55 56 implicit val name = "IFU" 57 def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n") 58 // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI) 59} 60 61 62class IFUIO(implicit p: Parameters) extends XSBundle 63{ 64 // to ibuffer 65 val fetchPacket = DecoupledIO(new FetchPacket) 66 // from backend 67 val redirect = Flipped(ValidIO(new Redirect)) 68 val bp_ctrl = Input(new BPUCtrl) 69 val commitUpdate = Flipped(ValidIO(new FtqEntry)) 70 val ftqEnqPtr = Input(new FtqPtr) 71 val ftqLeftOne = Input(Bool()) 72 // to backend 73 val toFtq = DecoupledIO(new FtqEntry) 74 // to icache 75 val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp)) 76 val fencei = Input(Bool()) 77 // from icache 78 val icacheMemAcq = DecoupledIO(new L1plusCacheReq) 79 val l1plusFlush = Output(Bool()) 80 val prefetchTrainReq = ValidIO(new IcacheMissReq) 81 val error = new L1CacheErrorInfo 82 // to tlb 83 val sfence = Input(new SfenceBundle) 84 val tlbCsr = Input(new TlbCsrBundle) 85 // from tlb 86 val ptw = new TlbPtwIO 87 // icache uncache 88 val mmio_acquire = DecoupledIO(new InsUncacheReq) 89 val mmio_grant = Flipped(DecoupledIO(new InsUncacheResp)) 90 val mmio_flush = Output(Bool()) 91} 92 93class PrevHalfInstr(implicit p: Parameters) extends XSBundle { 94 val pc = UInt(VAddrBits.W) 95 val npc = UInt(VAddrBits.W) 96 val instr = UInt(16.W) 97 val ipf = Bool() 98} 99 100@chiselName 101class IFU(implicit p: Parameters) extends XSModule with HasIFUConst with HasCircularQueuePtrHelper 102{ 103 val io = IO(new IFUIO) 104 val bpu = BPU(EnableBPU) 105 val icache = Module(new ICache) 106 107 io.ptw <> TLB( 108 in = Seq(icache.io.tlb), 109 sfence = io.sfence, 110 csr = io.tlbCsr, 111 width = 1, 112 isDtlb = false, 113 shouldBlock = true 114 ) 115 116 val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B) 117 val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B) 118 119 val icacheResp = icache.io.resp.bits 120 121 if4_flush := io.redirect.valid 122 if3_flush := if4_flush || if4_redirect 123 if2_flush := if3_flush || if3_redirect 124 if1_flush := if2_flush || if2_redirect 125 126 //********************** IF1 ****************************// 127 val if1_valid = !reset.asBool && GTimer() > 500.U 128 val if1_npc = WireInit(0.U(VAddrBits.W)) 129 val if2_ready = WireInit(false.B) 130 val if2_valid = RegInit(init = false.B) 131 val if2_allReady = WireInit(if2_ready && icache.io.req.ready && bpu.io.in_ready) 132 val if1_fire = if1_valid && if2_allReady 133 134 val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory) 135 val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory) 136 val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory)) 137 138 //********************** IF2 ****************************// 139 val if2_allValid = if2_valid && icache.io.tlb.resp.valid 140 val if3_ready = WireInit(false.B) 141 val if2_fire = if2_allValid && if3_ready 142 val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire) 143 val if2_snpc = snpc(if2_pc) 144 val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_fire) 145 if2_ready := if3_ready && icache.io.tlb.resp.valid || !if2_valid 146 when (if1_fire) { if2_valid := true.B } 147 .elsewhen (if2_flush) { if2_valid := false.B } 148 .elsewhen (if2_fire) { if2_valid := false.B } 149 150 val npcGen = new PriorityMuxGenerator[UInt] 151 npcGen.register(true.B, RegNext(if1_npc), Some("stallPC")) 152 val if2_bp = bpu.io.out(0) 153 154 // if taken, bp_redirect should be true 155 // when taken on half RVI, we suppress this redirect signal 156 157 npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target")) 158 159 if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr) 160 161 //********************** IF3 ****************************// 162 // if3 should wait for instructions resp to arrive 163 val if3_valid = RegInit(init = false.B) 164 val if4_ready = WireInit(false.B) 165 val if3_allValid = if3_valid && icache.io.resp.valid 166 val if3_fire = if3_allValid && if4_ready 167 val if3_pc = RegEnable(if2_pc, if2_fire) 168 val if3_snpc = RegEnable(if2_snpc, if2_fire) 169 val if3_predHist = RegEnable(if2_predHist, enable=if2_fire) 170 if3_ready := if4_ready && icache.io.resp.valid || !if3_valid 171 when (if3_flush) { 172 if3_valid := false.B 173 }.elsewhen (if2_fire && !if2_flush) { 174 if3_valid := true.B 175 }.elsewhen (if3_fire) { 176 if3_valid := false.B 177 } 178 179 val if3_bp = bpu.io.out(1) 180 if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr) 181 182 183 val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr))) 184 // only valid when if4_fire 185 val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B 186 187 val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr))) 188 189 // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault 190 val crossPageIPF = WireInit(false.B) 191 192 val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B 193 194 // the previous half of RVI instruction waits until it meets its last half 195 val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid 196 // set to invalid once consumed or redirect from backend 197 val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire 198 val if3_prevHalfFlush = if4_flush 199 when (if3_prevHalfFlush) { 200 if3_prevHalfInstr.valid := false.B 201 }.elsewhen (hasPrevHalfInstrReq) { 202 if3_prevHalfInstr.valid := true.B 203 }.elsewhen (if3_prevHalfConsumed) { 204 if3_prevHalfInstr.valid := false.B 205 } 206 when (hasPrevHalfInstrReq) { 207 if3_prevHalfInstr.bits := prevHalfInstrReq.bits 208 } 209 // when bp signal a redirect, we distinguish between taken and not taken 210 // if taken and saveHalfRVI is true, we do not redirect to the target 211 212 class IF3_PC_COMP extends XSModule { 213 val io = IO(new Bundle { 214 val if2_pc = Input(UInt(VAddrBits.W)) 215 val pc = Input(UInt(VAddrBits.W)) 216 val if2_valid = Input(Bool()) 217 val res = Output(Bool()) 218 }) 219 io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc 220 } 221 def if3_nextValidPCNotEquals(pc: UInt) = { 222 val comp = Module(new IF3_PC_COMP) 223 comp.io.if2_pc := if2_pc 224 comp.io.pc := pc 225 comp.io.if2_valid := if2_valid 226 comp.io.res 227 } 228 229 val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc) 230 val if3_predTakenRedirect = !if3_pendingPrevHalfInstr && if3_bp.taken && if3_nextValidPCNotEquals(if3_bp.target) 231 val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc) 232 // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr 233 // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B 234 235 if3_redirect := if3_valid && ( 236 // prevHalf does not match if3_pc and the next fetch packet is not snpc 237 if3_prevHalfNotMetRedirect && HasCExtension.B || 238 // pred taken and next fetch packet is not the predicted target 239 if3_predTakenRedirect || 240 // pred not taken and next fetch packet is not snpc 241 if3_predNotTakenRedirect 242 // GHInfo from last pred does not corresponds with this packet 243 // if3_ghInfoNotIdenticalRedirect 244 ) 245 246 val if3_target = WireInit(if3_snpc) 247 248 if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc), 249 (if3_predTakenRedirect -> if3_bp.target), 250 (if3_predNotTakenRedirect -> if3_snpc))) 251 252 npcGen.register(if3_redirect, if3_target, Some("if3_target")) 253 254 255 //********************** IF4 ****************************// 256 val ftqEnqBuf_ready = Wire(Bool()) 257 val if4_ftqEnqPtr = Wire(new FtqPtr) 258 val if4_pd = RegEnable(icache.io.pd_out, if3_fire) 259 val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_fire) 260 val if4_acf = RegEnable(icacheResp.acf, if3_fire) 261 val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire) 262 val if4_valid = RegInit(false.B) 263 val if4_fire = if4_valid && io.fetchPacket.ready && ftqEnqBuf_ready 264 val if4_pc = RegEnable(if3_pc, if3_fire) 265 val if4_snpc = RegEnable(if3_snpc, if3_fire) 266 // This is the real mask given from icache 267 val if4_mask = RegEnable(icacheResp.mask, if3_fire) 268 269 270 val if4_predHist = RegEnable(if3_predHist, enable=if3_fire) 271 // wait until prevHalfInstr written into reg 272 if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq && ftqEnqBuf_ready || !if4_valid) && GTimer() > 500.U 273 when (if4_flush) { 274 if4_valid := false.B 275 }.elsewhen (if3_fire && !if3_flush) { 276 if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B) 277 }.elsewhen (if4_fire) { 278 if4_valid := false.B 279 } 280 281 val if4_bp = Wire(new BranchPrediction) 282 if4_bp := bpu.io.out(2) 283 284 if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr) 285 286 def jal_offset(inst: UInt, rvc: Bool): SInt = { 287 Mux(rvc, 288 Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)).asSInt(), 289 Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W)).asSInt() 290 ) 291 } 292 def br_offset(inst: UInt, rvc: Bool): SInt = { 293 Mux(rvc, 294 Cat(inst(12), inst(6, 5), inst(2), inst(11, 10), inst(4, 3), 0.U(1.W)).asSInt, 295 Cat(inst(31), inst(7), inst(30, 25), inst(11, 8), 0.U(1.W)).asSInt() 296 ) 297 } 298 val if4_instrs = if4_pd.instrs 299 val if4_jals = if4_bp.jalMask 300 val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt)) 301 val if4_brs = if4_bp.brMask 302 val if4_br_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + br_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt)) 303 (0 until PredictWidth).foreach {i => 304 when (if4_jals(i)) { 305 if4_bp.targets(i) := if4_jal_tgts(i) 306 }.elsewhen (if4_brs(i)) { 307 if4_bp.targets(i) := if4_br_tgts(i) 308 } 309 } 310 311 // we need this to tell BPU the prediction of prev half 312 // because the prediction is with the start of each inst 313 val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr))) 314 val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B 315 val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_valid 316 val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire 317 val if4_prevHalfFlush = if4_flush 318 319 when (if4_prevHalfFlush) { 320 if4_prevHalfInstr.valid := false.B 321 }.elsewhen (if3_prevHalfConsumed) { 322 if4_prevHalfInstr.valid := if3_prevHalfInstr.valid 323 }.elsewhen (if4_prevHalfConsumed) { 324 if4_prevHalfInstr.valid := false.B 325 } 326 327 when (if3_prevHalfConsumed) { 328 if4_prevHalfInstr.bits := if3_prevHalfInstr.bits 329 } 330 331 prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B 332 333 // // this is result of the last half RVI 334 prevHalfInstrReq.bits.pc := if4_pd.pc(PredictWidth-1) 335 prevHalfInstrReq.bits.npc := snpc(if4_pc) 336 prevHalfInstrReq.bits.instr := if4_pd.instrs(PredictWidth-1)(15, 0) 337 prevHalfInstrReq.bits.ipf := if4_ipf 338 339 class IF4_PC_COMP extends XSModule { 340 val io = IO(new Bundle { 341 val if2_pc = Input(UInt(VAddrBits.W)) 342 val if3_pc = Input(UInt(VAddrBits.W)) 343 val pc = Input(UInt(VAddrBits.W)) 344 val if2_valid = Input(Bool()) 345 val if3_valid = Input(Bool()) 346 val res = Output(Bool()) 347 }) 348 io.res := io.if3_valid && io.if3_pc =/= io.pc || 349 !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) || 350 !io.if3_valid && !io.if2_valid 351 } 352 def if4_nextValidPCNotEquals(pc: UInt) = { 353 val comp = Module(new IF4_PC_COMP) 354 comp.io.if2_pc := if2_pc 355 comp.io.if3_pc := if3_pc 356 comp.io.pc := pc 357 comp.io.if2_valid := if2_valid 358 comp.io.if3_valid := if3_valid 359 comp.io.res 360 } 361 362 val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U) 363 val if4_predTakenRedirect = if4_bp.taken && if4_nextValidPCNotEquals(if4_bp.target) 364 val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc) 365 // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B 366 367 if4_redirect := if4_valid && ( 368 // when if4 has a lastHalfRVI, but the next fetch packet is not snpc 369 // if4_prevHalfNextNotMet || 370 // when if4 preds taken, but the pc of next fetch packet is not the target 371 if4_predTakenRedirect || 372 // when if4 preds not taken, but the pc of next fetch packet is not snpc 373 if4_predNotTakenRedirect 374 // GHInfo from last pred does not corresponds with this packet 375 // if4_ghInfoNotIdenticalRedirect 376 ) 377 378 val if4_target = WireInit(if4_snpc) 379 380 if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc) 381 382 npcGen.register(if4_redirect, if4_target, Some("if4_target")) 383 384 when (if4_fire) { 385 final_gh := if4_predicted_gh 386 } 387 if4_gh := final_gh 388 if3_gh := Mux(if4_valid, if4_predicted_gh, if4_gh) 389 if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh) 390 if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh) 391 392 // ***************** Ftq enq buffer ******************** 393 val toFtqBuf = Wire(new FtqEntry) 394 val ftqEnqBuf = RegEnable(toFtqBuf, enable=if4_fire) 395 val ftqEnqBuf_valid = RegInit(false.B) 396 val ftqLeftOne = WireInit(false.B) // TODO: to be replaced 397 ftqEnqBuf_ready := io.toFtq.ready && !(io.ftqLeftOne && ftqEnqBuf_valid) 398 if4_ftqEnqPtr := Mux(ftqEnqBuf_valid, io.ftqEnqPtr+1.U, io.ftqEnqPtr) 399 when (io.redirect.valid) { ftqEnqBuf_valid := false.B } 400 .elsewhen (if4_fire) { ftqEnqBuf_valid := true.B } 401 .elsewhen (io.toFtq.fire) { ftqEnqBuf_valid := false.B } 402 403 io.toFtq.valid := ftqEnqBuf_valid 404 io.toFtq.bits := ftqEnqBuf 405 406 toFtqBuf := DontCare 407 toFtqBuf.ftqPC := if4_pc 408 toFtqBuf.lastPacketPC.valid := if4_pendingPrevHalfInstr 409 toFtqBuf.lastPacketPC.bits := if4_prevHalfInstr.bits.pc 410 411 toFtqBuf.hist := final_gh 412 toFtqBuf.predHist := if4_predHist.asTypeOf(new GlobalHistory) 413 toFtqBuf.rasSp := bpu.io.brInfo.rasSp 414 toFtqBuf.rasTop := bpu.io.brInfo.rasTop 415 toFtqBuf.specCnt := bpu.io.brInfo.specCnt 416 toFtqBuf.metas := bpu.io.brInfo.metas 417 418 // For perf counters 419 toFtqBuf.pd := if4_pd.pd 420 421 422 val if4_jmpIdx = WireInit(if4_bp.jmpIdx) 423 val if4_taken = WireInit(if4_bp.taken) 424 val if4_real_valids = if4_pd.mask & 425 (Fill(PredictWidth, !if4_taken) | 426 (Fill(PredictWidth, 1.U(1.W)) >> (~if4_jmpIdx))) 427 428 val cfiIsCall = if4_pd.pd(if4_jmpIdx).isCall 429 val cfiIsRet = if4_pd.pd(if4_jmpIdx).isRet 430 val cfiIsRVC = if4_pd.pd(if4_jmpIdx).isRVC 431 val cfiIsJalr = if4_pd.pd(if4_jmpIdx).isJalr 432 toFtqBuf.cfiIsCall := cfiIsCall 433 toFtqBuf.cfiIsRet := cfiIsRet 434 toFtqBuf.cfiIsJalr := cfiIsJalr 435 toFtqBuf.cfiIsRVC := cfiIsRVC 436 toFtqBuf.cfiIndex.valid := if4_taken 437 toFtqBuf.cfiIndex.bits := if4_jmpIdx 438 439 toFtqBuf.br_mask := if4_bp.brMask.asTypeOf(Vec(PredictWidth, Bool())) 440 toFtqBuf.rvc_mask := VecInit(if4_pd.pd.map(_.isRVC)) 441 toFtqBuf.valids := if4_real_valids.asTypeOf(Vec(PredictWidth, Bool())) 442 toFtqBuf.target := Mux(if4_taken, if4_target, if4_snpc) 443 444 445 446 val r = io.redirect 447 val cfiUpdate = io.redirect.bits.cfiUpdate 448 when (r.valid) { 449 val isMisPred = r.bits.level === 0.U 450 val b = cfiUpdate 451 val oldGh = b.hist 452 val sawNTBr = b.sawNotTakenBranch 453 val isBr = b.pd.isBr 454 val taken = Mux(isMisPred, b.taken, b.predTaken) 455 val updatedGh = oldGh.update(sawNTBr, isBr && taken) 456 final_gh := updatedGh 457 if1_gh := updatedGh 458 } 459 460 npcGen.register(io.redirect.valid, io.redirect.bits.cfiUpdate.target, Some("backend_redirect")) 461 npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector")) 462 463 if1_npc := npcGen() 464 465 466 icache.io.req.valid := if1_fire 467 icache.io.resp.ready := if4_ready 468 icache.io.req.bits.addr := if1_npc 469 icache.io.req.bits.mask := mask(if1_npc) 470 icache.io.flush := Cat(if3_flush, if2_flush) 471 icache.io.mem_grant <> io.icacheMemGrant 472 icache.io.fencei := io.fencei 473 icache.io.prev.valid := if3_prevHalfInstrMet 474 icache.io.prev.bits := if3_prevHalfInstr.bits.instr 475 icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf 476 icache.io.prev_pc := if3_prevHalfInstr.bits.pc 477 icache.io.mmio_acquire <> io.mmio_acquire 478 icache.io.mmio_grant <> io.mmio_grant 479 icache.io.mmio_flush <> io.mmio_flush 480 io.icacheMemAcq <> icache.io.mem_acquire 481 io.l1plusFlush := icache.io.l1plusflush 482 io.prefetchTrainReq := icache.io.prefetchTrainReq 483 io.error <> icache.io.error 484 485 bpu.io.ctrl := RegNext(io.bp_ctrl) 486 bpu.io.commit <> io.commitUpdate 487 bpu.io.redirect <> io.redirect 488 489 bpu.io.inFire(0) := if1_fire 490 bpu.io.inFire(1) := if2_fire 491 bpu.io.inFire(2) := if3_fire 492 bpu.io.inFire(3) := if4_fire 493 bpu.io.in.pc := if1_npc 494 bpu.io.in.hist := if1_gh.asUInt 495 bpu.io.in.inMask := mask(if1_npc) 496 bpu.io.predecode.mask := if4_pd.mask 497 bpu.io.predecode.lastHalf := if4_pd.lastHalf 498 bpu.io.predecode.pd := if4_pd.pd 499 bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet 500 501 502 when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) { 503 crossPageIPF := true.B // higher 16 bits page fault 504 } 505 506 val fetchPacketValid = if4_valid && !io.redirect.valid && ftqEnqBuf_ready 507 val fetchPacketWire = Wire(new FetchPacket) 508 509 fetchPacketWire.mask := if4_real_valids 510 //RVC expand 511 val expandedInstrs = Wire(Vec(PredictWidth, UInt(32.W))) 512 for(i <- 0 until PredictWidth){ 513 val expander = Module(new RVCExpander) 514 expander.io.in := if4_pd.instrs(i) 515 expandedInstrs(i) := expander.io.out.bits 516 } 517 fetchPacketWire.instrs := expandedInstrs 518 519 fetchPacketWire.pc := if4_pd.pc 520 fetchPacketWire.foldpc := if4_pd.pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)) 521 522 fetchPacketWire.pdmask := if4_pd.mask 523 fetchPacketWire.pd := if4_pd.pd 524 fetchPacketWire.ipf := if4_ipf 525 fetchPacketWire.acf := if4_acf 526 fetchPacketWire.crossPageIPFFix := if4_crossPageIPF 527 fetchPacketWire.ftqPtr := if4_ftqEnqPtr 528 529 // predTaken Vec 530 fetchPacketWire.pred_taken := if4_bp.takens 531 532 io.fetchPacket.bits := fetchPacketWire 533 io.fetchPacket.valid := fetchPacketValid 534 535 if (!env.FPGAPlatform && env.EnablePerfDebug) { 536 val predictor_s3 = RegEnable(Mux(if3_redirect, 1.U(log2Up(4).W), 0.U(log2Up(4).W)), if3_fire) 537 val predictor_s4 = Mux(if4_redirect, 2.U, predictor_s3) 538 val predictor = predictor_s4 539 toFtqBuf.metas.map(_.predictor := predictor) 540 541 toFtqBuf.metas.zipWithIndex.foreach{ case(x,i) => 542 x.predictor := predictor 543 544 x.ubtbAns := bpu.io.brInfo.metas(i).ubtbAns 545 x.btbAns := bpu.io.brInfo.metas(i).btbAns 546 x.tageAns := bpu.io.brInfo.metas(i).tageAns 547 x.rasAns := bpu.io.brInfo.metas(i).rasAns // Is this right? 548 x.loopAns := bpu.io.brInfo.metas(i).loopAns 549 } 550 } 551 552 // TODO: perfs 553 // frontend redirect from each stage 554 XSPerfAccumulate("if2_redirect", if2_valid && if2_bp.taken && !if2_flush) 555 XSPerfAccumulate("if2_redirect_fired", if2_fire && if2_bp.taken && !if2_flush) 556 XSPerfAccumulate("if3_redirect", if3_valid && if3_redirect && !if3_flush) 557 XSPerfAccumulate("if3_redirect_fired", if3_fire && if3_redirect && !if3_flush) 558 XSPerfAccumulate("if4_redirect", if4_valid && if4_redirect && !if4_flush) 559 XSPerfAccumulate("if4_redirect_fired", if4_fire && if4_redirect && !if4_flush) 560 561 XSPerfAccumulate("if1_total_stall", !if2_allReady && if1_valid) 562 XSPerfAccumulate("if1_stall_from_icache_req", !icache.io.req.ready && if1_valid) 563 XSPerfAccumulate("if1_stall_from_if2", !if2_ready && if1_valid) 564 XSPerfAccumulate("if1_stall_from_bpu", !bpu.io.in_ready && if1_valid) 565 XSPerfAccumulate("itlb_stall", if2_valid && if3_ready && !icache.io.tlb.resp.valid) 566 XSPerfAccumulate("icache_resp_stall", if3_valid && if4_ready && !icache.io.resp.valid) 567 XSPerfAccumulate("if4_stall", if4_valid && !if4_fire) 568 XSPerfAccumulate("if4_stall_ibuffer", if4_valid && !io.fetchPacket.ready && ftqEnqBuf_ready) 569 XSPerfAccumulate("if4_stall_ftq", if4_valid && io.fetchPacket.ready && !ftqEnqBuf_ready) 570 571 XSPerfAccumulate("if3_prevHalfConsumed", if3_prevHalfConsumed) 572 XSPerfAccumulate("if4_prevHalfConsumed", if4_prevHalfConsumed) 573 574 575 // debug info 576 if (IFUDebug) { 577 XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n") 578 XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n") 579 XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n") 580 XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits.cfiUpdate.target)}\n") 581 582 XSDebug("[IF1] v=%d fire=%d flush=%d pc=%x mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, mask(if1_npc)) 583 XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc) 584 XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs) 585 XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs) 586 XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr) 587 XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt) 588 589 XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI) 590 if2_gh.debug("if2") 591 592 XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask) 593 XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI) 594 XSDebug("[IF3][redirect]: v=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect) 595 // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n", 596 // prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr) 597 XSDebug("[IF3][if3_prevHalfInstr] v=%d pc=%x npc=%x instr=%x ipf=%d\n\n", 598 if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf) 599 if3_gh.debug("if3") 600 601 XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask) 602 XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask) 603 XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI) 604 XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect) 605 XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal! instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx)) 606 XSDebug("[IF4][ prevHalfInstrReq] v=%d pc=%x npc=%x instr=%x ipf=%d\n", 607 prevHalfInstrReq.valid, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf) 608 XSDebug("[IF4][if4_prevHalfInstr] v=%d pc=%x npc=%x instr=%x ipf=%d\n", 609 if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf) 610 if4_gh.debug("if4") 611 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n", 612 io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix) 613 for (i <- 0 until PredictWidth) { 614 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pd: rvc=%d brType=%b call=%d ret=%d\n", 615 io.fetchPacket.bits.mask(i), 616 io.fetchPacket.bits.instrs(i), 617 io.fetchPacket.bits.pc(i), 618 io.fetchPacket.bits.pd(i).isRVC, 619 io.fetchPacket.bits.pd(i).brType, 620 io.fetchPacket.bits.pd(i).isCall, 621 io.fetchPacket.bits.pd(i).isRet 622 ) 623 } 624 val b = ftqEnqBuf 625 XSDebug("[FtqEnqBuf] v=%d r=%d pc=%x cfiIndex(%d)=%d cfiIsCall=%d cfiIsRet=%d cfiIsJalr=%d cfiIsRVC=%d\n", 626 ftqEnqBuf_valid, ftqEnqBuf_ready, b.ftqPC, b.cfiIndex.valid, b.cfiIndex.bits, b.cfiIsCall, b.cfiIsRet, b.cfiIsJalr, b.cfiIsRVC) 627 XSDebug("[FtqEnqBuf] valids=%b br_mask=%b rvc_mask=%b hist=%x predHist=%x rasSp=%d rasTopAddr=%x rasTopCtr=%d\n", 628 b.valids.asUInt, b.br_mask.asUInt, b.rvc_mask.asUInt, b.hist.asUInt, b.predHist.asUInt, b.rasSp, b.rasTop.retAddr, b.rasTop.ctr) 629 XSDebug("[ToFTQ] v=%d r=%d leftOne=%d ptr=%d\n", io.toFtq.valid, io.toFtq.ready, io.ftqLeftOne, io.ftqEnqPtr.value) 630 } 631 632} 633