xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision cbca794ff21a61465654aefe454c23178b7fe4e3)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import device.RAMHelper
6import xiangshan._
7import utils._
8import xiangshan.cache._
9import chisel3.experimental.chiselName
10import freechips.rocketchip.tile.HasLazyRoCC
11import chisel3.ExcitingUtils._
12import xiangshan.backend.ftq.FtqPtr
13
14trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
15  def mmioBusWidth = 64
16  def mmioBusBytes = mmioBusWidth /8
17  def mmioBeats = FetchWidth * 4 * 8 / mmioBusWidth
18  def mmioMask  = VecInit(List.fill(PredictWidth)(true.B)).asUInt
19  def mmioBusAligned(pc :UInt): UInt = align(pc, mmioBusBytes)
20}
21
22trait HasIFUConst extends HasXSParameter {
23  val resetVector = 0x10000000L//TODO: set reset vec
24  def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
25  val groupBytes = 64 // correspond to cache line size
26  val groupOffsetBits = log2Ceil(groupBytes)
27  val groupWidth = groupBytes / instBytes
28  val packetBytes = PredictWidth * instBytes
29  val packetOffsetBits = log2Ceil(packetBytes)
30  def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits)
31  def packetIdx(pc: UInt) = pc(VAddrBits-1, log2Ceil(packetBytes))
32  def groupAligned(pc: UInt)  = align(pc, groupBytes)
33  def packetAligned(pc: UInt) = align(pc, packetBytes)
34  def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0)
35  def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U
36
37  val enableGhistRepair = true
38  val IFUDebug = true
39}
40
41class GlobalHistory extends XSBundle {
42  val predHist = UInt(HistoryLength.W)
43  def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = {
44    val g = Wire(new GlobalHistory)
45    val shifted = takenOnBr || sawNTBr
46    g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist)
47    g
48  }
49
50  final def === (that: GlobalHistory): Bool = {
51    predHist === that.predHist
52  }
53
54  final def =/= (that: GlobalHistory): Bool = !(this === that)
55
56  implicit val name = "IFU"
57  def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n")
58  // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI)
59}
60
61
62class IFUIO extends XSBundle
63{
64  // to ibuffer
65  val fetchPacket = DecoupledIO(new FetchPacket)
66  // from backend
67  val redirect = Flipped(ValidIO(new Redirect))
68  val bp_ctrl = Input(new BPUCtrl)
69  val commitUpdate = Flipped(ValidIO(new FtqEntry))
70  val ftqEnqPtr = Input(new FtqPtr)
71  val ftqLeftOne = Input(Bool())
72  // to backend
73  val toFtq = DecoupledIO(new FtqEntry)
74  // to icache
75  val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp))
76  val fencei = Input(Bool())
77  // from icache
78  val icacheMemAcq = DecoupledIO(new L1plusCacheReq)
79  val l1plusFlush = Output(Bool())
80  val prefetchTrainReq = ValidIO(new IcacheMissReq)
81  // to tlb
82  val sfence = Input(new SfenceBundle)
83  val tlbCsr = Input(new TlbCsrBundle)
84  // from tlb
85  val ptw = new TlbPtwIO
86  // icache uncache
87  val mmio_acquire = DecoupledIO(new InsUncacheReq)
88  val mmio_grant  = Flipped(DecoupledIO(new InsUncacheResp))
89  val mmio_flush = Output(Bool())
90}
91
92class PrevHalfInstr extends XSBundle {
93  val pc = UInt(VAddrBits.W)
94  val npc = UInt(VAddrBits.W)
95  val instr = UInt(16.W)
96  val ipf = Bool()
97}
98
99@chiselName
100class IFU extends XSModule with HasIFUConst with HasCircularQueuePtrHelper
101{
102  val io = IO(new IFUIO)
103  val bpu = BPU(EnableBPU)
104  val icache = Module(new ICache)
105
106  io.ptw <> TLB(
107    in = Seq(icache.io.tlb),
108    sfence = io.sfence,
109    csr = io.tlbCsr,
110    width = 1,
111    isDtlb = false,
112    shouldBlock = true
113  )
114
115  val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B)
116  val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B)
117
118  val icacheResp = icache.io.resp.bits
119
120  if4_flush := io.redirect.valid
121  if3_flush := if4_flush || if4_redirect
122  if2_flush := if3_flush || if3_redirect
123  if1_flush := if2_flush || if2_redirect
124
125  //********************** IF1 ****************************//
126  val if1_valid = !reset.asBool && GTimer() > 500.U
127  val if1_npc = WireInit(0.U(VAddrBits.W))
128  val if2_ready = WireInit(false.B)
129  val if2_valid = RegInit(init = false.B)
130  val if2_allReady = WireInit(if2_ready && icache.io.req.ready)
131  val if1_fire = if1_valid &&  if2_allReady
132
133  val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory)
134  val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory)
135  val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory))
136
137  //********************** IF2 ****************************//
138  val if2_allValid = if2_valid && icache.io.tlb.resp.valid
139  val if3_ready = WireInit(false.B)
140  val if2_fire = if2_allValid && if3_ready
141  val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire)
142  val if2_snpc = snpc(if2_pc)
143  val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_fire)
144  if2_ready := if3_ready && icache.io.tlb.resp.valid || !if2_valid
145  when (if1_fire)       { if2_valid := true.B }
146  .elsewhen (if2_flush) { if2_valid := false.B }
147  .elsewhen (if2_fire)  { if2_valid := false.B }
148
149  val npcGen = new PriorityMuxGenerator[UInt]
150  npcGen.register(true.B, RegNext(if1_npc), Some("stallPC"))
151  val if2_bp = bpu.io.out(0)
152
153  // if taken, bp_redirect should be true
154  // when taken on half RVI, we suppress this redirect signal
155
156  npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target"))
157
158  if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr)
159
160  //********************** IF3 ****************************//
161  // if3 should wait for instructions resp to arrive
162  val if3_valid = RegInit(init = false.B)
163  val if4_ready = WireInit(false.B)
164  val if3_allValid = if3_valid && icache.io.resp.valid
165  val if3_fire = if3_allValid && if4_ready
166  val if3_pc = RegEnable(if2_pc, if2_fire)
167  val if3_snpc = RegEnable(if2_snpc, if2_fire)
168  val if3_predHist = RegEnable(if2_predHist, enable=if2_fire)
169  if3_ready := if4_ready && icache.io.resp.valid || !if3_valid
170  when (if3_flush) {
171    if3_valid := false.B
172  }.elsewhen (if2_fire && !if2_flush) {
173    if3_valid := true.B
174  }.elsewhen (if3_fire) {
175    if3_valid := false.B
176  }
177
178  val if3_bp = bpu.io.out(1)
179  if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr)
180
181
182  val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
183  // only valid when if4_fire
184  val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B
185
186  val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
187
188  // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault
189  val crossPageIPF = WireInit(false.B)
190
191  val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B
192
193  // the previous half of RVI instruction waits until it meets its last half
194  val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid
195  // set to invalid once consumed or redirect from backend
196  val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire
197  val if3_prevHalfFlush = if4_flush
198  when (if3_prevHalfFlush) {
199    if3_prevHalfInstr.valid := false.B
200  }.elsewhen (hasPrevHalfInstrReq) {
201    if3_prevHalfInstr.valid := true.B
202  }.elsewhen (if3_prevHalfConsumed) {
203    if3_prevHalfInstr.valid := false.B
204  }
205  when (hasPrevHalfInstrReq) {
206    if3_prevHalfInstr.bits := prevHalfInstrReq.bits
207  }
208  // when bp signal a redirect, we distinguish between taken and not taken
209  // if taken and saveHalfRVI is true, we do not redirect to the target
210
211  class IF3_PC_COMP extends XSModule {
212    val io = IO(new Bundle {
213      val if2_pc = Input(UInt(VAddrBits.W))
214      val pc     = Input(UInt(VAddrBits.W))
215      val if2_valid = Input(Bool())
216      val res = Output(Bool())
217    })
218    io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc
219  }
220  def if3_nextValidPCNotEquals(pc: UInt) = {
221    val comp = Module(new IF3_PC_COMP)
222    comp.io.if2_pc := if2_pc
223    comp.io.pc     := pc
224    comp.io.if2_valid := if2_valid
225    comp.io.res
226  }
227
228  val if3_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => !if3_pendingPrevHalfInstr && if3_bp.takens(i) && if3_nextValidPCNotEquals(if3_bp.targets(i))))
229  val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc)
230  val if3_predTakenRedirect    = ParallelOR(if3_predTakenRedirectVec)
231  val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc)
232  // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr
233  // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B
234
235  if3_redirect := if3_valid && (
236                    // prevHalf does not match if3_pc and the next fetch packet is not snpc
237                    if3_prevHalfNotMetRedirect && HasCExtension.B ||
238                    // pred taken and next fetch packet is not the predicted target
239                    if3_predTakenRedirect ||
240                    // pred not taken and next fetch packet is not snpc
241                    if3_predNotTakenRedirect
242                    // GHInfo from last pred does not corresponds with this packet
243                    // if3_ghInfoNotIdenticalRedirect
244                  )
245
246  val if3_target = WireInit(if3_snpc)
247
248  if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc),
249                          (if3_predTakenRedirect      -> if3_bp.target),
250                          (if3_predNotTakenRedirect   -> if3_snpc)))
251
252  npcGen.register(if3_redirect, if3_target, Some("if3_target"))
253
254
255  //********************** IF4 ****************************//
256  val ftqEnqBuf_ready = Wire(Bool())
257  val if4_ftqEnqPtr = Wire(new FtqPtr)
258  val if4_pd = RegEnable(icache.io.pd_out, if3_fire)
259  val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_fire)
260  val if4_acf = RegEnable(icacheResp.acf, if3_fire)
261  val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire)
262  val if4_valid = RegInit(false.B)
263  val if4_fire = if4_valid && io.fetchPacket.ready && ftqEnqBuf_ready
264  val if4_pc = RegEnable(if3_pc, if3_fire)
265  val if4_snpc = RegEnable(if3_snpc, if3_fire)
266  // This is the real mask given from icache
267  val if4_mask = RegEnable(icacheResp.mask, if3_fire)
268
269
270  val if4_predHist = RegEnable(if3_predHist, enable=if3_fire)
271  // wait until prevHalfInstr written into reg
272  if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq && ftqEnqBuf_ready || !if4_valid) && GTimer() > 500.U
273  when (if4_flush) {
274    if4_valid := false.B
275  }.elsewhen (if3_fire && !if3_flush) {
276    if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B)
277  }.elsewhen (if4_fire) {
278    if4_valid := false.B
279  }
280
281  val if4_bp = Wire(new BranchPrediction)
282  if4_bp := bpu.io.out(2)
283
284  if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr)
285
286  def jal_offset(inst: UInt, rvc: Bool): SInt = {
287    Mux(rvc,
288      Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)).asSInt(),
289      Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W)).asSInt()
290    )
291  }
292  def br_offset(inst: UInt, rvc: Bool): SInt = {
293    Mux(rvc,
294      Cat(inst(12), inst(6, 5), inst(2), inst(11, 10), inst(4, 3), 0.U(1.W)).asSInt,
295      Cat(inst(31), inst(7), inst(30, 25), inst(11, 8), 0.U(1.W)).asSInt()
296    )
297  }
298  val if4_instrs = if4_pd.instrs
299  val if4_jals = if4_bp.jalMask
300  val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
301  val if4_brs = if4_bp.brMask
302  val if4_br_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + br_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
303  (0 until PredictWidth).foreach {i =>
304    when (if4_jals(i)) {
305      if4_bp.targets(i) := if4_jal_tgts(i)
306    }.elsewhen (if4_brs(i)) {
307      if4_bp.targets(i) := if4_br_tgts(i)
308    }
309  }
310
311  // we need this to tell BPU the prediction of prev half
312  // because the prediction is with the start of each inst
313  val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
314  val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B
315  val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_valid
316  val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire
317  val if4_prevHalfFlush = if4_flush
318
319  when (if4_prevHalfFlush) {
320    if4_prevHalfInstr.valid := false.B
321  }.elsewhen (if3_prevHalfConsumed) {
322    if4_prevHalfInstr.valid := if3_prevHalfInstr.valid
323  }.elsewhen (if4_prevHalfConsumed) {
324    if4_prevHalfInstr.valid := false.B
325  }
326
327  when (if3_prevHalfConsumed) {
328    if4_prevHalfInstr.bits := if3_prevHalfInstr.bits
329  }
330
331  prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B
332
333  // // this is result of the last half RVI
334  prevHalfInstrReq.bits.pc := if4_pd.pc(PredictWidth-1)
335  prevHalfInstrReq.bits.npc := snpc(if4_pc)
336  prevHalfInstrReq.bits.instr := if4_pd.instrs(PredictWidth-1)(15, 0)
337  prevHalfInstrReq.bits.ipf := if4_ipf
338
339  class IF4_PC_COMP extends XSModule {
340    val io = IO(new Bundle {
341      val if2_pc = Input(UInt(VAddrBits.W))
342      val if3_pc = Input(UInt(VAddrBits.W))
343      val pc     = Input(UInt(VAddrBits.W))
344      val if2_valid = Input(Bool())
345      val if3_valid = Input(Bool())
346      val res = Output(Bool())
347    })
348    io.res := io.if3_valid  && io.if3_pc =/= io.pc ||
349              !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) ||
350              !io.if3_valid && !io.if2_valid
351  }
352  def if4_nextValidPCNotEquals(pc: UInt) = {
353    val comp = Module(new IF4_PC_COMP)
354    comp.io.if2_pc := if2_pc
355    comp.io.if3_pc := if3_pc
356    comp.io.pc     := pc
357    comp.io.if2_valid := if2_valid
358    comp.io.if3_valid := if3_valid
359    comp.io.res
360  }
361
362  val if4_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => if4_bp.takens(i) && if4_nextValidPCNotEquals(if4_bp.targets(i))))
363
364  val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U)
365  val if4_predTakenRedirect = ParallelORR(if4_predTakenRedirectVec)
366  val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc)
367  // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B
368
369  if4_redirect := if4_valid && (
370                    // when if4 has a lastHalfRVI, but the next fetch packet is not snpc
371                    // if4_prevHalfNextNotMet ||
372                    // when if4 preds taken, but the pc of next fetch packet is not the target
373                    if4_predTakenRedirect ||
374                    // when if4 preds not taken, but the pc of next fetch packet is not snpc
375                    if4_predNotTakenRedirect
376                    // GHInfo from last pred does not corresponds with this packet
377                    // if4_ghInfoNotIdenticalRedirect
378                  )
379
380  val if4_target = WireInit(if4_snpc)
381
382  if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
383
384  npcGen.register(if4_redirect, if4_target, Some("if4_target"))
385
386  when (if4_fire) {
387    final_gh := if4_predicted_gh
388  }
389  if4_gh := final_gh
390  if3_gh := Mux(if4_valid, if4_predicted_gh, if4_gh)
391  if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh)
392  if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh)
393
394  // ***************** Ftq enq buffer ********************
395  val toFtqBuf = Wire(new FtqEntry)
396  val ftqEnqBuf = RegEnable(toFtqBuf, enable=if4_fire)
397  val ftqEnqBuf_valid = RegInit(false.B)
398  val ftqLeftOne = WireInit(false.B) // TODO: to be replaced
399  ftqEnqBuf_ready := io.toFtq.ready && !(io.ftqLeftOne && ftqEnqBuf_valid)
400  if4_ftqEnqPtr := Mux(ftqEnqBuf_valid, io.ftqEnqPtr+1.U, io.ftqEnqPtr)
401  when (io.redirect.valid)  { ftqEnqBuf_valid := false.B }
402  .elsewhen (if4_fire)      { ftqEnqBuf_valid := true.B }
403  .elsewhen (io.toFtq.fire) { ftqEnqBuf_valid := false.B }
404
405  io.toFtq.valid := ftqEnqBuf_valid
406  io.toFtq.bits  := ftqEnqBuf
407
408  toFtqBuf := DontCare
409  toFtqBuf.ftqPC    := if4_pc
410  toFtqBuf.lastPacketPC.valid := if4_pendingPrevHalfInstr
411  toFtqBuf.lastPacketPC.bits  := if4_prevHalfInstr.bits.pc
412
413  toFtqBuf.hist     := final_gh
414  toFtqBuf.predHist := if4_predHist.asTypeOf(new GlobalHistory)
415  toFtqBuf.rasSp    := bpu.io.brInfo.rasSp
416  toFtqBuf.rasTop   := bpu.io.brInfo.rasTop
417  toFtqBuf.specCnt  := bpu.io.brInfo.specCnt
418  toFtqBuf.metas    := bpu.io.brInfo.metas
419
420  // For perf counters
421  toFtqBuf.pd    := if4_pd.pd
422
423
424  val if4_jmpIdx = WireInit(if4_bp.jmpIdx)
425  val if4_taken = WireInit(if4_bp.taken)
426  val if4_real_valids = if4_pd.mask &
427    (Fill(PredictWidth, !if4_taken) |
428      (Fill(PredictWidth, 1.U(1.W)) >> (~if4_jmpIdx)))
429
430  val cfiIsCall = if4_pd.pd(if4_jmpIdx).isCall
431  val cfiIsRet  = if4_pd.pd(if4_jmpIdx).isRet
432  val cfiIsRVC  = if4_pd.pd(if4_jmpIdx).isRVC
433  toFtqBuf.cfiIsCall := cfiIsCall
434  toFtqBuf.cfiIsRet  := cfiIsRet
435  toFtqBuf.cfiIsRVC  := cfiIsRVC
436  toFtqBuf.cfiIndex.valid := if4_taken
437  toFtqBuf.cfiIndex.bits  := if4_jmpIdx
438
439  toFtqBuf.br_mask   := if4_bp.brMask.asTypeOf(Vec(PredictWidth, Bool()))
440  toFtqBuf.rvc_mask  := VecInit(if4_pd.pd.map(_.isRVC))
441  toFtqBuf.valids    := if4_real_valids.asTypeOf(Vec(PredictWidth, Bool()))
442  toFtqBuf.target := Mux(if4_taken, if4_target, if4_snpc)
443
444
445
446  val r = io.redirect
447  val cfiUpdate = io.redirect.bits.cfiUpdate
448  when (r.valid) {
449    val isMisPred = r.bits.level === 0.U
450    val b = cfiUpdate
451    val oldGh = b.hist
452    val sawNTBr = b.sawNotTakenBranch
453    val isBr = b.pd.isBr
454    val taken = Mux(isMisPred, b.taken, b.predTaken)
455    val updatedGh = oldGh.update(sawNTBr, isBr && taken)
456    final_gh := updatedGh
457    if1_gh := updatedGh
458  }
459
460  npcGen.register(io.redirect.valid, io.redirect.bits.cfiUpdate.target, Some("backend_redirect"))
461  npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector"))
462
463  if1_npc := npcGen()
464
465
466  icache.io.req.valid := if1_fire
467  icache.io.resp.ready := if4_ready
468  icache.io.req.bits.addr := if1_npc
469  icache.io.req.bits.mask := mask(if1_npc)
470  icache.io.flush := Cat(if3_flush, if2_flush)
471  icache.io.mem_grant <> io.icacheMemGrant
472  icache.io.fencei := io.fencei
473  icache.io.prev.valid := if3_prevHalfInstrMet
474  icache.io.prev.bits := if3_prevHalfInstr.bits.instr
475  icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf
476  icache.io.prev_pc := if3_prevHalfInstr.bits.pc
477  icache.io.mmio_acquire <> io.mmio_acquire
478  icache.io.mmio_grant <> io.mmio_grant
479  icache.io.mmio_flush <> io.mmio_flush
480  io.icacheMemAcq <> icache.io.mem_acquire
481  io.l1plusFlush := icache.io.l1plusflush
482  io.prefetchTrainReq := icache.io.prefetchTrainReq
483
484  bpu.io.ctrl := RegNext(io.bp_ctrl)
485  bpu.io.commit <> io.commitUpdate
486  bpu.io.redirect <> io.redirect
487
488  bpu.io.inFire(0) := if1_fire
489  bpu.io.inFire(1) := if2_fire
490  bpu.io.inFire(2) := if3_fire
491  bpu.io.inFire(3) := if4_fire
492  bpu.io.in.pc := if1_npc
493  bpu.io.in.hist := if1_gh.asUInt
494  bpu.io.in.inMask := mask(if1_npc)
495  bpu.io.predecode.mask := if4_pd.mask
496  bpu.io.predecode.lastHalf := if4_pd.lastHalf
497  bpu.io.predecode.pd := if4_pd.pd
498  bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet
499
500
501  when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) {
502    crossPageIPF := true.B // higher 16 bits page fault
503  }
504
505  val fetchPacketValid = if4_valid && !io.redirect.valid && ftqEnqBuf_ready
506  val fetchPacketWire = Wire(new FetchPacket)
507
508  fetchPacketWire.mask := if4_real_valids
509  //RVC expand
510  val expandedInstrs = Wire(Vec(PredictWidth, UInt(32.W)))
511  for(i <- 0 until PredictWidth){
512      val expander = Module(new RVCExpander)
513      expander.io.in := if4_pd.instrs(i)
514      expandedInstrs(i) := expander.io.out.bits
515  }
516  fetchPacketWire.instrs := expandedInstrs
517
518  fetchPacketWire.pc := if4_pd.pc
519
520  fetchPacketWire.pdmask := if4_pd.mask
521  fetchPacketWire.pd := if4_pd.pd
522  fetchPacketWire.ipf := if4_ipf
523  fetchPacketWire.acf := if4_acf
524  fetchPacketWire.crossPageIPFFix := if4_crossPageIPF
525  fetchPacketWire.ftqPtr := if4_ftqEnqPtr
526
527  // predTaken Vec
528  fetchPacketWire.pred_taken := if4_bp.takens
529
530  io.fetchPacket.bits := fetchPacketWire
531  io.fetchPacket.valid := fetchPacketValid
532
533//  if(IFUDebug) {
534  if (!env.FPGAPlatform) {
535    val predictor_s3 = RegEnable(Mux(if3_redirect, 1.U(log2Up(4).W), 0.U(log2Up(4).W)), if3_fire)
536    val predictor_s4 = Mux(if4_redirect, 2.U, predictor_s3)
537    val predictor = predictor_s4
538    toFtqBuf.metas.map(_.predictor := predictor)
539  }
540 // }
541
542  // val predRight = cfiUpdate.valid && !cfiUpdate.bits.isMisPred && !cfiUpdate.bits.isReplay
543  // val predWrong = cfiUpdate.valid && cfiUpdate.bits.isMisPred && !cfiUpdate.bits.isReplay
544
545  // val ubtbRight = predRight && cfiUpdate.bits.bpuMeta.predictor === 0.U
546  // val ubtbWrong = predWrong && cfiUpdate.bits.bpuMeta.predictor === 0.U
547  // val btbRight  = predRight && cfiUpdate.bits.bpuMeta.predictor === 1.U
548  // val btbWrong  = predWrong && cfiUpdate.bits.bpuMeta.predictor === 1.U
549  // val tageRight = predRight && cfiUpdate.bits.bpuMeta.predictor === 2.U
550  // val tageWrong = predWrong && cfiUpdate.bits.bpuMeta.predictor === 2.U
551  // val loopRight = predRight && cfiUpdate.bits.bpuMeta.predictor === 3.U
552  // val loopWrong = predWrong && cfiUpdate.bits.bpuMeta.predictor === 3.U
553
554  // ExcitingUtils.addSource(ubtbRight, "perfCntubtbRight", Perf)
555  // ExcitingUtils.addSource(ubtbWrong, "perfCntubtbWrong", Perf)
556  // ExcitingUtils.addSource(btbRight, "perfCntbtbRight", Perf)
557  // ExcitingUtils.addSource(btbWrong, "perfCntbtbWrong", Perf)
558  // ExcitingUtils.addSource(tageRight, "perfCnttageRight", Perf)
559  // ExcitingUtils.addSource(tageWrong, "perfCnttageWrong", Perf)
560  // ExcitingUtils.addSource(loopRight, "perfCntloopRight", Perf)
561  // ExcitingUtils.addSource(loopWrong, "perfCntloopWrong", Perf)
562
563  // debug info
564  if (IFUDebug) {
565    XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
566    XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n")
567    XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n")
568    XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits.cfiUpdate.target)}\n")
569
570    XSDebug("[IF1] v=%d      fire=%d             flush=%d pc=%x mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, mask(if1_npc))
571    XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc)
572    XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs)
573    XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs)
574    XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr)
575    XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt)
576
577    XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI)
578    if2_gh.debug("if2")
579
580    XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask)
581    XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI)
582    XSDebug("[IF3][redirect]: v=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect)
583    // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n",
584    //   prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr)
585    XSDebug("[IF3][if3_prevHalfInstr] v=%d pc=%x npc=%x  instr=%x ipf=%d\n\n",
586    if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf)
587    if3_gh.debug("if3")
588
589    XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask)
590    XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask)
591    XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI)
592    XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect)
593    XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal!  instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx))
594    XSDebug("[IF4][ prevHalfInstrReq] v=%d pc=%x npc=%x instr=%x ipf=%d\n",
595      prevHalfInstrReq.valid, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf)
596    XSDebug("[IF4][if4_prevHalfInstr] v=%d pc=%x npc=%x instr=%x ipf=%d\n",
597      if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf)
598    if4_gh.debug("if4")
599    XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n",
600      io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix)
601    for (i <- 0 until PredictWidth) {
602      XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pd: rvc=%d brType=%b call=%d ret=%d\n",
603        io.fetchPacket.bits.mask(i),
604        io.fetchPacket.bits.instrs(i),
605        io.fetchPacket.bits.pc(i),
606        io.fetchPacket.bits.pd(i).isRVC,
607        io.fetchPacket.bits.pd(i).brType,
608        io.fetchPacket.bits.pd(i).isCall,
609        io.fetchPacket.bits.pd(i).isRet
610      )
611    }
612    val b = ftqEnqBuf
613    XSDebug("[FtqEnqBuf] v=%d r=%d pc=%x cfiIndex(%d)=%d cfiIsCall=%d cfiIsRet=%d cfiIsRVC=%d\n",
614      ftqEnqBuf_valid, ftqEnqBuf_ready, b.ftqPC, b.cfiIndex.valid, b.cfiIndex.bits, b.cfiIsCall, b.cfiIsRet, b.cfiIsRVC)
615    XSDebug("[FtqEnqBuf] valids=%b br_mask=%b rvc_mask=%b hist=%x predHist=%x rasSp=%d rasTopAddr=%x rasTopCtr=%d\n",
616      b.valids.asUInt, b.br_mask.asUInt, b.rvc_mask.asUInt, b.hist.asUInt, b.predHist.asUInt, b.rasSp, b.rasTop.retAddr, b.rasTop.ctr)
617    XSDebug("[ToFTQ] v=%d r=%d leftOne=%d ptr=%d\n", io.toFtq.valid, io.toFtq.ready, io.ftqLeftOne, io.ftqEnqPtr.value)
618  }
619
620}
621