1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import device.RAMHelper 6import xiangshan._ 7import utils._ 8import xiangshan.cache._ 9import chisel3.experimental.chiselName 10 11trait HasIFUConst extends HasXSParameter { 12 val resetVector = 0x80000000L//TODO: set reset vec 13 def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 14 val groupBytes = FetchWidth * 4 * 2 // correspond to cache line size 15 val groupOffsetBits = log2Ceil(groupBytes) 16 val nBanksInPacket = 2 17 val bankBytes = PredictWidth * 2 / nBanksInPacket 18 val nBanksInGroup = groupBytes / bankBytes 19 val bankWidth = PredictWidth / nBanksInPacket 20 val bankOffsetBits = log2Ceil(bankBytes) 21 // (0, nBanksInGroup-1) 22 def bankInGroup(pc: UInt) = pc(groupOffsetBits-1,bankOffsetBits) 23 def isInLastBank(pc: UInt) = bankInGroup(pc) === (nBanksInGroup-1).U 24 // (0, bankBytes/2-1) 25 def offsetInBank(pc: UInt) = pc(bankOffsetBits-1,1) 26 def bankAligned(pc: UInt) = align(pc, bankBytes) 27 def groupAligned(pc: UInt) = align(pc, groupBytes) 28 // each 1 bit in mask stands for 2 Bytes 29 // 8 bits, in which only the first 7 bits could be 0 30 def maskFirstHalf(pc: UInt): UInt = ((~(0.U(bankWidth.W))) >> offsetInBank(pc))(bankWidth-1,0) 31 // when in loop(buffer), we need to make use of the full packet 32 // and get the real mask in iCacheResp from loop buffer 33 // we may make predictions on more instructions than we could get from loop buffer 34 // and this will be handled in if4 35 def maskLastHalf(pc: UInt, inLoop: Bool = false.B): UInt = Mux(isInLastBank(pc) && !inLoop, 0.U(bankWidth.W), ~0.U(bankWidth.W)) 36 def mask(pc: UInt, inLoop: Bool = false.B): UInt = Reverse(Cat(maskFirstHalf(pc), maskLastHalf(pc, inLoop))) 37 def snpc(pc: UInt, inLoop: Bool = false.B): UInt = pc + (PopCount(mask(pc, inLoop)) << 1) 38 39 val enableGhistRepair = true 40 val IFUDebug = true 41} 42 43class GlobalHistory extends XSBundle { 44 val predHist = UInt(HistoryLength.W) 45 // val sawNTBr = Bool() 46 // val takenOnBr = Bool() 47 // val saveHalfRVI = Bool() 48 // def shifted = takenOnBr || sawNTBr 49 // def newPtr(ptr: UInt = nowPtr): UInt = Mux(shifted, ptr - 1.U, ptr) 50 def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = { 51 val g = Wire(new GlobalHistory) 52 val shifted = takenOnBr || sawNTBr 53 g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist) 54 g 55 } 56 57 final def === (that: GlobalHistory): Bool = { 58 predHist === that.predHist 59 } 60 61 final def =/= (that: GlobalHistory): Bool = !(this === that) 62 63 implicit val name = "IFU" 64 def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n") 65 // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI) 66} 67 68 69class IFUIO extends XSBundle 70{ 71 val fetchPacket = DecoupledIO(new FetchPacket) 72 val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 73 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 74 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 75 val icacheReq = DecoupledIO(new ICacheReq) 76 val icacheResp = Flipped(DecoupledIO(new ICacheResp)) 77 val icacheFlush = Output(UInt(2.W)) 78 // val loopBufPar = Flipped(new LoopBufferParameters) 79} 80 81class PrevHalfInstr extends XSBundle { 82 val valid = Bool() 83 val taken = Bool() 84 val ghInfo = new GlobalHistory() 85 val fetchpc = UInt(VAddrBits.W) // only for debug 86 val idx = UInt(VAddrBits.W) // only for debug 87 val pc = UInt(VAddrBits.W) 88 val target = UInt(VAddrBits.W) 89 val instr = UInt(16.W) 90 val ipf = Bool() 91 val newPtr = UInt(log2Up(ExtHistoryLength).W) 92} 93 94@chiselName 95class IFU extends XSModule with HasIFUConst 96{ 97 val io = IO(new IFUIO) 98 val bpu = BPU(EnableBPU) 99 val pd = Module(new PreDecode) 100 val loopBuffer = if(EnableLB) { Module(new LoopBuffer) } else { Module(new FakeLoopBuffer) } 101 102 val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B) 103 val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B) 104 105 val loopBufPar = loopBuffer.io.loopBufPar 106 val inLoop = WireInit(loopBuffer.io.out.valid) 107 val icacheResp = WireInit(Mux(inLoop, loopBuffer.io.out.bits, io.icacheResp.bits)) 108 109 if4_flush := io.redirect.valid || loopBufPar.LBredirect.valid 110 if3_flush := if4_flush || if4_redirect 111 if2_flush := if3_flush || if3_redirect 112 if1_flush := if2_flush || if2_redirect 113 114 loopBuffer.io.flush := io.redirect.valid 115 116 //********************** IF1 ****************************// 117 val if1_valid = !reset.asBool && GTimer() > 500.U 118 val if1_npc = WireInit(0.U(VAddrBits.W)) 119 val if2_ready = WireInit(false.B) 120 val if1_fire = if1_valid && (if2_ready || if1_flush) && (inLoop || io.icacheReq.ready) 121 122 123 // val if2_newPtr, if3_newPtr, if4_newPtr = Wire(UInt(log2Up(ExtHistoryLength).W)) 124 125 val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory) 126 val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory) 127 val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory)) 128 val final_gh_bypass = WireInit(0.U.asTypeOf(new GlobalHistory)) 129 val flush_final_gh = WireInit(false.B) 130 131 //********************** IF2 ****************************// 132 val if2_valid = RegInit(init = false.B) 133 val if3_ready = WireInit(false.B) 134 val if2_fire = if2_valid && if3_ready && !if2_flush 135 val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire) 136 val if2_snpc = snpc(if2_pc, inLoop) 137 val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_fire) 138 if2_ready := if2_fire || !if2_valid || if2_flush 139 when (if1_fire) { if2_valid := if1_valid } 140 .elsewhen (if2_flush) { if2_valid := false.B } 141 .elsewhen (if2_fire) { if2_valid := false.B } 142 143 val npcGen = new PriorityMuxGenerator[UInt] 144 npcGen.register(true.B, RegNext(if1_npc)) 145 npcGen.register(if2_fire, if2_snpc) 146 val if2_bp = bpu.io.out(0) 147 148 // if taken, bp_redirect should be true 149 // when taken on half RVI, we suppress this redirect signal 150 if2_redirect := if2_fire && if2_bp.taken 151 npcGen.register(if2_redirect, if2_bp.target) 152 153 if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr) 154 155 //********************** IF3 ****************************// 156 val if3_valid = RegInit(init = false.B) 157 val if4_ready = WireInit(false.B) 158 val if3_fire = if3_valid && if4_ready && (inLoop || io.icacheResp.valid) && !if3_flush 159 val if3_pc = RegEnable(if2_pc, if2_fire) 160 val if3_predHist = RegEnable(if2_predHist, enable=if2_fire) 161 if3_ready := if3_fire || !if3_valid || if3_flush 162 when (if3_flush) { if3_valid := false.B } 163 .elsewhen (if2_fire) { if3_valid := true.B } 164 .elsewhen (if3_fire) { if3_valid := false.B } 165 166 val if3_bp = bpu.io.out(1) 167 if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr) 168 169 170 val prevHalfInstrReq = Wire(new PrevHalfInstr) 171 // only valid when if4_fire 172 val hasPrevHalfInstrReq = prevHalfInstrReq.valid 173 174 val if3_prevHalfInstr = RegInit(0.U.asTypeOf(new PrevHalfInstr)) 175 176 // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault 177 val crossPageIPF = WireInit(false.B) 178 179 val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid 180 181 // the previous half of RVI instruction waits until it meets its last half 182 val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && (if3_prevHalfInstr.pc + 2.U) === if3_pc && if3_valid && (inLoop || io.icacheResp.valid) 183 // set to invalid once consumed or redirect from backend 184 val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire 185 val if3_prevHalfFlush = if4_flush 186 when (hasPrevHalfInstrReq) { 187 if3_prevHalfInstr := prevHalfInstrReq 188 }.elsewhen (if3_prevHalfConsumed || if3_prevHalfFlush) { 189 if3_prevHalfInstr.valid := false.B 190 } 191 192 // when bp signal a redirect, we distinguish between taken and not taken 193 // if taken and saveHalfRVI is true, we do not redirect to the target 194 195 def if3_nextValidPCNotEquals(pc: UInt) = !if2_valid || if2_valid && if2_pc =/= pc 196 val if3_prevHalfMetRedirect = if3_pendingPrevHalfInstr && if3_prevHalfInstrMet && if3_prevHalfInstr.taken && if3_nextValidPCNotEquals(if3_prevHalfInstr.target) 197 val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.pc + 2.U) 198 val if3_predTakenRedirect = !if3_pendingPrevHalfInstr && if3_bp.taken && if3_nextValidPCNotEquals(if3_bp.target) 199 val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(snpc(if3_pc, inLoop)) 200 // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr 201 // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B 202 203 if3_redirect := if3_fire && ( 204 // prevHalf is consumed but the next packet is not where it meant to be 205 // we do not handle this condition because of the burden of building a correct GHInfo 206 // prevHalfMetRedirect || 207 // prevHalf does not match if3_pc and the next fetch packet is not snpc 208 if3_prevHalfNotMetRedirect || 209 // pred taken and next fetch packet is not the predicted target 210 if3_predTakenRedirect || 211 // pred not taken and next fetch packet is not snpc 212 if3_predNotTakenRedirect 213 // GHInfo from last pred does not corresponds with this packet 214 // if3_ghInfoNotIdenticalRedirect 215 ) 216 217 val if3_target = WireInit(snpc(if3_pc)) 218 219 /* when (prevHalfMetRedirect) { 220 if1_npc := if3_prevHalfInstr.target 221 }.else */ 222 when (if3_prevHalfNotMetRedirect) { 223 if3_target := if3_prevHalfInstr.pc + 2.U 224 }.elsewhen (if3_predTakenRedirect) { 225 if3_target := if3_bp.target 226 }.elsewhen (if3_predNotTakenRedirect) { 227 if3_target := snpc(if3_pc) 228 } 229 // }.elsewhen (if3_ghInfoNotIdenticalRedirect) { 230 // if3_target := Mux(if3_bp.taken, if3_bp.target, snpc(if3_pc)) 231 // } 232 npcGen.register(if3_redirect, if3_target) 233 234 // when (if3_redirect) { 235 // if1_npc := if3_target 236 // } 237 238 //********************** IF4 ****************************// 239 val if4_pd = RegEnable(pd.io.out, if3_fire) 240 val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.ipf, if3_fire) 241 val if4_acf = RegEnable(icacheResp.acf, if3_fire) 242 val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire) 243 val if4_valid = RegInit(false.B) 244 val if4_fire = if4_valid && io.fetchPacket.ready 245 val if4_pc = RegEnable(if3_pc, if3_fire) 246 // This is the real mask given from icache or loop buffer 247 val if4_mask = RegEnable(icacheResp.mask, if3_fire) 248 val if4_snpc = Mux(inLoop, if4_pc + (PopCount(if4_mask) << 1), snpc(if4_pc)) 249 250 251 val if4_predHist = RegEnable(if3_predHist, enable=if3_fire) 252 // wait until prevHalfInstr written into reg 253 if4_ready := (if4_fire && !hasPrevHalfInstrReq || !if4_valid || if4_flush) && GTimer() > 500.U 254 when (if4_flush) { if4_valid := false.B } 255 .elsewhen (if3_fire) { if4_valid := true.B } 256 .elsewhen (if4_fire) { if4_valid := false.B } 257 258 val if4_bp = Wire(new BranchPrediction) 259 if4_bp := bpu.io.out(2) 260 if4_bp.takens := bpu.io.out(2).takens & if4_mask 261 if4_bp.brMask := bpu.io.out(2).brMask & if4_mask 262 if4_bp.jalMask := bpu.io.out(2).jalMask & if4_mask 263 264 if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr) 265 266 def cal_jal_tgt(inst: UInt, rvc: Bool): UInt = { 267 Mux(rvc, 268 SignExt(Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)), XLEN), 269 SignExt(Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W)), XLEN) 270 ) 271 } 272 val if4_instrs = if4_pd.instrs 273 val if4_jals = if4_bp.jalMask 274 val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => if4_pd.pc(i) + cal_jal_tgt(if4_instrs(i), if4_pd.pd(i).isRVC))) 275 276 (0 until PredictWidth).foreach {i => 277 when (if4_jals(i)) { 278 if4_bp.targets(i) := if4_jal_tgts(i) 279 } 280 } 281 282 // we need this to tell BPU the prediction of prev half 283 // because the prediction is with the start of each inst 284 val if4_prevHalfInstr = RegInit(0.U.asTypeOf(new PrevHalfInstr)) 285 val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid 286 val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && (if4_prevHalfInstr.pc + 2.U) === if4_pc && if4_valid 287 val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire 288 val if4_prevHalfFlush = if4_flush 289 290 val if4_takenPrevHalf = WireInit(if4_prevHalfInstrMet && if4_prevHalfInstr.taken) 291 when (if3_prevHalfConsumed) { 292 if4_prevHalfInstr := if3_prevHalfInstr 293 }.elsewhen (if4_prevHalfConsumed || if4_prevHalfFlush) { 294 if4_prevHalfInstr.valid := false.B 295 } 296 297 prevHalfInstrReq := 0.U.asTypeOf(new PrevHalfInstr) 298 when (if4_fire && if4_bp.saveHalfRVI) { 299 val idx = if4_bp.lastHalfRVIIdx 300 prevHalfInstrReq.valid := true.B 301 // this is result of the last half RVI 302 prevHalfInstrReq.taken := if4_bp.lastHalfRVITaken 303 prevHalfInstrReq.ghInfo := if4_gh 304 prevHalfInstrReq.newPtr := DontCare 305 prevHalfInstrReq.fetchpc := if4_pc 306 prevHalfInstrReq.idx := idx 307 prevHalfInstrReq.pc := if4_pd.pc(idx) 308 prevHalfInstrReq.target := if4_bp.lastHalfRVITarget 309 prevHalfInstrReq.instr := if4_pd.instrs(idx)(15, 0) 310 prevHalfInstrReq.ipf := if4_ipf 311 } 312 313 def if4_nextValidPCNotEquals(pc: UInt) = if3_valid && if3_pc =/= pc || 314 !if3_valid && (if2_valid && if2_pc =/= pc) || 315 !if3_valid && !if2_valid 316 317 val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.pc+2.U) 318 val if4_predTakenRedirect = !hasPrevHalfInstrReq && if4_bp.taken && if4_nextValidPCNotEquals(if4_bp.target) 319 val if4_predNotTakenRedirect = !hasPrevHalfInstrReq && !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc) 320 // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B 321 322 if4_redirect := if4_fire && ( 323 // when if4 has a lastHalfRVI, but the next fetch packet is not snpc 324 if4_prevHalfNextNotMet || 325 // when if4 preds taken, but the pc of next fetch packet is not the target 326 if4_predTakenRedirect || 327 // when if4 preds not taken, but the pc of next fetch packet is not snpc 328 if4_predNotTakenRedirect 329 // GHInfo from last pred does not corresponds with this packet 330 // if4_ghInfoNotIdenticalRedirect 331 ) 332 333 val if4_target = WireInit(if4_snpc) 334 335 when (if4_prevHalfNextNotMet) { 336 if4_target := prevHalfInstrReq.pc+2.U 337 }.elsewhen (if4_predTakenRedirect) { 338 if4_target := if4_bp.target 339 }.elsewhen (if4_predNotTakenRedirect) { 340 if4_target := if4_snpc 341 } 342 // }.elsewhen (if4_ghInfoNotIdenticalRedirect) { 343 // if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc) 344 // } 345 npcGen.register(if4_redirect, if4_target) 346 347 when (if4_fire) { 348 final_gh := if4_predicted_gh 349 } 350 if4_gh := Mux(flush_final_gh, final_gh_bypass, final_gh) 351 if3_gh := Mux(if4_valid && !if4_flush, if4_predicted_gh, if4_gh) 352 if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh) 353 if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh) 354 355 356 357 358 val cfiUpdate = io.cfiUpdateInfo 359 when (cfiUpdate.valid && (cfiUpdate.bits.isMisPred || cfiUpdate.bits.isReplay)) { 360 val b = cfiUpdate.bits 361 val oldGh = b.bpuMeta.hist 362 val sawNTBr = b.bpuMeta.sawNotTakenBranch 363 val isBr = b.pd.isBr 364 val taken = Mux(cfiUpdate.bits.isReplay, b.bpuMeta.predTaken, b.taken) 365 val updatedGh = oldGh.update(sawNTBr, isBr && taken) 366 final_gh := updatedGh 367 final_gh_bypass := updatedGh 368 flush_final_gh := true.B 369 } 370 371 npcGen.register(loopBufPar.LBredirect.valid, loopBufPar.LBredirect.bits) 372 npcGen.register(io.redirect.valid, io.redirect.bits) 373 npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W)) 374 375 if1_npc := npcGen() 376 377 when(inLoop) { 378 io.icacheReq.valid := if4_flush 379 }.otherwise { 380 io.icacheReq.valid := if1_valid && if2_ready 381 } 382 io.icacheResp.ready := if4_ready 383 io.icacheReq.bits.addr := if1_npc 384 385 // when(if4_bp.taken) { 386 // when(if4_bp.saveHalfRVI) { 387 // io.loopBufPar.LBReq := snpc(if4_pc) 388 // }.otherwise { 389 // io.loopBufPar.LBReq := if4_bp.target 390 // } 391 // }.otherwise { 392 // io.loopBufPar.LBReq := snpc(if4_pc) 393 // XSDebug(p"snpc(if4_pc)=${Hexadecimal(snpc(if4_pc))}\n") 394 // } 395 loopBufPar.fetchReq := if3_pc 396 397 io.icacheReq.bits.mask := mask(if1_npc) 398 399 io.icacheFlush := Cat(if3_flush, if2_flush) 400 401 bpu.io.cfiUpdateInfo <> io.cfiUpdateInfo 402 403 // bpu.io.flush := Cat(if4_flush, if3_flush, if2_flush) 404 bpu.io.flush := VecInit(if2_flush, if3_flush, if4_flush) 405 bpu.io.inFire(0) := if1_fire 406 bpu.io.inFire(1) := if2_fire 407 bpu.io.inFire(2) := if3_fire 408 bpu.io.inFire(3) := if4_fire 409 bpu.io.in.pc := if1_npc 410 bpu.io.in.hist := if1_gh.asUInt 411 // bpu.io.in.histPtr := ptr 412 bpu.io.in.inMask := mask(if1_npc) 413 bpu.io.predecode.mask := if4_pd.mask 414 bpu.io.predecode.lastHalf := if4_pd.lastHalf 415 bpu.io.predecode.pd := if4_pd.pd 416 bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet 417 bpu.io.realMask := if4_mask 418 bpu.io.prevHalf := if4_prevHalfInstr 419 420 pd.io.in := icacheResp 421 when(inLoop) { 422 pd.io.in.mask := loopBuffer.io.out.bits.mask // TODO: Maybe this is unnecessary 423 // XSDebug("Fetch from LB\n") 424 // XSDebug(p"pc=${Hexadecimal(io.loopBufPar.LBResp.pc)}\n") 425 // XSDebug(p"data=${Hexadecimal(io.loopBufPar.LBResp.data)}\n") 426 // XSDebug(p"mask=${Hexadecimal(io.loopBufPar.LBResp.mask)}\n") 427 } 428 429 pd.io.prev.valid := if3_prevHalfInstrMet 430 pd.io.prev.bits := if3_prevHalfInstr.instr 431 // if a fetch packet triggers page fault, set the pf instruction to nop 432 when (!if3_prevHalfInstrMet && icacheResp.ipf) { 433 val instrs = Wire(Vec(FetchWidth, UInt(32.W))) 434 (0 until FetchWidth).foreach(i => instrs(i) := ZeroExt("b0010011".U, 32)) // nop 435 pd.io.in.data := instrs.asUInt 436 }.elsewhen (if3_prevHalfInstrMet && (if3_prevHalfInstr.ipf || icacheResp.ipf)) { 437 pd.io.prev.bits := ZeroExt("b0010011".U, 16) 438 val instrs = Wire(Vec(FetchWidth, UInt(32.W))) 439 (0 until FetchWidth).foreach(i => instrs(i) := Cat(ZeroExt("b0010011".U, 16), Fill(16, 0.U(1.W)))) 440 pd.io.in.data := instrs.asUInt 441 442 when (icacheResp.ipf && !if3_prevHalfInstr.ipf) { crossPageIPF := true.B } // higher 16 bits page fault 443 } 444 445 //Performance Counter 446 // if (!env.FPGAPlatform ) { 447 // ExcitingUtils.addSource(io.fetchPacket.fire && !inLoop, "CntFetchFromICache", Perf) 448 // ExcitingUtils.addSource(io.fetchPacket.fire && inLoop, "CntFetchFromLoopBuffer", Perf) 449 // } 450 451 val fetchPacketValid = if4_valid && !io.redirect.valid 452 val fetchPacketWire = Wire(new FetchPacket) 453 454 // io.fetchPacket.valid := if4_valid && !io.redirect.valid 455 fetchPacketWire.instrs := if4_pd.instrs 456 fetchPacketWire.mask := if4_pd.mask & (Fill(PredictWidth, !if4_bp.taken) | (Fill(PredictWidth, 1.U(1.W)) >> (~if4_bp.jmpIdx))) 457 458 loopBufPar.noTakenMask := if4_pd.mask 459 fetchPacketWire.pc := if4_pd.pc 460 (0 until PredictWidth).foreach(i => fetchPacketWire.pnpc(i) := if4_pd.pc(i) + Mux(if4_pd.pd(i).isRVC, 2.U, 4.U)) 461 when (if4_bp.taken) { 462 fetchPacketWire.pnpc(if4_bp.jmpIdx) := if4_bp.target 463 } 464 fetchPacketWire.bpuMeta := bpu.io.bpuMeta 465 (0 until PredictWidth).foreach(i => { 466 val meta = fetchPacketWire.bpuMeta(i) 467 meta.hist := final_gh 468 meta.predHist := if4_predHist.asTypeOf(new GlobalHistory) 469 meta.predTaken := if4_bp.takens(i) 470 }) 471 fetchPacketWire.pd := if4_pd.pd 472 fetchPacketWire.ipf := if4_ipf 473 fetchPacketWire.acf := if4_acf 474 fetchPacketWire.crossPageIPFFix := if4_crossPageIPF 475 476 // predTaken Vec 477 fetchPacketWire.predTaken := if4_bp.taken 478 479 loopBuffer.io.in.bits := fetchPacketWire 480 io.fetchPacket.bits := fetchPacketWire 481 io.fetchPacket.valid := fetchPacketValid 482 loopBuffer.io.in.valid := io.fetchPacket.fire 483 484 // debug info 485 if (IFUDebug) { 486 XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n") 487 XSDebug(io.icacheFlush(0).asBool, "Flush icache stage2...\n") 488 XSDebug(io.icacheFlush(1).asBool, "Flush icache stage3...\n") 489 XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits)}\n") 490 491 XSDebug("[IF1] v=%d fire=%d flush=%d pc=%x mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, mask(if1_npc)) 492 XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc) 493 XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs) 494 XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs) 495 XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", io.icacheReq.valid, io.icacheReq.ready, io.icacheReq.bits.addr) 496 XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt) 497 XSDebug("[IF1][ghr] extHist=%b\n\n", if1_gh.asUInt) 498 499 XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI) 500 if2_gh.debug("if2") 501 502 XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", io.icacheResp.valid, io.icacheResp.ready, io.icacheResp.bits.pc, io.icacheResp.bits.mask) 503 XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI) 504 XSDebug("[IF3][redirect]: v=%d, prevMet=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfMetRedirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect) 505 // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n", 506 // prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr) 507 XSDebug("[IF3][ prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x tgt=%x instr=%x ipf=%d\n", 508 if3_prevHalfInstr.valid, if3_prevHalfInstr.taken, if3_prevHalfInstr.fetchpc, if3_prevHalfInstr.idx, if3_prevHalfInstr.pc, if3_prevHalfInstr.target, if3_prevHalfInstr.instr, if3_prevHalfInstr.ipf) 509 XSDebug("[IF3][if3_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x tgt=%x instr=%x ipf=%d\n\n", 510 if3_prevHalfInstr.valid, if3_prevHalfInstr.taken, if3_prevHalfInstr.fetchpc, if3_prevHalfInstr.idx, if3_prevHalfInstr.pc, if3_prevHalfInstr.target, if3_prevHalfInstr.instr, if3_prevHalfInstr.ipf) 511 if3_gh.debug("if3") 512 513 XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask) 514 XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask) 515 XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI) 516 XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect) 517 XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal! instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx)) 518 XSDebug("[IF4][if4_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x tgt=%x instr=%x ipf=%d\n", 519 if4_prevHalfInstr.valid, if4_prevHalfInstr.taken, if4_prevHalfInstr.fetchpc, if4_prevHalfInstr.idx, if4_prevHalfInstr.pc, if4_prevHalfInstr.target, if4_prevHalfInstr.instr, if4_prevHalfInstr.ipf) 520 if4_gh.debug("if4") 521 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n", 522 io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix) 523 for (i <- 0 until PredictWidth) { 524 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pnpc=%x pd: rvc=%d brType=%b call=%d ret=%d\n", 525 io.fetchPacket.bits.mask(i), 526 io.fetchPacket.bits.instrs(i), 527 io.fetchPacket.bits.pc(i), 528 io.fetchPacket.bits.pnpc(i), 529 io.fetchPacket.bits.pd(i).isRVC, 530 io.fetchPacket.bits.pd(i).brType, 531 io.fetchPacket.bits.pd(i).isCall, 532 io.fetchPacket.bits.pd(i).isRet 533 ) 534 } 535 } 536}