xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 5c5bd416ce761d956348a8e2fbbf268922371d8b)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import device.RAMHelper
6import xiangshan._
7import utils._
8import xiangshan.cache._
9import chisel3.experimental.chiselName
10import freechips.rocketchip.tile.HasLazyRoCC
11import chisel3.ExcitingUtils._
12import xiangshan.backend.ftq.FtqPtr
13import xiangshan.backend.decode.WaitTableParameters
14import system.L1CacheErrorInfo
15
16trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
17  def mmioBusWidth = 64
18  def mmioBusBytes = mmioBusWidth /8
19  def mmioBeats = FetchWidth * 4 * 8 / mmioBusWidth
20  def mmioMask  = VecInit(List.fill(PredictWidth)(true.B)).asUInt
21  def mmioBusAligned(pc :UInt): UInt = align(pc, mmioBusBytes)
22}
23
24trait HasIFUConst extends HasXSParameter {
25  val resetVector = 0x10000000L//TODO: set reset vec
26  def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
27  val groupBytes = 64 // correspond to cache line size
28  val groupOffsetBits = log2Ceil(groupBytes)
29  val groupWidth = groupBytes / instBytes
30  val packetBytes = PredictWidth * instBytes
31  val packetOffsetBits = log2Ceil(packetBytes)
32  def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits)
33  def packetIdx(pc: UInt) = pc(VAddrBits-1, log2Ceil(packetBytes))
34  def groupAligned(pc: UInt)  = align(pc, groupBytes)
35  def packetAligned(pc: UInt) = align(pc, packetBytes)
36  def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0)
37  def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U
38
39  val enableGhistRepair = true
40  val IFUDebug = true
41}
42
43class GlobalHistory extends XSBundle {
44  val predHist = UInt(HistoryLength.W)
45  def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = {
46    val g = Wire(new GlobalHistory)
47    val shifted = takenOnBr || sawNTBr
48    g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist)
49    g
50  }
51
52  final def === (that: GlobalHistory): Bool = {
53    predHist === that.predHist
54  }
55
56  final def =/= (that: GlobalHistory): Bool = !(this === that)
57
58  implicit val name = "IFU"
59  def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n")
60  // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI)
61}
62
63
64class IFUIO extends XSBundle
65{
66  // to ibuffer
67  val fetchPacket = DecoupledIO(new FetchPacket)
68  // from backend
69  val redirect = Flipped(ValidIO(new Redirect))
70  val bp_ctrl = Input(new BPUCtrl)
71  val commitUpdate = Flipped(ValidIO(new FtqEntry))
72  val ftqEnqPtr = Input(new FtqPtr)
73  val ftqLeftOne = Input(Bool())
74  // to backend
75  val toFtq = DecoupledIO(new FtqEntry)
76  // to icache
77  val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp))
78  val fencei = Input(Bool())
79  // from icache
80  val icacheMemAcq = DecoupledIO(new L1plusCacheReq)
81  val l1plusFlush = Output(Bool())
82  val prefetchTrainReq = ValidIO(new IcacheMissReq)
83  val error = new L1CacheErrorInfo
84  // to tlb
85  val sfence = Input(new SfenceBundle)
86  val tlbCsr = Input(new TlbCsrBundle)
87  // from tlb
88  val ptw = new TlbPtwIO
89  // icache uncache
90  val mmio_acquire = DecoupledIO(new InsUncacheReq)
91  val mmio_grant  = Flipped(DecoupledIO(new InsUncacheResp))
92  val mmio_flush = Output(Bool())
93}
94
95class PrevHalfInstr extends XSBundle {
96  val pc = UInt(VAddrBits.W)
97  val npc = UInt(VAddrBits.W)
98  val instr = UInt(16.W)
99  val ipf = Bool()
100}
101
102@chiselName
103class IFU extends XSModule with HasIFUConst with HasCircularQueuePtrHelper with WaitTableParameters
104{
105  val io = IO(new IFUIO)
106  val bpu = BPU(EnableBPU)
107  val icache = Module(new ICache)
108
109  io.ptw <> TLB(
110    in = Seq(icache.io.tlb),
111    sfence = io.sfence,
112    csr = io.tlbCsr,
113    width = 1,
114    isDtlb = false,
115    shouldBlock = true
116  )
117
118  val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B)
119  val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B)
120
121  val icacheResp = icache.io.resp.bits
122
123  if4_flush := io.redirect.valid
124  if3_flush := if4_flush || if4_redirect
125  if2_flush := if3_flush || if3_redirect
126  if1_flush := if2_flush || if2_redirect
127
128  //********************** IF1 ****************************//
129  val if1_valid = !reset.asBool && GTimer() > 500.U
130  val if1_npc = WireInit(0.U(VAddrBits.W))
131  val if2_ready = WireInit(false.B)
132  val if2_valid = RegInit(init = false.B)
133  val if2_allReady = WireInit(if2_ready && icache.io.req.ready && bpu.io.in_ready)
134  val if1_fire = if1_valid &&  if2_allReady
135
136  val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory)
137  val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory)
138  val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory))
139
140  //********************** IF2 ****************************//
141  val if2_allValid = if2_valid && icache.io.tlb.resp.valid
142  val if3_ready = WireInit(false.B)
143  val if2_fire = if2_allValid && if3_ready
144  val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire)
145  val if2_snpc = snpc(if2_pc)
146  val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_fire)
147  if2_ready := if3_ready && icache.io.tlb.resp.valid || !if2_valid
148  when (if1_fire)       { if2_valid := true.B }
149  .elsewhen (if2_flush) { if2_valid := false.B }
150  .elsewhen (if2_fire)  { if2_valid := false.B }
151
152  val npcGen = new PriorityMuxGenerator[UInt]
153  npcGen.register(true.B, RegNext(if1_npc), Some("stallPC"))
154  val if2_bp = bpu.io.out(0)
155
156  // if taken, bp_redirect should be true
157  // when taken on half RVI, we suppress this redirect signal
158
159  npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target"))
160
161  if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr)
162
163  //********************** IF3 ****************************//
164  // if3 should wait for instructions resp to arrive
165  val if3_valid = RegInit(init = false.B)
166  val if4_ready = WireInit(false.B)
167  val if3_allValid = if3_valid && icache.io.resp.valid
168  val if3_fire = if3_allValid && if4_ready
169  val if3_pc = RegEnable(if2_pc, if2_fire)
170  val if3_snpc = RegEnable(if2_snpc, if2_fire)
171  val if3_predHist = RegEnable(if2_predHist, enable=if2_fire)
172  if3_ready := if4_ready && icache.io.resp.valid || !if3_valid
173  when (if3_flush) {
174    if3_valid := false.B
175  }.elsewhen (if2_fire && !if2_flush) {
176    if3_valid := true.B
177  }.elsewhen (if3_fire) {
178    if3_valid := false.B
179  }
180
181  val if3_bp = bpu.io.out(1)
182  if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr)
183
184
185  val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
186  // only valid when if4_fire
187  val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B
188
189  val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
190
191  // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault
192  val crossPageIPF = WireInit(false.B)
193
194  val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B
195
196  // the previous half of RVI instruction waits until it meets its last half
197  val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid
198  // set to invalid once consumed or redirect from backend
199  val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire
200  val if3_prevHalfFlush = if4_flush
201  when (if3_prevHalfFlush) {
202    if3_prevHalfInstr.valid := false.B
203  }.elsewhen (hasPrevHalfInstrReq) {
204    if3_prevHalfInstr.valid := true.B
205  }.elsewhen (if3_prevHalfConsumed) {
206    if3_prevHalfInstr.valid := false.B
207  }
208  when (hasPrevHalfInstrReq) {
209    if3_prevHalfInstr.bits := prevHalfInstrReq.bits
210  }
211  // when bp signal a redirect, we distinguish between taken and not taken
212  // if taken and saveHalfRVI is true, we do not redirect to the target
213
214  class IF3_PC_COMP extends XSModule {
215    val io = IO(new Bundle {
216      val if2_pc = Input(UInt(VAddrBits.W))
217      val pc     = Input(UInt(VAddrBits.W))
218      val if2_valid = Input(Bool())
219      val res = Output(Bool())
220    })
221    io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc
222  }
223  def if3_nextValidPCNotEquals(pc: UInt) = {
224    val comp = Module(new IF3_PC_COMP)
225    comp.io.if2_pc := if2_pc
226    comp.io.pc     := pc
227    comp.io.if2_valid := if2_valid
228    comp.io.res
229  }
230
231  val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc)
232  val if3_predTakenRedirect    = !if3_pendingPrevHalfInstr && if3_bp.taken && if3_nextValidPCNotEquals(if3_bp.target)
233  val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc)
234  // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr
235  // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B
236
237  if3_redirect := if3_valid && (
238                    // prevHalf does not match if3_pc and the next fetch packet is not snpc
239                    if3_prevHalfNotMetRedirect && HasCExtension.B ||
240                    // pred taken and next fetch packet is not the predicted target
241                    if3_predTakenRedirect ||
242                    // pred not taken and next fetch packet is not snpc
243                    if3_predNotTakenRedirect
244                    // GHInfo from last pred does not corresponds with this packet
245                    // if3_ghInfoNotIdenticalRedirect
246                  )
247
248  val if3_target = WireInit(if3_snpc)
249
250  if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc),
251                          (if3_predTakenRedirect      -> if3_bp.target),
252                          (if3_predNotTakenRedirect   -> if3_snpc)))
253
254  npcGen.register(if3_redirect, if3_target, Some("if3_target"))
255
256
257  //********************** IF4 ****************************//
258  val ftqEnqBuf_ready = Wire(Bool())
259  val if4_ftqEnqPtr = Wire(new FtqPtr)
260  val if4_pd = RegEnable(icache.io.pd_out, if3_fire)
261  val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_fire)
262  val if4_acf = RegEnable(icacheResp.acf, if3_fire)
263  val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire)
264  val if4_valid = RegInit(false.B)
265  val if4_fire = if4_valid && io.fetchPacket.ready && ftqEnqBuf_ready
266  val if4_pc = RegEnable(if3_pc, if3_fire)
267  val if4_snpc = RegEnable(if3_snpc, if3_fire)
268  // This is the real mask given from icache
269  val if4_mask = RegEnable(icacheResp.mask, if3_fire)
270
271
272  val if4_predHist = RegEnable(if3_predHist, enable=if3_fire)
273  // wait until prevHalfInstr written into reg
274  if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq && ftqEnqBuf_ready || !if4_valid) && GTimer() > 500.U
275  when (if4_flush) {
276    if4_valid := false.B
277  }.elsewhen (if3_fire && !if3_flush) {
278    if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B)
279  }.elsewhen (if4_fire) {
280    if4_valid := false.B
281  }
282
283  val if4_bp = Wire(new BranchPrediction)
284  if4_bp := bpu.io.out(2)
285
286  if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr)
287
288  def jal_offset(inst: UInt, rvc: Bool): SInt = {
289    Mux(rvc,
290      Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)).asSInt(),
291      Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W)).asSInt()
292    )
293  }
294  def br_offset(inst: UInt, rvc: Bool): SInt = {
295    Mux(rvc,
296      Cat(inst(12), inst(6, 5), inst(2), inst(11, 10), inst(4, 3), 0.U(1.W)).asSInt,
297      Cat(inst(31), inst(7), inst(30, 25), inst(11, 8), 0.U(1.W)).asSInt()
298    )
299  }
300  val if4_instrs = if4_pd.instrs
301  val if4_jals = if4_bp.jalMask
302  val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
303  val if4_brs = if4_bp.brMask
304  val if4_br_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + br_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
305  (0 until PredictWidth).foreach {i =>
306    when (if4_jals(i)) {
307      if4_bp.targets(i) := if4_jal_tgts(i)
308    }.elsewhen (if4_brs(i)) {
309      if4_bp.targets(i) := if4_br_tgts(i)
310    }
311  }
312
313  // we need this to tell BPU the prediction of prev half
314  // because the prediction is with the start of each inst
315  val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
316  val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B
317  val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_valid
318  val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire
319  val if4_prevHalfFlush = if4_flush
320
321  when (if4_prevHalfFlush) {
322    if4_prevHalfInstr.valid := false.B
323  }.elsewhen (if3_prevHalfConsumed) {
324    if4_prevHalfInstr.valid := if3_prevHalfInstr.valid
325  }.elsewhen (if4_prevHalfConsumed) {
326    if4_prevHalfInstr.valid := false.B
327  }
328
329  when (if3_prevHalfConsumed) {
330    if4_prevHalfInstr.bits := if3_prevHalfInstr.bits
331  }
332
333  prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B
334
335  // // this is result of the last half RVI
336  prevHalfInstrReq.bits.pc := if4_pd.pc(PredictWidth-1)
337  prevHalfInstrReq.bits.npc := snpc(if4_pc)
338  prevHalfInstrReq.bits.instr := if4_pd.instrs(PredictWidth-1)(15, 0)
339  prevHalfInstrReq.bits.ipf := if4_ipf
340
341  class IF4_PC_COMP extends XSModule {
342    val io = IO(new Bundle {
343      val if2_pc = Input(UInt(VAddrBits.W))
344      val if3_pc = Input(UInt(VAddrBits.W))
345      val pc     = Input(UInt(VAddrBits.W))
346      val if2_valid = Input(Bool())
347      val if3_valid = Input(Bool())
348      val res = Output(Bool())
349    })
350    io.res := io.if3_valid  && io.if3_pc =/= io.pc ||
351              !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) ||
352              !io.if3_valid && !io.if2_valid
353  }
354  def if4_nextValidPCNotEquals(pc: UInt) = {
355    val comp = Module(new IF4_PC_COMP)
356    comp.io.if2_pc := if2_pc
357    comp.io.if3_pc := if3_pc
358    comp.io.pc     := pc
359    comp.io.if2_valid := if2_valid
360    comp.io.if3_valid := if3_valid
361    comp.io.res
362  }
363
364  val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U)
365  val if4_predTakenRedirect = if4_bp.taken && if4_nextValidPCNotEquals(if4_bp.target)
366  val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc)
367  // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B
368
369  if4_redirect := if4_valid && (
370                    // when if4 has a lastHalfRVI, but the next fetch packet is not snpc
371                    // if4_prevHalfNextNotMet ||
372                    // when if4 preds taken, but the pc of next fetch packet is not the target
373                    if4_predTakenRedirect ||
374                    // when if4 preds not taken, but the pc of next fetch packet is not snpc
375                    if4_predNotTakenRedirect
376                    // GHInfo from last pred does not corresponds with this packet
377                    // if4_ghInfoNotIdenticalRedirect
378                  )
379
380  val if4_target = WireInit(if4_snpc)
381
382  if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
383
384  npcGen.register(if4_redirect, if4_target, Some("if4_target"))
385
386  when (if4_fire) {
387    final_gh := if4_predicted_gh
388  }
389  if4_gh := final_gh
390  if3_gh := Mux(if4_valid, if4_predicted_gh, if4_gh)
391  if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh)
392  if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh)
393
394  // ***************** Ftq enq buffer ********************
395  val toFtqBuf = Wire(new FtqEntry)
396  val ftqEnqBuf = RegEnable(toFtqBuf, enable=if4_fire)
397  val ftqEnqBuf_valid = RegInit(false.B)
398  val ftqLeftOne = WireInit(false.B) // TODO: to be replaced
399  ftqEnqBuf_ready := io.toFtq.ready && !(io.ftqLeftOne && ftqEnqBuf_valid)
400  if4_ftqEnqPtr := Mux(ftqEnqBuf_valid, io.ftqEnqPtr+1.U, io.ftqEnqPtr)
401  when (io.redirect.valid)  { ftqEnqBuf_valid := false.B }
402  .elsewhen (if4_fire)      { ftqEnqBuf_valid := true.B }
403  .elsewhen (io.toFtq.fire) { ftqEnqBuf_valid := false.B }
404
405  io.toFtq.valid := ftqEnqBuf_valid
406  io.toFtq.bits  := ftqEnqBuf
407
408  toFtqBuf := DontCare
409  toFtqBuf.ftqPC    := if4_pc
410  toFtqBuf.lastPacketPC.valid := if4_pendingPrevHalfInstr
411  toFtqBuf.lastPacketPC.bits  := if4_prevHalfInstr.bits.pc
412
413  toFtqBuf.hist     := final_gh
414  toFtqBuf.predHist := if4_predHist.asTypeOf(new GlobalHistory)
415  toFtqBuf.rasSp    := bpu.io.brInfo.rasSp
416  toFtqBuf.rasTop   := bpu.io.brInfo.rasTop
417  toFtqBuf.specCnt  := bpu.io.brInfo.specCnt
418  toFtqBuf.metas    := bpu.io.brInfo.metas
419
420  // For perf counters
421  toFtqBuf.pd    := if4_pd.pd
422
423
424  val if4_jmpIdx = WireInit(if4_bp.jmpIdx)
425  val if4_taken = WireInit(if4_bp.taken)
426  val if4_real_valids = if4_pd.mask &
427    (Fill(PredictWidth, !if4_taken) |
428      (Fill(PredictWidth, 1.U(1.W)) >> (~if4_jmpIdx)))
429
430  val cfiIsCall = if4_pd.pd(if4_jmpIdx).isCall
431  val cfiIsRet  = if4_pd.pd(if4_jmpIdx).isRet
432  val cfiIsRVC  = if4_pd.pd(if4_jmpIdx).isRVC
433  val cfiIsJalr = if4_pd.pd(if4_jmpIdx).isJalr
434  toFtqBuf.cfiIsCall := cfiIsCall
435  toFtqBuf.cfiIsRet  := cfiIsRet
436  toFtqBuf.cfiIsJalr := cfiIsJalr
437  toFtqBuf.cfiIsRVC  := cfiIsRVC
438  toFtqBuf.cfiIndex.valid := if4_taken
439  toFtqBuf.cfiIndex.bits  := if4_jmpIdx
440
441  toFtqBuf.br_mask   := if4_bp.brMask.asTypeOf(Vec(PredictWidth, Bool()))
442  toFtqBuf.rvc_mask  := VecInit(if4_pd.pd.map(_.isRVC))
443  toFtqBuf.valids    := if4_real_valids.asTypeOf(Vec(PredictWidth, Bool()))
444  toFtqBuf.target := Mux(if4_taken, if4_target, if4_snpc)
445
446
447
448  val r = io.redirect
449  val cfiUpdate = io.redirect.bits.cfiUpdate
450  when (r.valid) {
451    val isMisPred = r.bits.level === 0.U
452    val b = cfiUpdate
453    val oldGh = b.hist
454    val sawNTBr = b.sawNotTakenBranch
455    val isBr = b.pd.isBr
456    val taken = Mux(isMisPred, b.taken, b.predTaken)
457    val updatedGh = oldGh.update(sawNTBr, isBr && taken)
458    final_gh := updatedGh
459    if1_gh := updatedGh
460  }
461
462  npcGen.register(io.redirect.valid, io.redirect.bits.cfiUpdate.target, Some("backend_redirect"))
463  npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector"))
464
465  if1_npc := npcGen()
466
467
468  icache.io.req.valid := if1_fire
469  icache.io.resp.ready := if4_ready
470  icache.io.req.bits.addr := if1_npc
471  icache.io.req.bits.mask := mask(if1_npc)
472  icache.io.flush := Cat(if3_flush, if2_flush)
473  icache.io.mem_grant <> io.icacheMemGrant
474  icache.io.fencei := io.fencei
475  icache.io.prev.valid := if3_prevHalfInstrMet
476  icache.io.prev.bits := if3_prevHalfInstr.bits.instr
477  icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf
478  icache.io.prev_pc := if3_prevHalfInstr.bits.pc
479  icache.io.mmio_acquire <> io.mmio_acquire
480  icache.io.mmio_grant <> io.mmio_grant
481  icache.io.mmio_flush <> io.mmio_flush
482  io.icacheMemAcq <> icache.io.mem_acquire
483  io.l1plusFlush := icache.io.l1plusflush
484  io.prefetchTrainReq := icache.io.prefetchTrainReq
485  io.error <> icache.io.error
486
487  bpu.io.ctrl := RegNext(io.bp_ctrl)
488  bpu.io.commit <> io.commitUpdate
489  bpu.io.redirect <> io.redirect
490
491  bpu.io.inFire(0) := if1_fire
492  bpu.io.inFire(1) := if2_fire
493  bpu.io.inFire(2) := if3_fire
494  bpu.io.inFire(3) := if4_fire
495  bpu.io.in.pc := if1_npc
496  bpu.io.in.hist := if1_gh.asUInt
497  bpu.io.in.inMask := mask(if1_npc)
498  bpu.io.predecode.mask := if4_pd.mask
499  bpu.io.predecode.lastHalf := if4_pd.lastHalf
500  bpu.io.predecode.pd := if4_pd.pd
501  bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet
502
503
504  when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) {
505    crossPageIPF := true.B // higher 16 bits page fault
506  }
507
508  val fetchPacketValid = if4_valid && !io.redirect.valid && ftqEnqBuf_ready
509  val fetchPacketWire = Wire(new FetchPacket)
510
511  fetchPacketWire.mask := if4_real_valids
512  //RVC expand
513  val expandedInstrs = Wire(Vec(PredictWidth, UInt(32.W)))
514  for(i <- 0 until PredictWidth){
515      val expander = Module(new RVCExpander)
516      expander.io.in := if4_pd.instrs(i)
517      expandedInstrs(i) := expander.io.out.bits
518  }
519  fetchPacketWire.instrs := expandedInstrs
520
521  fetchPacketWire.pc := if4_pd.pc
522  fetchPacketWire.foldpc := if4_pd.pc.map(i => XORFold(i(VAddrBits-1,1), WaitTableAddrWidth))
523
524  fetchPacketWire.pdmask := if4_pd.mask
525  fetchPacketWire.pd := if4_pd.pd
526  fetchPacketWire.ipf := if4_ipf
527  fetchPacketWire.acf := if4_acf
528  fetchPacketWire.crossPageIPFFix := if4_crossPageIPF
529  fetchPacketWire.ftqPtr := if4_ftqEnqPtr
530
531  // predTaken Vec
532  fetchPacketWire.pred_taken := if4_bp.takens
533
534  io.fetchPacket.bits := fetchPacketWire
535  io.fetchPacket.valid := fetchPacketValid
536
537  if (!env.FPGAPlatform && env.EnablePerfDebug) {
538    val predictor_s3 = RegEnable(Mux(if3_redirect, 1.U(log2Up(4).W), 0.U(log2Up(4).W)), if3_fire)
539    val predictor_s4 = Mux(if4_redirect, 2.U, predictor_s3)
540    val predictor = predictor_s4
541    toFtqBuf.metas.map(_.predictor := predictor)
542
543    toFtqBuf.metas.zipWithIndex.foreach{ case(x,i) =>
544      x.predictor := predictor
545
546      x.ubtbAns := bpu.io.brInfo.metas(i).ubtbAns
547      x.btbAns := bpu.io.brInfo.metas(i).btbAns
548      x.tageAns := bpu.io.brInfo.metas(i).tageAns
549      x.rasAns := bpu.io.brInfo.metas(i).rasAns // Is this right?
550      x.loopAns := bpu.io.brInfo.metas(i).loopAns
551    }
552  }
553
554  // TODO: perfs
555  // frontend redirect from each stage
556  XSPerfAccumulate("if2_redirect", if2_valid && if2_bp.taken && !if2_flush)
557  XSPerfAccumulate("if2_redirect_fired", if2_fire && if2_bp.taken && !if2_flush)
558  XSPerfAccumulate("if3_redirect", if3_valid && if3_redirect && !if3_flush)
559  XSPerfAccumulate("if3_redirect_fired", if3_fire && if3_redirect && !if3_flush)
560  XSPerfAccumulate("if4_redirect", if4_valid && if4_redirect && !if4_flush)
561  XSPerfAccumulate("if4_redirect_fired", if4_fire && if4_redirect && !if4_flush)
562
563  XSPerfAccumulate("if1_total_stall", !if2_allReady && if1_valid)
564  XSPerfAccumulate("if1_stall_from_icache_req", !icache.io.req.ready && if1_valid)
565  XSPerfAccumulate("if1_stall_from_if2", !if2_ready && if1_valid)
566  XSPerfAccumulate("if1_stall_from_bpu", !bpu.io.in_ready && if1_valid)
567  XSPerfAccumulate("itlb_stall", if2_valid && if3_ready && !icache.io.tlb.resp.valid)
568  XSPerfAccumulate("icache_resp_stall", if3_valid && if4_ready && !icache.io.resp.valid)
569  XSPerfAccumulate("if4_stall", if4_valid && !if4_fire)
570  XSPerfAccumulate("if4_stall_ibuffer", if4_valid && !io.fetchPacket.ready && ftqEnqBuf_ready)
571  XSPerfAccumulate("if4_stall_ftq", if4_valid && io.fetchPacket.ready && !ftqEnqBuf_ready)
572
573  XSPerfAccumulate("if3_prevHalfConsumed", if3_prevHalfConsumed)
574  XSPerfAccumulate("if4_prevHalfConsumed", if4_prevHalfConsumed)
575
576
577  // debug info
578  if (IFUDebug) {
579    XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
580    XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n")
581    XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n")
582    XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits.cfiUpdate.target)}\n")
583
584    XSDebug("[IF1] v=%d      fire=%d             flush=%d pc=%x mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, mask(if1_npc))
585    XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc)
586    XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs)
587    XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs)
588    XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr)
589    XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt)
590
591    XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI)
592    if2_gh.debug("if2")
593
594    XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask)
595    XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI)
596    XSDebug("[IF3][redirect]: v=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect)
597    // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n",
598    //   prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr)
599    XSDebug("[IF3][if3_prevHalfInstr] v=%d pc=%x npc=%x  instr=%x ipf=%d\n\n",
600    if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf)
601    if3_gh.debug("if3")
602
603    XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask)
604    XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask)
605    XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI)
606    XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect)
607    XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal!  instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx))
608    XSDebug("[IF4][ prevHalfInstrReq] v=%d pc=%x npc=%x instr=%x ipf=%d\n",
609      prevHalfInstrReq.valid, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf)
610    XSDebug("[IF4][if4_prevHalfInstr] v=%d pc=%x npc=%x instr=%x ipf=%d\n",
611      if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf)
612    if4_gh.debug("if4")
613    XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n",
614      io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix)
615    for (i <- 0 until PredictWidth) {
616      XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pd: rvc=%d brType=%b call=%d ret=%d\n",
617        io.fetchPacket.bits.mask(i),
618        io.fetchPacket.bits.instrs(i),
619        io.fetchPacket.bits.pc(i),
620        io.fetchPacket.bits.pd(i).isRVC,
621        io.fetchPacket.bits.pd(i).brType,
622        io.fetchPacket.bits.pd(i).isCall,
623        io.fetchPacket.bits.pd(i).isRet
624      )
625    }
626    val b = ftqEnqBuf
627    XSDebug("[FtqEnqBuf] v=%d r=%d pc=%x cfiIndex(%d)=%d cfiIsCall=%d cfiIsRet=%d cfiIsJalr=%d cfiIsRVC=%d\n",
628      ftqEnqBuf_valid, ftqEnqBuf_ready, b.ftqPC, b.cfiIndex.valid, b.cfiIndex.bits, b.cfiIsCall, b.cfiIsRet, b.cfiIsJalr, b.cfiIsRVC)
629    XSDebug("[FtqEnqBuf] valids=%b br_mask=%b rvc_mask=%b hist=%x predHist=%x rasSp=%d rasTopAddr=%x rasTopCtr=%d\n",
630      b.valids.asUInt, b.br_mask.asUInt, b.rvc_mask.asUInt, b.hist.asUInt, b.predHist.asUInt, b.rasSp, b.rasTop.retAddr, b.rasTop.ctr)
631    XSDebug("[ToFTQ] v=%d r=%d leftOne=%d ptr=%d\n", io.toFtq.valid, io.toFtq.ready, io.ftqLeftOne, io.ftqEnqPtr.value)
632  }
633
634}
635