xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 576af497d9918e5dd5a64304f2a7039aa2e3f565)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import device.RAMHelper
6import xiangshan._
7import utils._
8import xiangshan.cache._
9import chisel3.experimental.chiselName
10import freechips.rocketchip.tile.HasLazyRoCC
11
12trait HasIFUConst extends HasXSParameter {
13  val resetVector = 0x80000000L//TODO: set reset vec
14  def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
15  val instBytes = if (HasCExtension) 2 else 4
16  val instOffsetBits = log2Ceil(instBytes)
17  val groupBytes = 64 // correspond to cache line size
18  val groupOffsetBits = log2Ceil(groupBytes)
19  val groupWidth = groupBytes / instBytes
20  val packetBytes = PredictWidth * instBytes
21  val packetOffsetBits = log2Ceil(packetBytes)
22  def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits)
23  def packetIdx(pc: UInt) = pc(VAddrBits-1, log2Ceil(packetBytes))
24  def groupAligned(pc: UInt)  = align(pc, groupBytes)
25  def packetAligned(pc: UInt) = align(pc, packetBytes)
26  def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0)
27  def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U
28
29  val enableGhistRepair = true
30  val IFUDebug = true
31}
32
33class GlobalHistory extends XSBundle {
34  val predHist = UInt(HistoryLength.W)
35  // val sawNTBr = Bool()
36  // val takenOnBr = Bool()
37  // val saveHalfRVI = Bool()
38  // def shifted = takenOnBr || sawNTBr
39  // def newPtr(ptr: UInt = nowPtr): UInt = Mux(shifted, ptr - 1.U, ptr)
40  def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = {
41    val g = Wire(new GlobalHistory)
42    val shifted = takenOnBr || sawNTBr
43    g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist)
44    g
45  }
46
47  final def === (that: GlobalHistory): Bool = {
48    predHist === that.predHist
49  }
50
51  final def =/= (that: GlobalHistory): Bool = !(this === that)
52
53  implicit val name = "IFU"
54  def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n")
55  // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI)
56}
57
58
59class IFUIO extends XSBundle
60{
61  // to ibuffer
62  val fetchPacket = DecoupledIO(new FetchPacket)
63  // from backend
64  val redirect = Flipped(ValidIO(UInt(VAddrBits.W)))
65  val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo))
66  // to icache
67  val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp))
68  val fencei = Input(Bool())
69  // from icache
70  val icacheMemAcq = DecoupledIO(new L1plusCacheReq)
71  val l1plusFlush = Output(Bool())
72  // to tlb
73  val sfence = Input(new SfenceBundle)
74  val tlbCsr = Input(new TlbCsrBundle)
75  // from tlb
76  val ptw = new TlbPtwIO
77}
78
79class PrevHalfInstr extends XSBundle {
80  val taken = Bool()
81  val ghInfo = new GlobalHistory()
82  val fetchpc = UInt(VAddrBits.W) // only for debug
83  val idx = UInt(VAddrBits.W) // only for debug
84  val pc = UInt(VAddrBits.W)
85  val npc = UInt(VAddrBits.W)
86  val target = UInt(VAddrBits.W)
87  val instr = UInt(16.W)
88  val ipf = Bool()
89  val meta = new BpuMeta
90  // val newPtr = UInt(log2Up(ExtHistoryLength).W)
91}
92
93@chiselName
94class IFU extends XSModule with HasIFUConst
95{
96  val io = IO(new IFUIO)
97  val bpu = BPU(EnableBPU)
98  val icache = Module(new ICache)
99
100  io.ptw <> TLB(
101    in = Seq(icache.io.tlb),
102    sfence = io.sfence,
103    csr = io.tlbCsr,
104    width = 1,
105    isDtlb = false,
106    shouldBlock = true
107  )
108
109  val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B)
110  val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B)
111
112  val icacheResp = icache.io.resp.bits
113
114  if4_flush := io.redirect.valid
115  if3_flush := if4_flush || if4_redirect
116  if2_flush := if3_flush || if3_redirect
117  if1_flush := if2_flush || if2_redirect
118
119  //********************** IF1 ****************************//
120  val if1_valid = !reset.asBool && GTimer() > 500.U
121  val if1_npc = WireInit(0.U(VAddrBits.W))
122  val if2_ready = WireInit(false.B)
123  val if2_allReady = WireInit(if2_ready && icache.io.req.ready)
124  val if1_fire = if1_valid && (if2_allReady || if2_flush)
125
126
127  // val if2_newPtr, if3_newPtr, if4_newPtr = Wire(UInt(log2Up(ExtHistoryLength).W))
128
129  val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory)
130  val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory)
131  val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory))
132  val final_gh_bypass = WireInit(0.U.asTypeOf(new GlobalHistory))
133  val flush_final_gh = WireInit(false.B)
134
135  //********************** IF2 ****************************//
136  val if2_valid = RegInit(init = false.B)
137  val if2_allValid = if2_valid && icache.io.tlb.resp.valid
138  val if3_ready = WireInit(false.B)
139  val if2_fire = if2_allValid && if3_ready
140  val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire)
141  val if2_snpc = snpc(if2_pc)
142  val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_fire)
143  if2_ready := if3_ready && icache.io.tlb.resp.valid || !if2_valid
144  when (if1_fire)       { if2_valid := true.B }
145  .elsewhen (if2_flush) { if2_valid := false.B }
146  .elsewhen (if2_fire)  { if2_valid := false.B }
147
148  val npcGen = new PriorityMuxGenerator[UInt]
149  npcGen.register(true.B, RegNext(if1_npc), Some("stallPC"))
150  // npcGen.register(if2_fire, if2_snpc, Some("if2_snpc"))
151  val if2_bp = bpu.io.out(0)
152
153  // if taken, bp_redirect should be true
154  // when taken on half RVI, we suppress this redirect signal
155  // if2_redirect := if2_valid
156  npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target"))
157
158  if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr)
159
160  //********************** IF3 ****************************//
161  // if3 should wait for instructions resp to arrive
162  val if3_valid = RegInit(init = false.B)
163  val if4_ready = WireInit(false.B)
164  val if3_allValid = if3_valid && icache.io.resp.valid
165  val if3_fire = if3_allValid && if4_ready
166  val if3_pc = RegEnable(if2_pc, if2_fire)
167  val if3_snpc = RegEnable(if2_snpc, if2_fire)
168  val if3_predHist = RegEnable(if2_predHist, enable=if2_fire)
169  if3_ready := if4_ready && icache.io.resp.valid || !if3_valid
170  when (if3_flush) {
171    if3_valid := false.B
172  }.elsewhen (if2_fire && !if2_flush) {
173    if3_valid := true.B
174  }.elsewhen (if3_fire) {
175    if3_valid := false.B
176  }
177
178  val if3_bp = bpu.io.out(1)
179  if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr)
180
181
182  val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
183  // only valid when if4_fire
184  val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B
185
186  val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
187
188  // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault
189  val crossPageIPF = WireInit(false.B)
190
191  val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B
192
193  // the previous half of RVI instruction waits until it meets its last half
194  val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid
195  // set to invalid once consumed or redirect from backend
196  val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_fire
197  val if3_prevHalfFlush = if4_flush
198  when (if3_prevHalfFlush) {
199    if3_prevHalfInstr.valid := false.B
200  }.elsewhen (hasPrevHalfInstrReq) {
201    if3_prevHalfInstr.valid := true.B
202  }.elsewhen (if3_prevHalfConsumed) {
203    if3_prevHalfInstr.valid := false.B
204  }
205  when (hasPrevHalfInstrReq) {
206    if3_prevHalfInstr.bits := prevHalfInstrReq.bits
207  }
208  // when bp signal a redirect, we distinguish between taken and not taken
209  // if taken and saveHalfRVI is true, we do not redirect to the target
210
211  class IF3_PC_COMP extends XSModule {
212    val io = IO(new Bundle {
213      val if2_pc = Input(UInt(VAddrBits.W))
214      val pc     = Input(UInt(VAddrBits.W))
215      val if2_valid = Input(Bool())
216      val res = Output(Bool())
217    })
218    io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc
219  }
220  def if3_nextValidPCNotEquals(pc: UInt) = {
221    val comp = Module(new IF3_PC_COMP)
222    comp.io.if2_pc := if2_pc
223    comp.io.pc     := pc
224    comp.io.if2_valid := if2_valid
225    comp.io.res
226  }
227
228  val if3_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => !if3_pendingPrevHalfInstr && if3_bp.realTakens(i) && if3_nextValidPCNotEquals(if3_bp.targets(i))))
229  val if3_prevHalfMetRedirect    = if3_pendingPrevHalfInstr && if3_prevHalfInstrMet && if3_prevHalfInstr.bits.taken && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.target)
230  val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc)
231  val if3_predTakenRedirect    = ParallelOR(if3_predTakenRedirectVec)
232  val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc)
233  // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr
234  // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B
235
236  if3_redirect := if3_valid && (
237                    // prevHalf is consumed but the next packet is not where it meant to be
238                    // we do not handle this condition because of the burden of building a correct GHInfo
239                    // prevHalfMetRedirect ||
240                    // prevHalf does not match if3_pc and the next fetch packet is not snpc
241                    if3_prevHalfNotMetRedirect && HasCExtension.B ||
242                    // pred taken and next fetch packet is not the predicted target
243                    if3_predTakenRedirect ||
244                    // pred not taken and next fetch packet is not snpc
245                    if3_predNotTakenRedirect
246                    // GHInfo from last pred does not corresponds with this packet
247                    // if3_ghInfoNotIdenticalRedirect
248                  )
249
250  val if3_target = WireInit(if3_snpc)
251
252  /* when (prevHalfMetRedirect) {
253    if1_npc := if3_prevHalfInstr.target
254  }.else */
255  if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc),
256                          (if3_predTakenRedirect      -> if3_bp.target),
257                          (if3_predNotTakenRedirect   -> if3_snpc)))
258  // }.elsewhen (if3_ghInfoNotIdenticalRedirect) {
259  //   if3_target := Mux(if3_bp.taken, if3_bp.target, snpc(if3_pc))
260  // }
261  npcGen.register(if3_redirect, if3_target, Some("if3_target"))
262
263  // when (if3_redirect) {
264  //   if1_npc := if3_target
265  // }
266
267  //********************** IF4 ****************************//
268  val if4_pd = RegEnable(icache.io.pd_out, if3_fire)
269  val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_fire)
270  val if4_acf = RegEnable(icacheResp.acf, if3_fire)
271  val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire)
272  val if4_valid = RegInit(false.B)
273  val if4_fire = if4_valid && io.fetchPacket.ready
274  val if4_pc = RegEnable(if3_pc, if3_fire)
275  val if4_snpc = RegEnable(if3_snpc, if3_fire)
276  // This is the real mask given from icache
277  val if4_mask = RegEnable(icacheResp.mask, if3_fire)
278
279
280  val if4_predHist = RegEnable(if3_predHist, enable=if3_fire)
281  // wait until prevHalfInstr written into reg
282  if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq || !if4_valid) && GTimer() > 500.U
283  when (if4_flush) {
284    if4_valid := false.B
285  }.elsewhen (if3_fire && !if3_flush) {
286    if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B)
287  }.elsewhen (if4_fire) {
288    if4_valid := false.B
289  }
290
291  val if4_bp = Wire(new BranchPrediction)
292  if4_bp := bpu.io.out(2)
293
294  if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr)
295
296  def jal_offset(inst: UInt, rvc: Bool): SInt = {
297    Mux(rvc,
298      Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)),
299      Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W))
300    ).asSInt()
301  }
302  val if4_instrs = if4_pd.instrs
303  val if4_jals = if4_bp.jalMask
304  val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
305
306  (0 until PredictWidth).foreach {i =>
307    when (if4_jals(i)) {
308      if4_bp.targets(i) := if4_jal_tgts(i)
309    }
310  }
311
312  // we need this to tell BPU the prediction of prev half
313  // because the prediction is with the start of each inst
314  val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
315  val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B
316  val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_prevHalfInstr.bits.npc === if4_pc && if4_valid
317  val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire
318  val if4_prevHalfFlush = if4_flush
319
320  val if4_takenPrevHalf = WireInit(if4_prevHalfInstrMet && if4_prevHalfInstr.bits.taken)
321  when (if4_prevHalfFlush) {
322    if4_prevHalfInstr.valid := false.B
323  }.elsewhen (if3_prevHalfConsumed) {
324    if4_prevHalfInstr.valid := if3_prevHalfInstr.valid
325  }.elsewhen (if4_prevHalfConsumed) {
326    if4_prevHalfInstr.valid := false.B
327  }
328
329  when (if3_prevHalfConsumed) {
330    if4_prevHalfInstr.bits := if3_prevHalfInstr.bits
331  }
332
333  prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B
334  val idx = if4_bp.lastHalfRVIIdx
335
336  // // this is result of the last half RVI
337  prevHalfInstrReq.bits.taken := if4_bp.lastHalfRVITaken
338  prevHalfInstrReq.bits.ghInfo := if4_gh
339  prevHalfInstrReq.bits.fetchpc := if4_pc
340  prevHalfInstrReq.bits.idx := idx
341  prevHalfInstrReq.bits.pc := if4_pd.pc(idx)
342  prevHalfInstrReq.bits.npc := if4_pd.pc(idx) + 2.U
343  prevHalfInstrReq.bits.target := if4_bp.lastHalfRVITarget
344  prevHalfInstrReq.bits.instr := if4_pd.instrs(idx)(15, 0)
345  prevHalfInstrReq.bits.ipf := if4_ipf
346  prevHalfInstrReq.bits.meta := bpu.io.bpuMeta(idx)
347
348  class IF4_PC_COMP extends XSModule {
349    val io = IO(new Bundle {
350      val if2_pc = Input(UInt(VAddrBits.W))
351      val if3_pc = Input(UInt(VAddrBits.W))
352      val pc     = Input(UInt(VAddrBits.W))
353      val if2_valid = Input(Bool())
354      val if3_valid = Input(Bool())
355      val res = Output(Bool())
356    })
357    io.res := io.if3_valid  && io.if3_pc =/= io.pc ||
358              !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) ||
359              !io.if3_valid && !io.if2_valid
360  }
361  def if4_nextValidPCNotEquals(pc: UInt) = {
362    val comp = Module(new IF4_PC_COMP)
363    comp.io.if2_pc := if2_pc
364    comp.io.if3_pc := if3_pc
365    comp.io.pc     := pc
366    comp.io.if2_valid := if2_valid
367    comp.io.if3_valid := if3_valid
368    comp.io.res
369  }
370
371  val if4_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => if4_bp.realTakens(i) && if4_nextValidPCNotEquals(if4_bp.targets(i))))
372
373  val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U)
374  val if4_predTakenRedirect = ParallelORR(if4_predTakenRedirectVec)
375  val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc)
376  // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B
377
378  if4_redirect := if4_valid && (
379                    // when if4 has a lastHalfRVI, but the next fetch packet is not snpc
380                    // if4_prevHalfNextNotMet ||
381                    // when if4 preds taken, but the pc of next fetch packet is not the target
382                    if4_predTakenRedirect ||
383                    // when if4 preds not taken, but the pc of next fetch packet is not snpc
384                    if4_predNotTakenRedirect
385                    // GHInfo from last pred does not corresponds with this packet
386                    // if4_ghInfoNotIdenticalRedirect
387                  )
388
389  val if4_target = WireInit(if4_snpc)
390
391  // when (if4_prevHalfNextNotMet) {
392  //   if4_target := prevHalfInstrReq.pc+2.U
393  // }.else
394  if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
395  // when (if4_predTakenRedirect) {
396  //   if4_target := if4_bp.target
397  // }.elsewhen (if4_predNotTakenRedirect) {
398  //   if4_target := if4_snpc
399  // }
400  // }.elsewhen (if4_ghInfoNotIdenticalRedirect) {
401  //   if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
402  // }
403  npcGen.register(if4_redirect, if4_target, Some("if4_target"))
404
405  when (if4_fire) {
406    final_gh := if4_predicted_gh
407  }
408  if4_gh := Mux(flush_final_gh, final_gh_bypass, final_gh)
409  if3_gh := Mux(if4_valid && !if4_flush, if4_predicted_gh, if4_gh)
410  if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh)
411  if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh)
412
413
414
415
416  val cfiUpdate = io.cfiUpdateInfo
417  when (cfiUpdate.valid && (cfiUpdate.bits.isMisPred || cfiUpdate.bits.isReplay)) {
418    val b = cfiUpdate.bits
419    val oldGh = b.bpuMeta.hist
420    val sawNTBr = b.bpuMeta.sawNotTakenBranch
421    val isBr = b.pd.isBr
422    val taken = Mux(cfiUpdate.bits.isReplay, b.bpuMeta.predTaken, b.taken)
423    val updatedGh = oldGh.update(sawNTBr, isBr && taken)
424    final_gh := updatedGh
425    final_gh_bypass := updatedGh
426    flush_final_gh := true.B
427  }
428
429  npcGen.register(io.redirect.valid, io.redirect.bits, Some("backend_redirect"))
430  npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector"))
431
432  if1_npc := npcGen()
433
434
435  icache.io.req.valid := if1_valid && (if2_ready || if2_flush)
436  icache.io.resp.ready := if4_ready
437  icache.io.req.bits.addr := if1_npc
438  icache.io.req.bits.mask := mask(if1_npc)
439  icache.io.flush := Cat(if3_flush, if2_flush)
440  icache.io.mem_grant <> io.icacheMemGrant
441  icache.io.fencei := io.fencei
442  icache.io.prev.valid := if3_prevHalfInstrMet
443  icache.io.prev.bits := if3_prevHalfInstr.bits.instr
444  icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf
445  icache.io.prev_pc := if3_prevHalfInstr.bits.pc
446  io.icacheMemAcq <> icache.io.mem_acquire
447  io.l1plusFlush := icache.io.l1plusflush
448
449  bpu.io.cfiUpdateInfo <> io.cfiUpdateInfo
450
451  // bpu.io.flush := Cat(if4_flush, if3_flush, if2_flush)
452  bpu.io.flush := VecInit(if2_flush, if3_flush, if4_flush)
453  bpu.io.inFire(0) := if1_fire
454  bpu.io.inFire(1) := if2_fire
455  bpu.io.inFire(2) := if3_fire
456  bpu.io.inFire(3) := if4_fire
457  bpu.io.in.pc := if1_npc
458  bpu.io.in.hist := if1_gh.asUInt
459  // bpu.io.in.histPtr := ptr
460  bpu.io.in.inMask := mask(if1_npc)
461  bpu.io.predecode.mask := if4_pd.mask
462  bpu.io.predecode.lastHalf := if4_pd.lastHalf
463  bpu.io.predecode.pd := if4_pd.pd
464  bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet
465  bpu.io.realMask := if4_mask
466  bpu.io.prevHalf := if4_prevHalfInstr
467
468
469  when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) {
470    crossPageIPF := true.B // higher 16 bits page fault
471  }
472
473  val fetchPacketValid = if4_valid && !io.redirect.valid
474  val fetchPacketWire = Wire(new FetchPacket)
475
476  // io.fetchPacket.valid := if4_valid && !io.redirect.valid
477  fetchPacketWire.instrs := if4_pd.instrs
478  fetchPacketWire.mask := if4_pd.mask & (Fill(PredictWidth, !if4_bp.taken) | (Fill(PredictWidth, 1.U(1.W)) >> (~if4_bp.jmpIdx)))
479  fetchPacketWire.pdmask := if4_pd.mask
480
481  fetchPacketWire.pc := if4_pd.pc
482  (0 until PredictWidth).foreach(i => fetchPacketWire.pnpc(i) := if4_pd.pc(i) + Mux(if4_pd.pd(i).isRVC, 2.U, 4.U))
483  when (if4_bp.taken) {
484    fetchPacketWire.pnpc(if4_bp.jmpIdx) := if4_bp.target
485  }
486  fetchPacketWire.bpuMeta := bpu.io.bpuMeta
487  // save it for update
488  when (if4_pendingPrevHalfInstr) {
489    fetchPacketWire.bpuMeta(0) := if4_prevHalfInstr.bits.meta
490  }
491  (0 until PredictWidth).foreach(i => {
492    val meta = fetchPacketWire.bpuMeta(i)
493    meta.hist := final_gh
494    meta.predHist := if4_predHist.asTypeOf(new GlobalHistory)
495    meta.predTaken := if4_bp.takens(i)
496  })
497  fetchPacketWire.pd := if4_pd.pd
498  fetchPacketWire.ipf := if4_ipf
499  fetchPacketWire.acf := if4_acf
500  fetchPacketWire.crossPageIPFFix := if4_crossPageIPF
501
502  // predTaken Vec
503  fetchPacketWire.predTaken := if4_bp.taken
504
505  io.fetchPacket.bits := fetchPacketWire
506  io.fetchPacket.valid := fetchPacketValid
507
508  // debug info
509  if (IFUDebug) {
510    XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
511    XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n")
512    XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n")
513    XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits)}\n")
514
515    XSDebug("[IF1] v=%d     fire=%d            flush=%d pc=%x mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, mask(if1_npc))
516    XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_snpc)
517    XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs)
518    XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs)
519    XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr)
520    XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt)
521    XSDebug("[IF1][ghr] extHist=%b\n\n", if1_gh.asUInt)
522
523    XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI)
524    if2_gh.debug("if2")
525
526    XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask)
527    XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI)
528    XSDebug("[IF3][redirect]: v=%d, prevMet=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfMetRedirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect)
529    // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n",
530    //   prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr)
531    XSDebug("[IF3][if3_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n\n",
532    if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.taken, if3_prevHalfInstr.bits.fetchpc, if3_prevHalfInstr.bits.idx, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.target, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf)
533    if3_gh.debug("if3")
534
535    XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask)
536    XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask)
537    XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI)
538    XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect)
539    XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal!  instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx))
540    XSDebug("[IF4][ prevHalfInstrReq] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n",
541      prevHalfInstrReq.valid, prevHalfInstrReq.bits.taken, prevHalfInstrReq.bits.fetchpc, prevHalfInstrReq.bits.idx, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.target, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf)
542    XSDebug("[IF4][if4_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n",
543      if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.taken, if4_prevHalfInstr.bits.fetchpc, if4_prevHalfInstr.bits.idx, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.target, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf)
544    if4_gh.debug("if4")
545    XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n",
546      io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix)
547    for (i <- 0 until PredictWidth) {
548      XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pnpc=%x pd: rvc=%d brType=%b call=%d ret=%d\n",
549        io.fetchPacket.bits.mask(i),
550        io.fetchPacket.bits.instrs(i),
551        io.fetchPacket.bits.pc(i),
552        io.fetchPacket.bits.pnpc(i),
553        io.fetchPacket.bits.pd(i).isRVC,
554        io.fetchPacket.bits.pd(i).brType,
555        io.fetchPacket.bits.pd(i).isCall,
556        io.fetchPacket.bits.pd(i).isRet
557      )
558    }
559  }
560}