xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 51532d8bd65c0af15e348a3ee83f1f886dde98ff)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.rocket.RVCDecoder
23import xiangshan._
24import xiangshan.cache.mmu._
25import xiangshan.frontend.icache._
26import utils._
27import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
28import huancun.utils.ChiselDB
29
30trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
31  def mmioBusWidth = 64
32  def mmioBusBytes = mmioBusWidth / 8
33  def maxInstrLen = 32
34}
35
36trait HasIFUConst extends HasXSParameter{
37  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
38  def fetchQueueSize = 2
39
40  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
41    val byteOffset = pc - start
42    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
43  }
44}
45
46class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
47  val pdWb = Valid(new PredecodeWritebackBundle)
48}
49
50class FtqInterface(implicit p: Parameters) extends XSBundle {
51  val fromFtq = Flipped(new FtqToIfuIO)
52  val toFtq   = new IfuToFtqIO
53}
54
55class UncacheInterface(implicit p: Parameters) extends XSBundle {
56  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
57  val toUncache   = DecoupledIO( new InsUncacheReq )
58}
59class NewIFUIO(implicit p: Parameters) extends XSBundle {
60  val ftqInter        = new FtqInterface
61  val icacheInter     = Vec(2, Flipped(new ICacheMainPipeBundle))
62  val icacheStop      = Output(Bool())
63  val icachePerfInfo  = Input(new ICachePerfInfo)
64  val toIbuffer       = Decoupled(new FetchToIBuffer)
65  val uncacheInter   =  new UncacheInterface
66  val frontendTrigger = Flipped(new FrontendTdataDistributeIO)
67  val csrTriggerEnable = Input(Vec(4, Bool()))
68  val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
69  val iTLBInter       = new TlbRequestIO
70  val pmp             =   new ICachePMPBundle
71}
72
73// record the situation in which fallThruAddr falls into
74// the middle of an RVI inst
75class LastHalfInfo(implicit p: Parameters) extends XSBundle {
76  val valid = Bool()
77  val middlePC = UInt(VAddrBits.W)
78  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
79}
80
81class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
82  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
83  val frontendTrigger     = new FrontendTdataDistributeIO
84  val csrTriggerEnable    = Vec(4, Bool())
85  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
86}
87
88
89class IfuToPredChecker(implicit p: Parameters) extends XSBundle {
90  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
91  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
92  val target        = UInt(VAddrBits.W)
93  val instrRange    = Vec(PredictWidth, Bool())
94  val instrValid    = Vec(PredictWidth, Bool())
95  val pds           = Vec(PredictWidth, new PreDecodeInfo)
96  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
97}
98
99class FetchToIBufferDB extends Bundle {
100  val start_addr = UInt(39.W)
101  val instr_count = UInt(32.W)
102  val exception = Bool()
103  val is_cache_hit = Bool()
104}
105
106class IfuWbToFtqDB extends Bundle {
107  val start_addr = UInt(39.W)
108  val is_miss_pred = Bool()
109  val miss_pred_offset = UInt(32.W)
110  val checkJalFault = Bool()
111  val checkRetFault = Bool()
112  val checkTargetFault = Bool()
113  val checkNotCFIFault = Bool()
114  val checkInvalidTaken = Bool()
115}
116
117class NewIFU(implicit p: Parameters) extends XSModule
118  with HasICacheParameters
119  with HasIFUConst
120  with HasPdConst
121  with HasCircularQueuePtrHelper
122  with HasPerfEvents
123{
124  val io = IO(new NewIFUIO)
125  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
126  val (toICache, fromICache) = (VecInit(io.icacheInter.map(_.req)), VecInit(io.icacheInter.map(_.resp)))
127  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
128
129  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
130
131  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
132
133  class TlbExept(implicit p: Parameters) extends XSBundle{
134    val pageFault = Bool()
135    val accessFault = Bool()
136    val mmio = Bool()
137  }
138
139  val preDecoder      = Module(new PreDecode)
140  val predChecker     = Module(new PredChecker)
141  val frontendTrigger = Module(new FrontendTrigger)
142  val (preDecoderIn, preDecoderOut)   = (preDecoder.io.in, preDecoder.io.out)
143  val (checkerIn, checkerOut)         = (predChecker.io.in, predChecker.io.out)
144
145  io.iTLBInter.resp.ready := true.B
146
147  /**
148    ******************************************************************************
149    * IFU Stage 0
150    * - send cacheline fetch request to ICacheMainPipe
151    ******************************************************************************
152    */
153
154  val f0_valid                             = fromFtq.req.valid
155  val f0_ftq_req                           = fromFtq.req.bits
156  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
157  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
158  val f0_fire                              = fromFtq.req.fire()
159
160  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
161  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
162
163  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
164                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
165
166  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
167  val f3_wb_not_flush = WireInit(false.B)
168
169  backend_redirect := fromFtq.redirect.valid
170  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
171  f2_flush := backend_redirect || mmio_redirect || wb_redirect
172  f1_flush := f2_flush || from_bpu_f1_flush
173  f0_flush := f1_flush || from_bpu_f0_flush
174
175  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
176
177  fromFtq.req.ready := toICache(0).ready && toICache(1).ready && f1_ready //&& GTimer() > 500.U
178
179  toICache(0).valid       := fromFtq.req.valid //&& !f0_flush
180  toICache(0).bits.vaddr  := fromFtq.req.bits.startAddr
181  toICache(1).valid       := fromFtq.req.valid && f0_doubleLine //&& !f0_flush
182  toICache(1).bits.vaddr  := fromFtq.req.bits.nextlineStart//fromFtq.req.bits.startAddr + (PredictWidth * 2).U //TODO: timing critical
183
184  /** <PERF> f0 fetch bubble */
185
186  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
187  XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
188  XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
189  XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
190  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
191  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
192  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
193  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
194
195
196  /**
197    ******************************************************************************
198    * IFU Stage 1
199    * - calculate pc/half_pc/cut_ptr for every instruction
200    ******************************************************************************
201    */
202
203  val f1_valid      = RegInit(false.B)
204  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
205  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
206  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
207  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
208  val f1_fire       = f1_valid && f2_ready
209
210  f1_ready := f1_fire || !f1_valid
211
212  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
213  // from_bpu_f1_flush := false.B
214
215  when(f1_flush)                  {f1_valid  := false.B}
216  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
217  .elsewhen(f1_fire)              {f1_valid  := false.B}
218
219  val f1_pc                 = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
220  val f1_half_snpc          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
221  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
222                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
223
224  /**
225    ******************************************************************************
226    * IFU Stage 2
227    * - icache response data (latched for pipeline stop)
228    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
229    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
230    * - cut data from cachlines to packet instruction code
231    * - instruction predecode and RVC expand
232    ******************************************************************************
233    */
234
235  val icacheRespAllValid = WireInit(false.B)
236
237  val f2_valid      = RegInit(false.B)
238  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
239  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
240  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
241  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
242  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
243
244  f2_ready := f2_fire || !f2_valid
245  //TODO: addr compare may be timing critical
246  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
247  val f2_icache_all_resp_reg        = RegInit(false.B)
248
249  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
250
251  io.icacheStop := !f3_ready
252
253  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
254  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
255  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
256
257  when(f2_flush)                  {f2_valid := false.B}
258  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
259  .elsewhen(f2_fire)              {f2_valid := false.B}
260
261  // val f2_cache_response_data = ResultHoldBypass(valid = f2_icache_all_resp_wire, data = VecInit(fromICache.map(_.bits.readData)))
262  val f2_cache_response_data = VecInit(fromICache.map(_.bits.readData))
263
264
265  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
266  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
267  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault &&
268                                                           !fromICache(0).bits.tlbExcp.pageFault
269
270  val f2_pc               = RegEnable(f1_pc,  f1_fire)
271  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
272  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
273
274  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
275
276  def isNextLine(pc: UInt, startAddr: UInt) = {
277    startAddr(blockOffBits) ^ pc(blockOffBits)
278  }
279
280  def isLastInLine(pc: UInt) = {
281    pc(blockOffBits - 1, 0) === "b111110".U
282  }
283
284  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
285  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
286  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
287  val f2_instr_range = f2_jump_range & f2_ftr_range
288  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
289  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
290
291  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
292  val f2_perf_info    = io.icachePerfInfo
293
294  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
295    if(HasCExtension){
296      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
297      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 2, UInt(16.W)))
298      (0 until PredictWidth + 1).foreach( i =>
299        result(i) := dataVec(cutPtr(i))
300      )
301      result
302    } else {
303      val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
304      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
305      (0 until PredictWidth).foreach( i =>
306        result(i) := dataVec(cutPtr(i))
307      )
308      result
309    }
310  }
311
312  val f2_datas        = VecInit((0 until PortNumber).map(i => f2_cache_response_data(i)))
313  val f2_cut_data = cut( Cat(f2_datas.map(cacheline => cacheline.asUInt ).reverse).asUInt, f2_cut_ptr )
314
315  /** predecode (include RVC expander) */
316  preDecoderIn.data := f2_cut_data
317  preDecoderIn.frontendTrigger := io.frontendTrigger
318  preDecoderIn.csrTriggerEnable := io.csrTriggerEnable
319  preDecoderIn.pc  := f2_pc
320
321  val f2_expd_instr   = preDecoderOut.expInstr
322  val f2_pd           = preDecoderOut.pd
323  val f2_jump_offset  = preDecoderOut.jumpOffset
324  val f2_hasHalfValid  =  preDecoderOut.hasHalfValid
325  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
326
327  val predecodeOutValid = WireInit(false.B)
328
329  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
330
331
332  /**
333    ******************************************************************************
334    * IFU Stage 3
335    * - handle MMIO instruciton
336    *  -send request to Uncache fetch Unit
337    *  -every packet include 1 MMIO instruction
338    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
339    *  -flush to snpc (send ifu_redirect to Ftq)
340    * - Ibuffer enqueue
341    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
342    * - handle last half RVI instruction
343    ******************************************************************************
344    */
345
346  val f3_valid          = RegInit(false.B)
347  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
348  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
349  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
350  val f3_fire           = io.toIbuffer.fire()
351
352  f3_ready := f3_fire || !f3_valid
353
354  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
355
356  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
357  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
358  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
359
360  val f3_expd_instr     = RegEnable(f2_expd_instr,   f2_fire)
361  val f3_pd             = RegEnable(f2_pd,           f2_fire)
362  val f3_jump_offset    = RegEnable(f2_jump_offset,  f2_fire)
363  val f3_af_vec         = RegEnable(f2_af_vec,       f2_fire)
364  val f3_pf_vec         = RegEnable(f2_pf_vec ,      f2_fire)
365  val f3_pc             = RegEnable(f2_pc,           f2_fire)
366  val f3_half_snpc        = RegEnable(f2_half_snpc,  f2_fire)
367  val f3_instr_range    = RegEnable(f2_instr_range,  f2_fire)
368  val f3_foldpc         = RegEnable(f2_foldpc,       f2_fire)
369  val f3_crossPageFault = RegEnable(f2_crossPageFault,       f2_fire)
370  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,       f2_fire)
371  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)})
372  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_))
373  val f3_pAddrs   = RegEnable(f2_paddrs,  f2_fire)
374  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,       f2_fire)
375
376  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
377    assert(f3_ftq_req.startAddr + 32.U >= f3_ftq_req.nextStartAddr , "More tha 32 Bytes fetch is not allowed!")
378  }
379
380  /*** MMIO State Machine***/
381  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
382  val mmio_is_RVC     = RegInit(false.B)
383  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
384  val mmio_resend_af  = RegInit(false.B)
385  val mmio_resend_pf  = RegInit(false.B)
386
387
388  val m_idle :: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(10)
389  val mmio_state = RegInit(m_idle)
390
391  val f3_req_is_mmio     = f3_mmio && f3_valid
392  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
393  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
394
395  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
396  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
397  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
398
399  val fromFtqRedirectReg = RegNext(fromFtq.redirect)
400  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
401  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
402
403  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
404
405  when(f3_flush && !f3_need_not_flush)               {f3_valid := false.B}
406  .elsewhen(f2_fire && !f2_flush )                   {f3_valid := true.B }
407  .elsewhen(io.toIbuffer.fire() && !f3_req_is_mmio)          {f3_valid := false.B}
408  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}            {f3_valid := false.B}
409
410  val f3_mmio_use_seq_pc = RegInit(false.B)
411
412  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
413  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
414
415  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
416  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
417
418  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
419
420  // when(fromUncache.fire())    {f3_mmio_data   :=  fromUncache.bits.data}
421
422
423  switch(mmio_state){
424    is(m_idle){
425      when(f3_req_is_mmio){
426        mmio_state :=  m_sendReq
427      }
428    }
429
430    is(m_sendReq){
431      mmio_state :=  Mux(toUncache.fire(), m_waitResp, m_sendReq )
432    }
433
434    is(m_waitResp){
435      when(fromUncache.fire()){
436          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
437          val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U
438          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
439
440          mmio_is_RVC := isRVC
441          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
442          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
443      }
444    }
445
446    is(m_sendTLB){
447      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
448        mmio_state :=  m_tlbResp
449      }
450    }
451
452    is(m_tlbResp){
453      val tlbExept = io.iTLBInter.resp.bits.excp.pf.instr ||
454                     io.iTLBInter.resp.bits.excp.af.instr
455      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
456      mmio_resend_addr := io.iTLBInter.resp.bits.paddr
457      mmio_resend_af := io.iTLBInter.resp.bits.excp.af.instr
458      mmio_resend_pf := io.iTLBInter.resp.bits.excp.pf.instr
459    }
460
461    is(m_sendPMP){
462          val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
463          mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
464          mmio_resend_af := pmpExcpAF
465    }
466
467    is(m_resendReq){
468      mmio_state :=  Mux(toUncache.fire(), m_waitResendResp, m_resendReq )
469    }
470
471    is(m_waitResendResp){
472      when(fromUncache.fire()){
473          mmio_state :=  m_waitCommit
474          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
475      }
476    }
477
478    is(m_waitCommit){
479      when(mmio_commit){
480          mmio_state  :=  m_commited
481      }
482    }
483
484    //normal mmio instruction
485    is(m_commited){
486        mmio_state := m_idle
487        mmio_is_RVC := false.B
488        mmio_resend_addr := 0.U
489    }
490  }
491
492  //exception or flush by older branch prediction
493  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
494    mmio_state := m_idle
495    mmio_is_RVC := false.B
496    mmio_resend_addr := 0.U
497    mmio_resend_af := false.B
498    f3_mmio_data.map(_ := 0.U)
499  }
500
501  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
502  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0))
503  fromUncache.ready   := true.B
504
505  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
506  io.iTLBInter.req.bits.size     := 3.U
507  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
508  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
509
510  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
511  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
512  io.iTLBInter.req.bits.debug.robIdx        := DontCare
513  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
514
515  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
516  io.pmp.req.bits.addr  := mmio_resend_addr
517  io.pmp.req.bits.size  := 3.U
518  io.pmp.req.bits.cmd   := TlbCmd.exec
519
520  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
521
522  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
523  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
524  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
525
526  /*** prediction result check   ***/
527  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
528  checkerIn.jumpOffset  := f3_jump_offset
529  checkerIn.target      := f3_ftq_req.nextStartAddr
530  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
531  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
532  checkerIn.pds         := f3_pd
533  checkerIn.pc          := f3_pc
534
535  /*** handle half RVI in the last 2 Bytes  ***/
536
537  def hasLastHalf(idx: UInt) = {
538    !f3_pd(idx).isRVC && checkerOut.fixedRange(idx) && f3_instr_valid(idx) && !checkerOut.fixedTaken(idx) && !checkerOut.fixedMissPred(idx) && ! f3_req_is_mmio
539  }
540
541  val f3_last_validIdx             = ~ParallelPriorityEncoder(checkerOut.fixedRange.reverse)
542
543  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
544  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
545  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
546
547  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt()
548
549  when (f3_flush) {
550    f3_lastHalf.valid := false.B
551  }.elsewhen (f3_fire) {
552    f3_lastHalf.valid := f3_hasLastHalf
553    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
554  }
555
556  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
557
558  /*** frontend Trigger  ***/
559  frontendTrigger.io.pds  := f3_pd
560  frontendTrigger.io.pc   := f3_pc
561  frontendTrigger.io.data   := f3_cut_data
562
563  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
564  frontendTrigger.io.csrTriggerEnable := io.csrTriggerEnable
565
566  val f3_triggered = frontendTrigger.io.triggered
567
568  /*** send to Ibuffer  ***/
569
570  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
571  io.toIbuffer.bits.instrs      := f3_expd_instr
572  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
573  io.toIbuffer.bits.enqEnable   := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt
574  io.toIbuffer.bits.pd          := f3_pd
575  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
576  io.toIbuffer.bits.pc          := f3_pc
577  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOut.fixedTaken(i) && !f3_req_is_mmio}
578  io.toIbuffer.bits.foldpc      := f3_foldpc
579  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
580  io.toIbuffer.bits.acf         := f3_af_vec
581  io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault
582  io.toIbuffer.bits.triggered   := f3_triggered
583
584  val lastHalfMask = VecInit((0 until PredictWidth).map(i => if(i ==0) false.B else true.B))
585  when(f3_lastHalf.valid){
586    io.toIbuffer.bits.enqEnable := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt & lastHalfMask.asUInt
587    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
588  }
589
590  /** external predecode for MMIO instruction */
591  when(f3_req_is_mmio){
592    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
593    val currentIsRVC   = isRVC(inst)
594
595    val brType::isCall::isRet::Nil = brInfo(inst)
596    val jalOffset = jal_offset(inst, currentIsRVC)
597    val brOffset  = br_offset(inst, currentIsRVC)
598
599    io.toIbuffer.bits.instrs (0) := new RVCDecoder(inst, XLEN).decode.bits
600
601    io.toIbuffer.bits.pd(0).valid   := true.B
602    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
603    io.toIbuffer.bits.pd(0).brType  := brType
604    io.toIbuffer.bits.pd(0).isCall  := isCall
605    io.toIbuffer.bits.pd(0).isRet   := isRet
606
607    io.toIbuffer.bits.acf(0) := mmio_resend_af
608    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
609    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
610
611    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
612  }
613
614
615  //Write back to Ftq
616  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
617  val finishFetchMaskReg = RegNext(f3_cache_fetch)
618
619  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
620  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
621  f3_mmio_missOffset.valid := f3_req_is_mmio
622  f3_mmio_missOffset.bits  := 0.U
623
624  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire())  && f3_mmio_use_seq_pc)
625  mmioFlushWb.bits.pc         := f3_pc
626  mmioFlushWb.bits.pd         := f3_pd
627  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
628  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
629  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
630  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
631  mmioFlushWb.bits.cfiOffset  := DontCare
632  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
633  mmioFlushWb.bits.jalTarget  := DontCare
634  mmioFlushWb.bits.instrRange := f3_mmio_range
635
636  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire())  && f3_mmio_use_seq_pc)
637
638  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
639
640
641  /**
642    ******************************************************************************
643    * IFU Write Back Stage
644    * - write back predecode information to Ftq to update
645    * - redirect if found fault prediction
646    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
647    ******************************************************************************
648    */
649
650  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
651  val wb_ftq_req        = RegNext(f3_ftq_req)
652
653  val wb_check_result   = RegNext(checkerOut)
654  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
655  val wb_pc             = RegNext(f3_pc)
656  val wb_pd             = RegNext(f3_pd)
657  val wb_instr_valid    = RegNext(f3_instr_valid)
658
659  /* false hit lastHalf */
660  val wb_lastIdx        = RegNext(f3_last_validIdx)
661  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
662  val wb_false_target   = RegNext(f3_false_snpc)
663
664  val wb_half_flush = wb_false_lastHalf
665  val wb_half_target = wb_false_target
666
667  /* false oversize */
668  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
669  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
670  val lastTaken = wb_check_result.fixedTaken.last
671
672  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
673
674  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
675  checkFlushWb.valid                  := wb_valid
676  checkFlushWb.bits.pc                := wb_pc
677  checkFlushWb.bits.pd                := wb_pd
678  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
679  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
680  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
681  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result.fixedMissPred) || wb_half_flush
682  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result.fixedMissPred))
683  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result.fixedTaken)
684  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result.fixedTaken)
685  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result.fixedTarget(ParallelPriorityEncoder(wb_check_result.fixedMissPred)))
686  checkFlushWb.bits.jalTarget         := wb_check_result.fixedTarget(ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal })))
687  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
688
689  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
690
691  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
692
693  /*write back flush type*/
694  val checkFaultType = wb_check_result.faultType
695  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
696  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
697  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
698  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
699  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
700
701
702  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
703  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
704  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
705  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
706  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
707
708  when(checkRetFault){
709    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
710        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
711  }
712
713
714  /** performance counter */
715  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
716  val f3_req_0    = io.toIbuffer.fire()
717  val f3_req_1    = io.toIbuffer.fire() && f3_doubleLine
718  val f3_hit_0    = io.toIbuffer.fire() && f3_perf_info.bank_hit(0)
719  val f3_hit_1    = io.toIbuffer.fire() && f3_doubleLine & f3_perf_info.bank_hit(1)
720  val f3_hit      = f3_perf_info.hit
721  val perfEvents = Seq(
722    ("frontendFlush                ", wb_redirect                                ),
723    ("ifu_req                      ", io.toIbuffer.fire()                        ),
724    ("ifu_miss                     ", io.toIbuffer.fire() && !f3_perf_info.hit   ),
725    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
726    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
727    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
728    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
729    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire() ),
730    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire() ),
731    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire() ),
732    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire() ),
733    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire() ),
734    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire() ),
735  )
736  generatePerfEvent()
737
738  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire() )
739  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire() && !f3_hit )
740  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
741  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
742  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
743  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
744  XSPerfAccumulate("frontendFlush",  wb_redirect )
745  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire()  )
746  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire()  )
747  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire()  )
748  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire()  )
749  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire() )
750  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() )
751  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire() )
752  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire() )
753  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire() )
754
755  val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB)
756  val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB)
757
758  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
759  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
760  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
761  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire()) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire()) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire())
762  fetchIBufferDumpData.is_cache_hit := f3_hit
763
764  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
765  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
766  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
767  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
768  ifuWbToFtqDumpData.checkJalFault := checkJalFault
769  ifuWbToFtqDumpData.checkRetFault := checkRetFault
770  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
771  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
772  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
773
774  fetchToIBufferTable.log(
775    data = fetchIBufferDumpData,
776    en = io.toIbuffer.fire(),
777    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
778    clock = clock,
779    reset = reset
780  )
781  ifuWbToFtqTable.log(
782    data = ifuWbToFtqDumpData,
783    en = checkFlushWb.valid,
784    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
785    clock = clock,
786    reset = reset
787  )
788
789
790}
791