xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 3f2dd6781ba179409af21f75a4a8c0677c549851)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.rocket.RVCDecoder
23import xiangshan._
24import xiangshan.cache.mmu._
25import xiangshan.frontend.icache._
26import utils._
27import utility._
28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29import utility.ChiselDB
30
31trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
32  def mmioBusWidth = 64
33  def mmioBusBytes = mmioBusWidth / 8
34  def maxInstrLen = 32
35}
36
37trait HasIFUConst extends HasXSParameter{
38  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
39  def fetchQueueSize = 2
40
41  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
42    val byteOffset = pc - start
43    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
44  }
45}
46
47class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
48  val pdWb = Valid(new PredecodeWritebackBundle)
49}
50
51class FtqInterface(implicit p: Parameters) extends XSBundle {
52  val fromFtq = Flipped(new FtqToIfuIO)
53  val toFtq   = new IfuToFtqIO
54}
55
56class UncacheInterface(implicit p: Parameters) extends XSBundle {
57  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
58  val toUncache   = DecoupledIO( new InsUncacheReq )
59}
60
61class NewIFUIO(implicit p: Parameters) extends XSBundle {
62  val ftqInter        = new FtqInterface
63  val icacheInter     = Flipped(new IFUICacheIO)
64  val icacheStop      = Output(Bool())
65  val icachePerfInfo  = Input(new ICachePerfInfo)
66  val toIbuffer       = Decoupled(new FetchToIBuffer)
67  val uncacheInter   =  new UncacheInterface
68  val frontendTrigger = Flipped(new FrontendTdataDistributeIO)
69  val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
70  val iTLBInter       = new TlbRequestIO
71  val pmp             =   new ICachePMPBundle
72  val mmioCommitRead  = new mmioCommitRead
73}
74
75// record the situation in which fallThruAddr falls into
76// the middle of an RVI inst
77class LastHalfInfo(implicit p: Parameters) extends XSBundle {
78  val valid = Bool()
79  val middlePC = UInt(VAddrBits.W)
80  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
81}
82
83class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
84  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
85  val frontendTrigger     = new FrontendTdataDistributeIO
86  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
87}
88
89
90class IfuToPredChecker(implicit p: Parameters) extends XSBundle {
91  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
92  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
93  val target        = UInt(VAddrBits.W)
94  val instrRange    = Vec(PredictWidth, Bool())
95  val instrValid    = Vec(PredictWidth, Bool())
96  val pds           = Vec(PredictWidth, new PreDecodeInfo)
97  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
98}
99
100class FetchToIBufferDB extends Bundle {
101  val start_addr = UInt(39.W)
102  val instr_count = UInt(32.W)
103  val exception = Bool()
104  val is_cache_hit = Bool()
105}
106
107class IfuWbToFtqDB extends Bundle {
108  val start_addr = UInt(39.W)
109  val is_miss_pred = Bool()
110  val miss_pred_offset = UInt(32.W)
111  val checkJalFault = Bool()
112  val checkRetFault = Bool()
113  val checkTargetFault = Bool()
114  val checkNotCFIFault = Bool()
115  val checkInvalidTaken = Bool()
116}
117
118class NewIFU(implicit p: Parameters) extends XSModule
119  with HasICacheParameters
120  with HasIFUConst
121  with HasPdConst
122  with HasCircularQueuePtrHelper
123  with HasPerfEvents
124  with HasTlbConst
125{
126  val io = IO(new NewIFUIO)
127  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
128  val fromICache = io.icacheInter.resp
129  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
130
131  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
132
133  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
134
135  def numOfStage = 3
136  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
137  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
138  // bubble events in IFU, only happen in stage 1
139  val icacheMissBubble = Wire(Bool())
140  val itlbMissBubble =Wire(Bool())
141
142  // only driven by clock, not valid-ready
143  topdown_stages(0) := fromFtq.req.bits.topdown_info
144  for (i <- 1 until numOfStage) {
145    topdown_stages(i) := topdown_stages(i - 1)
146  }
147  when (icacheMissBubble) {
148    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
149  }
150  when (itlbMissBubble) {
151    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
152  }
153  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
154  when (fromFtq.topdown_redirect.valid) {
155    // only redirect from backend, IFU redirect itself is handled elsewhere
156    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
157      /*
158      for (i <- 0 until numOfStage) {
159        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
160      }
161      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
162      */
163      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
164        for (i <- 0 until numOfStage) {
165          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
166        }
167        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
168      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
169        for (i <- 0 until numOfStage) {
170          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
171        }
172        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
173      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
174        for (i <- 0 until numOfStage) {
175          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
176        }
177        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
178      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
179        for (i <- 0 until numOfStage) {
180          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
181        }
182        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
183      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
184        for (i <- 0 until numOfStage) {
185          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
186        }
187        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
188      }
189    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
190      for (i <- 0 until numOfStage) {
191        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
192      }
193      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
194    } .otherwise {
195      for (i <- 0 until numOfStage) {
196        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
197      }
198      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
199    }
200  }
201
202  class TlbExept(implicit p: Parameters) extends XSBundle{
203    val pageFault = Bool()
204    val accessFault = Bool()
205    val mmio = Bool()
206  }
207
208  val preDecoder       = Module(new PreDecode)
209
210  val predChecker     = Module(new PredChecker)
211  val frontendTrigger = Module(new FrontendTrigger)
212  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
213
214  io.iTLBInter.req_kill := false.B
215  io.iTLBInter.resp.ready := true.B
216
217  /**
218    ******************************************************************************
219    * IFU Stage 0
220    * - send cacheline fetch request to ICacheMainPipe
221    ******************************************************************************
222    */
223
224  val f0_valid                             = fromFtq.req.valid
225  val f0_ftq_req                           = fromFtq.req.bits
226  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
227  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
228  val f0_fire                              = fromFtq.req.fire
229
230  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
231  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
232
233  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
234                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
235
236  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
237  val f3_wb_not_flush = WireInit(false.B)
238
239  backend_redirect := fromFtq.redirect.valid
240  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
241  f2_flush := backend_redirect || mmio_redirect || wb_redirect
242  f1_flush := f2_flush || from_bpu_f1_flush
243  f0_flush := f1_flush || from_bpu_f0_flush
244
245  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
246
247  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
248
249
250  when (wb_redirect) {
251    when (f3_wb_not_flush) {
252      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
253    }
254    for (i <- 0 until numOfStage - 1) {
255      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
256    }
257  }
258
259  /** <PERF> f0 fetch bubble */
260
261  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
262  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
263  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
264  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
265  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
266  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
267  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
268  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
269
270
271  /**
272    ******************************************************************************
273    * IFU Stage 1
274    * - calculate pc/half_pc/cut_ptr for every instruction
275    ******************************************************************************
276    */
277
278  val f1_valid      = RegInit(false.B)
279  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
280  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
281  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
282  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
283  val f1_fire       = f1_valid && f2_ready
284
285  f1_ready := f1_fire || !f1_valid
286
287  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
288  // from_bpu_f1_flush := false.B
289
290  when(f1_flush)                  {f1_valid  := false.B}
291  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
292  .elsewhen(f1_fire)              {f1_valid  := false.B}
293
294  val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit
295  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point)
296  val f1_pc_high_plus1      = f1_pc_high + 1.U
297
298  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit
299  val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
300    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
301
302  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
303  val f1_half_snpc          = VecInit(f1_half_snpc_lower_result.map{i =>
304    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
305
306  if (env.FPGAPlatform){
307    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
308    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
309
310    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
311    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
312  }
313
314  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 1)) + i.U ))
315                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 2)) + i.U ))
316
317  /**
318    ******************************************************************************
319    * IFU Stage 2
320    * - icache response data (latched for pipeline stop)
321    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
322    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
323    * - cut data from cachlines to packet instruction code
324    * - instruction predecode and RVC expand
325    ******************************************************************************
326    */
327
328  val icacheRespAllValid = WireInit(false.B)
329
330  val f2_valid      = RegInit(false.B)
331  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
332  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
333  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
334  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
335  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
336
337  f2_ready := f2_fire || !f2_valid
338  //TODO: addr compare may be timing critical
339  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
340  val f2_icache_all_resp_reg        = RegInit(false.B)
341
342  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
343
344  icacheMissBubble := io.icacheInter.topdownIcacheMiss
345  itlbMissBubble   := io.icacheInter.topdownItlbMiss
346
347  io.icacheStop := !f3_ready
348
349  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
350  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
351  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
352
353  when(f2_flush)                  {f2_valid := false.B}
354  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
355  .elsewhen(f2_fire)              {f2_valid := false.B}
356
357  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
358  val f2_except_gpf   = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.guestPageFault))
359  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
360  val f2_gpaddrs      = VecInit((0 until PortNumber).map(i => fromICache(i).bits.gpaddr))
361  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio &&
362    !fromICache(0).bits.tlbExcp.accessFault &&
363    !fromICache(0).bits.tlbExcp.pageFault   &&
364    !fromICache(0).bits.tlbExcp.guestPageFault
365
366  val f2_pc               = RegEnable(f1_pc,  f1_fire)
367  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
368  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
369
370  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
371
372  def isNextLine(pc: UInt, startAddr: UInt) = {
373    startAddr(blockOffBits) ^ pc(blockOffBits)
374  }
375
376  def isLastInLine(pc: UInt) = {
377    pc(blockOffBits - 1, 0) === "b111110".U
378  }
379
380  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
381  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
382  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
383  val f2_instr_range = f2_jump_range & f2_ftr_range
384  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
385  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
386  val f2_gpf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_gpf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_gpf(1))))
387  val f2_gpaddrs_tmp = VecInit((0 until PredictWidth).map(i => Mux(!isNextLine(f2_pc(i), f2_ftq_req.startAddr), Cat(f2_gpaddrs(0)(GPAddrBits-1, offLen), f2_pc(i)(offLen - 1, 0)), Mux(isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine, Cat(f2_gpaddrs(1)(GPAddrBits-1, offLen), f2_pc(i)(offLen - 1, 0)), 0.U(GPAddrBits.W)))))
388  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
389  val f2_perf_info    = io.icachePerfInfo
390
391  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
392    require(HasCExtension)
393    // if(HasCExtension){
394      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
395      val dataVec  = cacheline.asTypeOf(Vec(blockBytes/2, UInt(16.W))) //32 16-bit data vector
396      (0 until PredictWidth + 1).foreach( i =>
397        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
398      )
399      result
400    // } else {
401    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
402    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
403    //   (0 until PredictWidth).foreach( i =>
404    //     result(i) := dataVec(cutPtr(i))
405    //   )
406    //   result
407    // }
408  }
409
410  val f2_cache_response_data = fromICache.map(_.bits.data)
411  val f2_data_2_cacheline = Cat(f2_cache_response_data(1), f2_cache_response_data(0))
412
413  val f2_cut_data   = cut(f2_data_2_cacheline, f2_cut_ptr)
414
415  /** predecode (include RVC expander) */
416  // preDecoderRegIn.data := f2_reg_cut_data
417  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
418  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
419  // preDecoderRegIn.pc  := f2_pc
420
421  val preDecoderIn  = preDecoder.io.in
422  preDecoderIn.valid := f2_valid
423  preDecoderIn.bits.data := f2_cut_data
424  preDecoderIn.bits.frontendTrigger := io.frontendTrigger
425  preDecoderIn.bits.pc  := f2_pc
426  val preDecoderOut = preDecoder.io.out
427
428  //val f2_expd_instr     = preDecoderOut.expInstr
429  val f2_instr          = preDecoderOut.instr
430  val f2_pd             = preDecoderOut.pd
431  val f2_jump_offset    = preDecoderOut.jumpOffset
432  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
433  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
434  val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_gpf(0) && f2_doubleLine && f2_except_gpf(1) && !f2_pd(i).isRVC ))
435  val f2_gpaddrs_vec = VecInit((0 until PredictWidth).map(i =>
436    if(i != PredictWidth-1)
437      Mux(f2_crossGuestPageFault(i), f2_gpaddrs_tmp(i + 1), f2_gpaddrs_tmp(i))
438    else
439      f2_gpaddrs_tmp(i)
440    ))
441  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
442
443
444  /**
445    ******************************************************************************
446    * IFU Stage 3
447    * - handle MMIO instruciton
448    *  -send request to Uncache fetch Unit
449    *  -every packet include 1 MMIO instruction
450    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
451    *  -flush to snpc (send ifu_redirect to Ftq)
452    * - Ibuffer enqueue
453    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
454    * - handle last half RVI instruction
455    ******************************************************************************
456    */
457
458  val f3_valid          = RegInit(false.B)
459  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
460  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
461  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
462  val f3_fire           = io.toIbuffer.fire
463
464  f3_ready := f3_fire || !f3_valid
465
466  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
467
468  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
469  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
470  val f3_except_gpf     = RegEnable(f2_except_gpf,  f2_fire)
471  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
472
473  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
474  val f3_instr          = RegEnable(f2_instr, f2_fire)
475  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
476    val expander       = Module(new RVCExpander)
477    expander.io.in := f3_instr(i)
478    expander.io.out.bits
479  })
480
481  val f3_pd_wire        = RegEnable(f2_pd,          f2_fire)
482  val f3_pd             = WireInit(f3_pd_wire)
483  val f3_jump_offset    = RegEnable(f2_jump_offset, f2_fire)
484  val f3_af_vec         = RegEnable(f2_af_vec,      f2_fire)
485  val f3_pf_vec         = RegEnable(f2_pf_vec ,     f2_fire)
486  val f3_gpf_vec        = RegEnable(f2_gpf_vec,     f2_fire)
487  val f3_gpaddrs        = RegEnable(f2_gpaddrs_vec, f2_fire)
488  val f3_pc             = RegEnable(f2_pc,          f2_fire)
489  val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
490  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
491  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
492  val f3_crossPageFault = RegEnable(f2_crossPageFault,           f2_fire)
493  val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire)
494  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,             f2_fire)
495  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i) || f3_except_gpf(i)})
496  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_) || f3_except_gpf.reduce(_||_))
497  val f3_pAddrs         = RegEnable(f2_paddrs,  f2_fire)
498  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,             f2_fire)
499
500  // Expand 1 bit to prevent overflow when assert
501  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
502  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
503  // brType, isCall and isRet generation is delayed to f3 stage
504  val f3Predecoder = Module(new F3Predecoder)
505
506  f3Predecoder.io.in.instr := f3_instr
507
508  f3_pd.zipWithIndex.map{ case (pd,i) =>
509    pd.brType := f3Predecoder.io.out.pd(i).brType
510    pd.isCall := f3Predecoder.io.out.pd(i).isCall
511    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
512  }
513
514  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
515  XSError(f3_valid && f3PdDiff, "f3 pd diff")
516
517  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
518    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
519  }
520
521  /*** MMIO State Machine***/
522  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
523  val mmio_is_RVC     = RegInit(false.B)
524  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
525  val mmio_resend_af  = RegInit(false.B)
526  val mmio_resend_pf  = RegInit(false.B)
527  val mmio_resend_gpf = RegInit(false.B)
528
529  //last instuction finish
530  val is_first_instr = RegInit(true.B)
531  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx + 1.U)
532
533  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
534  val mmio_state = RegInit(m_idle)
535
536  val f3_req_is_mmio     = f3_mmio && f3_valid
537  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
538  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
539
540  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
541  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
542  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
543
544  val fromFtqRedirectReg    = RegNext(fromFtq.redirect,init = 0.U.asTypeOf(fromFtq.redirect))
545  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
546  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
547  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
548
549  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
550
551  when(is_first_instr && mmio_commit){
552    is_first_instr := false.B
553  }
554
555  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
556  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
557  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
558  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
559  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
560
561  val f3_mmio_use_seq_pc = RegInit(false.B)
562
563  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
564  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
565
566  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
567  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
568
569  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
570
571  // mmio state machine
572  switch(mmio_state){
573    is(m_idle){
574      when(f3_req_is_mmio){
575        mmio_state :=  m_waitLastCmt
576      }
577    }
578
579    is(m_waitLastCmt){
580      when(is_first_instr){
581        mmio_state := m_sendReq
582      }.otherwise{
583        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
584      }
585    }
586
587    is(m_sendReq){
588      mmio_state :=  Mux(toUncache.fire, m_waitResp, m_sendReq )
589    }
590
591    is(m_waitResp){
592      when(fromUncache.fire){
593          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
594          val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U
595          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
596
597          mmio_is_RVC := isRVC
598          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
599          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
600      }
601    }
602
603    is(m_sendTLB){
604      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
605        mmio_state :=  m_tlbResp
606      }
607    }
608
609    is(m_tlbResp){
610      val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr ||
611                     io.iTLBInter.resp.bits.excp(0).af.instr ||
612                     io.iTLBInter.resp.bits.excp(0).gpf.instr
613      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
614      mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0)
615      mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr
616      mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr
617      mmio_resend_gpf := mmio_resend_gpf || io.iTLBInter.resp.bits.excp(0).gpf.instr
618    }
619
620    is(m_sendPMP){
621      val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
622      mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
623      mmio_resend_af := pmpExcpAF
624    }
625
626    is(m_resendReq){
627      mmio_state :=  Mux(toUncache.fire, m_waitResendResp, m_resendReq )
628    }
629
630    is(m_waitResendResp){
631      when(fromUncache.fire){
632          mmio_state :=  m_waitCommit
633          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
634      }
635    }
636
637    is(m_waitCommit){
638      when(mmio_commit){
639          mmio_state  :=  m_commited
640      }
641    }
642
643    //normal mmio instruction
644    is(m_commited){
645      mmio_state := m_idle
646      mmio_is_RVC := false.B
647      mmio_resend_addr := 0.U
648    }
649  }
650
651  // Exception or flush by older branch prediction
652  // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect
653  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
654    mmio_state := m_idle
655    mmio_is_RVC := false.B
656    mmio_resend_addr := 0.U
657    mmio_resend_af := false.B
658    f3_mmio_data.map(_ := 0.U)
659  }
660
661  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
662  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0))
663  fromUncache.ready   := true.B
664
665  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
666  io.iTLBInter.req.bits.size     := 3.U
667  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
668  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
669  io.iTLBInter.req.bits.hyperinst:= DontCare
670  io.iTLBInter.req.bits.hlvx     := DontCare
671
672  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
673  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
674  io.iTLBInter.req.bits.memidx              := DontCare
675  io.iTLBInter.req.bits.debug.robIdx        := DontCare
676  io.iTLBInter.req.bits.no_translate        := false.B
677  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
678
679  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
680  io.pmp.req.bits.addr  := mmio_resend_addr
681  io.pmp.req.bits.size  := 3.U
682  io.pmp.req.bits.cmd   := TlbCmd.exec
683
684  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
685
686  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
687  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
688  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
689
690  /*** prediction result check   ***/
691  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
692  checkerIn.jumpOffset  := f3_jump_offset
693  checkerIn.target      := f3_ftq_req.nextStartAddr
694  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
695  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
696  checkerIn.pds         := f3_pd
697  checkerIn.pc          := f3_pc
698
699  /*** handle half RVI in the last 2 Bytes  ***/
700
701  def hasLastHalf(idx: UInt) = {
702    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
703    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
704  }
705
706  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
707
708  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
709  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
710  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
711
712  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
713  val f3_lastHalf_disable = RegInit(false.B)
714
715  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
716    f3_lastHalf_disable := false.B
717  }
718
719  when (f3_flush) {
720    f3_lastHalf.valid := false.B
721  }.elsewhen (f3_fire) {
722    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
723    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
724  }
725
726  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
727
728  /*** frontend Trigger  ***/
729  frontendTrigger.io.pds  := f3_pd
730  frontendTrigger.io.pc   := f3_pc
731  frontendTrigger.io.data   := f3_cut_data
732
733  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
734
735  val f3_triggered = frontendTrigger.io.triggered
736
737  /*** send to Ibuffer  ***/
738
739  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
740  io.toIbuffer.bits.instrs      := f3_expd_instr
741  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
742  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
743  io.toIbuffer.bits.pd          := f3_pd
744  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
745  io.toIbuffer.bits.pc          := f3_pc
746  io.toIbuffer.bits.gpaddr      := f3_gpaddrs
747  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
748  io.toIbuffer.bits.foldpc      := f3_foldpc
749  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
750  io.toIbuffer.bits.igpf        := VecInit(f3_gpf_vec.zip(f3_crossGuestPageFault).map{case (gpf, crossGPF) => gpf || crossGPF})
751  io.toIbuffer.bits.acf         := f3_af_vec
752  io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i))
753  io.toIbuffer.bits.triggered   := f3_triggered
754
755  when(f3_lastHalf.valid){
756    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
757    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
758  }
759
760
761
762  //Write back to Ftq
763  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
764  val finishFetchMaskReg = RegNext(f3_cache_fetch)
765
766  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
767  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
768  f3_mmio_missOffset.valid := f3_req_is_mmio
769  f3_mmio_missOffset.bits  := 0.U
770
771  // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return
772  // When backend redirect, mmio_state reset after 1 cycle.
773  // In this case, mask .valid to avoid overriding backend redirect
774  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) &&
775    f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older)
776  mmioFlushWb.bits.pc         := f3_pc
777  mmioFlushWb.bits.pd         := f3_pd
778  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
779  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
780  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
781  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
782  mmioFlushWb.bits.cfiOffset  := DontCare
783  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
784  mmioFlushWb.bits.jalTarget  := DontCare
785  mmioFlushWb.bits.instrRange := f3_mmio_range
786
787  /** external predecode for MMIO instruction */
788  when(f3_req_is_mmio){
789    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
790    val currentIsRVC   = isRVC(inst)
791
792    val brType::isCall::isRet::Nil = brInfo(inst)
793    val jalOffset = jal_offset(inst, currentIsRVC)
794    val brOffset  = br_offset(inst, currentIsRVC)
795
796    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, useAddiForMv = true).decode.bits
797
798
799    io.toIbuffer.bits.pd(0).valid   := true.B
800    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
801    io.toIbuffer.bits.pd(0).brType  := brType
802    io.toIbuffer.bits.pd(0).isCall  := isCall
803    io.toIbuffer.bits.pd(0).isRet   := isRet
804
805    io.toIbuffer.bits.acf(0) := mmio_resend_af
806    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
807    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
808
809    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
810
811    mmioFlushWb.bits.pd(0).valid   := true.B
812    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
813    mmioFlushWb.bits.pd(0).brType  := brType
814    mmioFlushWb.bits.pd(0).isCall  := isCall
815    mmioFlushWb.bits.pd(0).isRet   := isRet
816  }
817
818  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
819
820  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
821
822
823  /**
824    ******************************************************************************
825    * IFU Write Back Stage
826    * - write back predecode information to Ftq to update
827    * - redirect if found fault prediction
828    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
829    ******************************************************************************
830    */
831
832  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
833  val wb_ftq_req        = RegNext(f3_ftq_req)
834
835  val wb_check_result_stage1   = RegNext(checkerOutStage1)
836  val wb_check_result_stage2   = checkerOutStage2
837  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
838  val wb_pc             = RegNext(f3_pc)
839  val wb_pd             = RegNext(f3_pd)
840  val wb_instr_valid    = RegNext(f3_instr_valid)
841
842  /* false hit lastHalf */
843  val wb_lastIdx        = RegNext(f3_last_validIdx)
844  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
845  val wb_false_target   = RegNext(f3_false_snpc)
846
847  val wb_half_flush = wb_false_lastHalf
848  val wb_half_target = wb_false_target
849
850  /* false oversize */
851  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
852  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
853  val lastTaken = wb_check_result_stage1.fixedTaken.last
854
855  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
856
857  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
858    * we set a flag to notify f3 that the last half flag need not to be set.
859    */
860  //f3_fire is after wb_valid
861  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
862        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
863      ){
864    f3_lastHalf_disable := true.B
865  }
866
867  //wb_valid and f3_fire are in same cycle
868  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
869        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
870      ){
871    f3_lastHalf.valid := false.B
872  }
873
874  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
875  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
876  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
877  checkFlushWb.valid                  := wb_valid
878  checkFlushWb.bits.pc                := wb_pc
879  checkFlushWb.bits.pd                := wb_pd
880  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
881  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
882  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
883  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
884  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
885  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
886  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
887  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
888  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
889  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
890
891  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
892
893  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
894
895  /*write back flush type*/
896  val checkFaultType = wb_check_result_stage2.faultType
897  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
898  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
899  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
900  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
901  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
902
903
904  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
905  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
906  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
907  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
908  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
909
910  when(checkRetFault){
911    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
912        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
913  }
914
915
916  /** performance counter */
917  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
918  val f3_req_0    = io.toIbuffer.fire
919  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
920  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
921  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
922  val f3_hit      = f3_perf_info.hit
923  val perfEvents = Seq(
924    ("frontendFlush                ", wb_redirect                                ),
925    ("ifu_req                      ", io.toIbuffer.fire                        ),
926    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
927    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
928    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
929    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
930    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
931    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
932    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
933    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
934    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
935    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
936    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
937  )
938  generatePerfEvent()
939
940  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
941  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
942  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
943  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
944  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
945  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
946  XSPerfAccumulate("frontendFlush",  wb_redirect )
947  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
948  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
949  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
950  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
951  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
952  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
953  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
954  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
955  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
956  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
957
958  val isWriteFetchToIBufferTable = WireInit(Constantin.createRecord("isWriteFetchToIBufferTable" + p(XSCoreParamsKey).HartId.toString))
959  val isWriteIfuWbToFtqTable = WireInit(Constantin.createRecord("isWriteIfuWbToFtqTable" + p(XSCoreParamsKey).HartId.toString))
960  val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB)
961  val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB)
962
963  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
964  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
965  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
966  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
967  fetchIBufferDumpData.is_cache_hit := f3_hit
968
969  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
970  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
971  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
972  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
973  ifuWbToFtqDumpData.checkJalFault := checkJalFault
974  ifuWbToFtqDumpData.checkRetFault := checkRetFault
975  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
976  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
977  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
978
979  fetchToIBufferTable.log(
980    data = fetchIBufferDumpData,
981    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
982    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
983    clock = clock,
984    reset = reset
985  )
986  ifuWbToFtqTable.log(
987    data = ifuWbToFtqDumpData,
988    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
989    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
990    clock = clock,
991    reset = reset
992  )
993
994}
995