xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 3b719a3c952a8ca3d2511a40dc6b3e89133003a9)
1 package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import device.RAMHelper
6import xiangshan._
7import xiangshan.utils._
8
9trait HasIFUConst { this: XSModule =>
10  val resetVector = 0x80000000L//TODO: set reset vec
11  val enableBPU = true
12  val groupAlign = log2Up(FetchWidth * 4)
13  def groupPC(pc: UInt): UInt = Cat(pc(VAddrBits-1, groupAlign), 0.U(groupAlign.W))
14
15}
16
17class IFUIO extends XSBundle
18{
19    val fetchPacket = DecoupledIO(new FetchPacket)
20    val redirectInfo = Input(new RedirectInfo)
21    val icacheReq = DecoupledIO(new FakeIcacheReq)
22    val icacheResp = Flipped(DecoupledIO(new FakeIcacheResp))
23}
24
25class FakeBPU extends XSModule{
26  val io = IO(new Bundle() {
27    val redirectInfo = Input(new RedirectInfo)
28    val in = new Bundle { val pc = Flipped(Valid(UInt(VAddrBits.W))) }
29    val btbOut = ValidIO(new BranchPrediction)
30    val tageOut = ValidIO(new BranchPrediction)
31    val predecode = Flipped(ValidIO(new Predecode))
32  })
33
34  io.btbOut.valid := false.B
35  io.btbOut.bits <> DontCare
36  io.tageOut.valid := false.B
37  io.tageOut.bits <> DontCare
38}
39
40
41class IFU extends XSModule with HasIFUConst
42{
43    val io = IO(new IFUIO)
44    //if(enableBPU){val bpu = Module(new BPU)}
45    //else{val bpu = Module(new FakeBPU)}
46    val bpu = Module(new BPU)
47    //val bpu = Module(new FakeBPU)
48
49    //-------------------------
50    //      IF1  PC update
51    //-------------------------
52    //local
53    val if1_npc = WireInit(0.U(VAddrBits.W))
54    val if1_valid = !reset.asBool  && (GTimer() > 500.U)//TODO:this is ugly
55    val if1_pc = RegInit(resetVector.U(VAddrBits.W))
56    //next
57    val if2_ready = WireInit(false.B)
58    val if2_snpc = Cat(if1_pc(VAddrBits-1, groupAlign) + 1.U, 0.U(groupAlign.W))
59    val if1_ready = if2_ready
60
61    //pipe fire
62    val if1_fire = if1_valid && if1_ready
63    val if1_pcUpdate = io.redirectInfo.flush() || if1_fire
64
65    when(RegNext(reset.asBool) && !reset.asBool){
66    //when((GTimer() === 501.U)){ //TODO:this is ugly
67      XSDebug("RESET....\n")
68      if1_npc := resetVector.U(VAddrBits.W)
69    } .elsewhen(GTimer() === 501.U){
70      if1_npc := resetVector.U(VAddrBits.W)
71    } .otherwise{
72      if1_npc := if2_snpc
73    }
74
75    when(if1_pcUpdate)
76    {
77      if1_pc := if1_npc
78    }
79
80    bpu.io.in.pc.valid := if1_fire
81    bpu.io.in.pc.bits := if1_npc
82    bpu.io.redirectInfo := io.redirectInfo
83
84    XSDebug("[IF1]if1_valid:%d  ||  if1_npc:0x%x  || if1_pcUpdate:%d if1_pc:0x%x  || if2_ready:%d",if1_valid,if1_npc,if1_pcUpdate,if1_pc,if2_ready)
85    XSDebug(false,if1_fire,"------IF1->fire!!!")
86    XSDebug(false,true.B,"\n")
87
88    //-------------------------
89    //      IF2  btb response
90    //           icache visit
91    //-------------------------
92    //local
93    val if2_valid = RegEnable(next=if1_valid,init=false.B,enable=if1_fire)
94    val if2_pc = if1_pc
95    val if2_btb_taken = bpu.io.btbOut.valid && bpu.io.btbOut.bits.redirect
96    val if2_btb_insMask = bpu.io.btbOut.bits.instrValid
97    val if2_btb_target = bpu.io.btbOut.bits.target
98
99    //next
100    val if3_ready = WireInit(false.B)
101
102    //pipe fire
103    val if2_fire = if2_valid && if3_ready && io.icacheReq.fire()
104    if2_ready := (if2_fire) || !if2_valid
105
106    io.icacheReq.valid := if2_valid
107    io.icacheReq.bits.addr := groupPC(if2_pc)
108    io.icacheReq.bits.flush := io.redirectInfo.flush()
109
110    when(if2_valid && if2_btb_taken)
111    {
112      if1_npc := if2_btb_target
113    }
114
115    XSDebug("[IF2]if2_valid:%d  ||  if2_pc:0x%x   || if3_ready:%d                                        ",if2_valid,if2_pc,if3_ready)
116    //XSDebug("[IF2-BPU-out]if2_btbTaken:%d || if2_btb_insMask:%b || if2_btb_target:0x%x \n",if2_btb_taken,if2_btb_insMask.asUInt,if2_btb_target)
117    XSDebug(false,if2_fire,"------IF2->fire!!!")
118    XSDebug(false,true.B,"\n")
119    XSDebug("[IF2-Icache-Req] icache_in_valid:%d  icache_in_ready:%d\n",io.icacheReq.valid,io.icacheReq.ready)
120
121    //-------------------------
122    //      IF3  icache hit check
123    //-------------------------
124    //local
125    val if3_valid = RegEnable(next=if2_valid,init=false.B,enable=if2_fire)
126    val if3_pc = RegEnable(if2_pc,if2_fire)
127    val if3_npc = RegEnable(if1_npc,if2_fire)
128    val if3_btb_target = RegEnable(if2_btb_target,if2_fire)
129    val if3_btb_taken = RegEnable(if2_btb_taken,if2_fire)
130
131    //next
132    val if4_ready = WireInit(false.B)
133
134    //pipe fire
135    val if3_fire = if3_valid && if4_ready
136    if3_ready := if3_fire  || !if3_valid
137
138
139    XSDebug("[IF3]if3_valid:%d  ||  if3_pc:0x%x   if3_npc:0x%x || if4_ready:%d                    ",if3_valid,if3_pc,if3_npc,if4_ready)
140    XSDebug(false,if3_fire,"------IF3->fire!!!")
141    XSDebug(false,true.B,"\n")
142
143    //-------------------------
144    //      IF4  icache response
145    //           RAS result
146    //           taget generate
147    //-------------------------
148    val if4_valid = RegEnable(next=if3_valid,init=false.B,enable=if3_fire)
149    val if4_pc = RegEnable(if3_pc,if3_fire)
150    val if4_npc = RegEnable(if3_npc,if3_fire)
151    val if4_btb_target = RegEnable(if3_btb_target,if3_fire)
152    val if4_btb_taken = RegEnable(if3_btb_taken,if3_fire)
153    val if4_tage_target = bpu.io.tageOut.bits.target
154    val if4_tage_taken = bpu.io.tageOut.valid && bpu.io.tageOut.bits.redirect
155    val if4_tage_insMask = bpu.io.tageOut.bits.instrValid
156    XSDebug("[IF4]if4_valid:%d  ||  if4_pc:0x%x   if4_npc:0x%x\n",if4_valid,if4_pc,if4_npc)
157    //XSDebug("[IF4-TAGE-out]if4_tage_taken:%d || if4_btb_insMask:%b || if4_tage_target:0x%x \n",if4_tage_taken,if4_tage_insMask.asUInt,if4_tage_target)
158    XSDebug("[IF4-ICACHE-RESP]icacheResp.valid:%d   icacheResp.ready:%d\n",io.icacheResp.valid,io.icacheResp.ready)
159
160    when(if4_valid && io.icacheResp.fire() && if4_tage_taken)
161    {
162      if1_npc := if4_tage_target
163    }
164
165
166    //redirect: miss predict
167    when(io.redirectInfo.flush()){
168      if1_npc := io.redirectInfo.redirect.target
169      if3_valid := false.B
170      if4_valid := false.B
171    }
172    XSDebug(io.redirectInfo.flush(),"[IFU-REDIRECT] target:0x%x  \n",io.redirectInfo.redirect.target.asUInt)
173
174    //Output -> iBuffer
175    //io.fetchPacket <> DontCare
176    if4_ready := io.fetchPacket.ready && (io.icacheResp.valid || !if4_valid)
177    io.fetchPacket.valid := if4_valid && !io.redirectInfo.flush()
178    io.fetchPacket.bits.instrs := io.icacheResp.bits.icacheOut
179    if(enableBPU){
180      io.fetchPacket.bits.mask := Mux( if4_tage_taken,
181        (Fill(FetchWidth*2, 1.U(1.W)) & Cat(if4_tage_insMask.map(i => Fill(2, i.asUInt))).asUInt) << if4_pc(2+log2Up(FetchWidth)-1, 1),
182        Fill(FetchWidth*2, 1.U(1.W)) << if4_pc(2+log2Up(FetchWidth)-1, 1)
183      )
184    }
185    else{io.fetchPacket.bits.mask := Fill(FetchWidth*2, 1.U(1.W)) << if4_pc(2+log2Up(FetchWidth)-1, 1)}
186    io.fetchPacket.bits.pc := if4_pc
187
188    XSDebug(io.fetchPacket.fire,"[IFU-Out-FetchPacket] starPC:0x%x   GroupPC:0x%xn\n",if4_pc.asUInt,groupPC(if4_pc).asUInt)
189    XSDebug(io.fetchPacket.fire,"[IFU-Out-FetchPacket] instrmask %b\n",io.fetchPacket.bits.mask.asUInt)
190    for(i <- 0 until FetchWidth){
191      //io.fetchPacket.bits.pnpc(i) := if1_npc
192      when (if4_tage_taken && i.U === OHToUInt(HighestBit(if4_tage_insMask.asUInt, FetchWidth))) {
193        io.fetchPacket.bits.pnpc(i) := if1_npc
194      }.otherwise {
195        io.fetchPacket.bits.pnpc(i) := groupPC(if4_pc) + ((i + 1).U << 2.U) // TODO: has bug
196      }
197      XSDebug(io.fetchPacket.fire,"[IFU-Out-FetchPacket] instruction %x    pnpc:0x%x\n",io.fetchPacket.bits.instrs(i).asUInt,io.fetchPacket.bits.pnpc(i).asUInt)
198    }
199    io.fetchPacket.bits.hist := bpu.io.tageOut.bits.hist
200    io.fetchPacket.bits.btbVictimWay := bpu.io.tageOut.bits.btbVictimWay
201    io.fetchPacket.bits.predCtr := bpu.io.tageOut.bits.predCtr
202    io.fetchPacket.bits.btbHitWay := bpu.io.tageOut.bits.btbHitWay
203    io.fetchPacket.bits.tageMeta := bpu.io.tageOut.bits.tageMeta
204    io.fetchPacket.bits.rasSp := bpu.io.tageOut.bits.rasSp
205    io.fetchPacket.bits.rasTopCtr := bpu.io.tageOut.bits.rasTopCtr
206
207    //to BPU
208    bpu.io.predecode.valid := io.icacheResp.fire() && if4_valid
209    bpu.io.predecode.bits <> io.icacheResp.bits.predecode
210    bpu.io.predecode.bits.mask := Fill(FetchWidth, 1.U(1.W)) << if4_pc(2+log2Up(FetchWidth)-1, 2) //TODO: consider RVC
211
212    bpu.io.redirectInfo := io.redirectInfo
213
214    io.icacheResp.ready := io.fetchPacket.ready
215
216}
217
218