xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 37459b99c14744f649c6a6d4b5fea0e34de6356f)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import device.RAMHelper
6import xiangshan._
7import utils._
8import xiangshan.cache._
9import chisel3.experimental.chiselName
10import freechips.rocketchip.tile.HasLazyRoCC
11import chisel3.ExcitingUtils._
12import xiangshan.backend.ftq.FtqPtr
13
14trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
15  def mmioBusWidth = 64
16  def mmioBusBytes = mmioBusWidth /8
17  def mmioBeats = FetchWidth * 4 * 8 / mmioBusWidth
18  def mmioMask  = VecInit(List.fill(PredictWidth)(true.B)).asUInt
19  def mmioBusAligned(pc :UInt): UInt = align(pc, mmioBusBytes)
20}
21
22trait HasIFUConst extends HasXSParameter {
23  val resetVector = 0x10000000L//TODO: set reset vec
24  def align(pc: UInt, bytes: Int): UInt = Cat(pc(VAddrBits-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
25  val groupBytes = 64 // correspond to cache line size
26  val groupOffsetBits = log2Ceil(groupBytes)
27  val groupWidth = groupBytes / instBytes
28  val packetBytes = PredictWidth * instBytes
29  val packetOffsetBits = log2Ceil(packetBytes)
30  def offsetInPacket(pc: UInt) = pc(packetOffsetBits-1, instOffsetBits)
31  def packetIdx(pc: UInt) = pc(VAddrBits-1, log2Ceil(packetBytes))
32  def groupAligned(pc: UInt)  = align(pc, groupBytes)
33  def packetAligned(pc: UInt) = align(pc, packetBytes)
34  def mask(pc: UInt): UInt = ((~(0.U(PredictWidth.W))) << offsetInPacket(pc))(PredictWidth-1,0)
35  def snpc(pc: UInt): UInt = packetAligned(pc) + packetBytes.U
36
37  val enableGhistRepair = true
38  val IFUDebug = true
39}
40
41class GlobalHistory extends XSBundle {
42  val predHist = UInt(HistoryLength.W)
43  def update(sawNTBr: Bool, takenOnBr: Bool, hist: UInt = predHist): GlobalHistory = {
44    val g = Wire(new GlobalHistory)
45    val shifted = takenOnBr || sawNTBr
46    g.predHist := Mux(shifted, (hist << 1) | takenOnBr.asUInt, hist)
47    g
48  }
49
50  final def === (that: GlobalHistory): Bool = {
51    predHist === that.predHist
52  }
53
54  final def =/= (that: GlobalHistory): Bool = !(this === that)
55
56  implicit val name = "IFU"
57  def debug(where: String) = XSDebug(p"[${where}_GlobalHistory] hist=${Binary(predHist)}\n")
58  // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI)
59}
60
61
62class IFUIO extends XSBundle
63{
64  // to ibuffer
65  val fetchPacket = DecoupledIO(new FetchPacket)
66  // from backend
67  val redirect = Flipped(ValidIO(new Redirect))
68  val commitUpdate = Flipped(ValidIO(new FtqEntry))
69  val ftqEnqPtr = Input(new FtqPtr)
70  val ftqLeftOne = Input(Bool())
71  // to backend
72  val toFtq = DecoupledIO(new FtqEntry)
73  // to icache
74  val icacheMemGrant = Flipped(DecoupledIO(new L1plusCacheResp))
75  val fencei = Input(Bool())
76  // from icache
77  val icacheMemAcq = DecoupledIO(new L1plusCacheReq)
78  val l1plusFlush = Output(Bool())
79  val prefetchTrainReq = ValidIO(new IcacheMissReq)
80  // to tlb
81  val sfence = Input(new SfenceBundle)
82  val tlbCsr = Input(new TlbCsrBundle)
83  // from tlb
84  val ptw = new TlbPtwIO
85  // icache uncache
86  val mmio_acquire = DecoupledIO(new InsUncacheReq)
87  val mmio_grant  = Flipped(DecoupledIO(new InsUncacheResp))
88  val mmio_flush = Output(Bool())
89}
90
91class PrevHalfInstr extends XSBundle {
92  val taken = Bool()
93  val ghInfo = new GlobalHistory()
94  val fetchpc = UInt(VAddrBits.W) // only for debug
95  val idx = UInt(VAddrBits.W) // only for debug
96  val pc = UInt(VAddrBits.W)
97  val npc = UInt(VAddrBits.W)
98  val target = UInt(VAddrBits.W)
99  val instr = UInt(16.W)
100  val ipf = Bool()
101  val meta = new BpuMeta
102}
103
104@chiselName
105class IFU extends XSModule with HasIFUConst with HasCircularQueuePtrHelper
106{
107  val io = IO(new IFUIO)
108  val bpu = BPU(EnableBPU)
109  val icache = Module(new ICache)
110
111  io.ptw <> TLB(
112    in = Seq(icache.io.tlb),
113    sfence = io.sfence,
114    csr = io.tlbCsr,
115    width = 1,
116    isDtlb = false,
117    shouldBlock = true
118  )
119
120  val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B)
121  val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B)
122
123  val icacheResp = icache.io.resp.bits
124
125  if4_flush := io.redirect.valid
126  if3_flush := if4_flush || if4_redirect
127  if2_flush := if3_flush || if3_redirect
128  if1_flush := if2_flush || if2_redirect
129
130  //********************** IF1 ****************************//
131  val if1_valid = !reset.asBool && GTimer() > 500.U
132  val if1_npc = WireInit(0.U(VAddrBits.W))
133  val if2_ready = WireInit(false.B)
134  val if2_valid = RegInit(init = false.B)
135  val if2_allReady = WireInit(if2_ready && icache.io.req.ready)
136  val if1_fire = (if1_valid &&  if2_allReady) && (icache.io.tlb.resp.valid || !if2_valid)
137  val if1_can_go = if1_fire || if3_flush
138
139  val if1_gh, if2_gh, if3_gh, if4_gh = Wire(new GlobalHistory)
140  val if2_predicted_gh, if3_predicted_gh, if4_predicted_gh = Wire(new GlobalHistory)
141  val final_gh = RegInit(0.U.asTypeOf(new GlobalHistory))
142  val final_gh_bypass = WireInit(0.U.asTypeOf(new GlobalHistory))
143  val flush_final_gh = WireInit(false.B)
144
145  //********************** IF2 ****************************//
146  val if2_allValid = if2_valid && icache.io.tlb.resp.valid
147  val if3_ready = WireInit(false.B)
148  val if2_fire = (if2_valid && if3_ready) && icache.io.tlb.resp.valid
149  val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_can_go)
150  val if2_snpc = snpc(if2_pc)
151  val if2_predHist = RegEnable(if1_gh.predHist, enable=if1_can_go)
152  val if2_can_go = if2_fire && !if2_flush
153  if2_ready := if3_ready || !if2_valid
154  when (if1_can_go)       { if2_valid := true.B }
155  .elsewhen (if2_flush) { if2_valid := false.B }
156  .elsewhen (if2_can_go)  { if2_valid := false.B }
157
158  val npcGen = new PriorityMuxGenerator[UInt]
159  npcGen.register(true.B, RegNext(if1_npc), Some("stallPC"))
160  val if2_bp = bpu.io.out(0)
161
162  // if taken, bp_redirect should be true
163  // when taken on half RVI, we suppress this redirect signal
164
165  npcGen.register(if2_valid, Mux(if2_bp.taken, if2_bp.target, if2_snpc), Some("if2_target"))
166
167  if2_predicted_gh := if2_gh.update(if2_bp.hasNotTakenBrs, if2_bp.takenOnBr)
168
169  //********************** IF3 ****************************//
170  // if3 should wait for instructions resp to arrive
171  val if3_valid = RegInit(init = false.B)
172  val if4_ready = WireInit(false.B)
173  val if3_allValid = if3_valid && icache.io.resp.valid
174  val if3_fire = if3_allValid && if4_ready
175  val if3_pc = RegEnable(if2_pc, if2_can_go)
176  val if3_snpc = RegEnable(if2_snpc, if2_can_go)
177  val if3_predHist = RegEnable(if2_predHist, enable=if2_can_go)
178  val if3_can_go = if3_fire && !if3_flush
179  if3_ready := if4_ready && icache.io.resp.valid || !if3_valid
180  when (if3_flush) {
181    if3_valid := false.B
182  }.elsewhen (if2_can_go) {
183    if3_valid := true.B
184  }.elsewhen (if3_can_go) {
185    if3_valid := false.B
186  }
187
188  val if3_bp = bpu.io.out(1)
189  if3_predicted_gh := if3_gh.update(if3_bp.hasNotTakenBrs, if3_bp.takenOnBr)
190
191
192  val prevHalfInstrReq = WireInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
193  // only valid when if4_fire
194  val hasPrevHalfInstrReq = prevHalfInstrReq.valid && HasCExtension.B
195
196  val if3_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
197
198  // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault
199  val crossPageIPF = WireInit(false.B)
200
201  val if3_pendingPrevHalfInstr = if3_prevHalfInstr.valid && HasCExtension.B
202
203  // the previous half of RVI instruction waits until it meets its last half
204  val if3_prevHalfInstrMet = if3_pendingPrevHalfInstr && if3_prevHalfInstr.bits.npc === if3_pc && if3_valid
205  // set to invalid once consumed or redirect from backend
206  val if3_prevHalfConsumed = if3_prevHalfInstrMet && if3_can_go
207  val if3_prevHalfFlush = if4_flush
208  when (if3_prevHalfFlush) {
209    if3_prevHalfInstr.valid := false.B
210  }.elsewhen (hasPrevHalfInstrReq) {
211    if3_prevHalfInstr.valid := true.B
212  }.elsewhen (if3_prevHalfConsumed) {
213    if3_prevHalfInstr.valid := false.B
214  }
215  when (hasPrevHalfInstrReq) {
216    if3_prevHalfInstr.bits := prevHalfInstrReq.bits
217  }
218  // when bp signal a redirect, we distinguish between taken and not taken
219  // if taken and saveHalfRVI is true, we do not redirect to the target
220
221  class IF3_PC_COMP extends XSModule {
222    val io = IO(new Bundle {
223      val if2_pc = Input(UInt(VAddrBits.W))
224      val pc     = Input(UInt(VAddrBits.W))
225      val if2_valid = Input(Bool())
226      val res = Output(Bool())
227    })
228    io.res := !io.if2_valid || io.if2_valid && io.if2_pc =/= io.pc
229  }
230  def if3_nextValidPCNotEquals(pc: UInt) = {
231    val comp = Module(new IF3_PC_COMP)
232    comp.io.if2_pc := if2_pc
233    comp.io.pc     := pc
234    comp.io.if2_valid := if2_valid
235    comp.io.res
236  }
237
238  val if3_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => !if3_pendingPrevHalfInstr && if3_bp.realTakens(i) && if3_nextValidPCNotEquals(if3_bp.targets(i))))
239  val if3_prevHalfMetRedirect    = if3_pendingPrevHalfInstr && if3_prevHalfInstrMet && if3_prevHalfInstr.bits.taken && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.target)
240  val if3_prevHalfNotMetRedirect = if3_pendingPrevHalfInstr && !if3_prevHalfInstrMet && if3_nextValidPCNotEquals(if3_prevHalfInstr.bits.npc)
241  val if3_predTakenRedirect    = ParallelOR(if3_predTakenRedirectVec)
242  val if3_predNotTakenRedirect = !if3_pendingPrevHalfInstr && !if3_bp.taken && if3_nextValidPCNotEquals(if3_snpc)
243  // when pendingPrevHalfInstr, if3_GHInfo is set to the info of last prev half instr
244  // val if3_ghInfoNotIdenticalRedirect = !if3_pendingPrevHalfInstr && if3_GHInfo =/= if3_lastGHInfo && enableGhistRepair.B
245
246  if3_redirect := if3_valid && (
247                    // prevHalf is consumed but the next packet is not where it meant to be
248                    // we do not handle this condition because of the burden of building a correct GHInfo
249                    // prevHalfMetRedirect ||
250                    // prevHalf does not match if3_pc and the next fetch packet is not snpc
251                    if3_prevHalfNotMetRedirect && HasCExtension.B ||
252                    // pred taken and next fetch packet is not the predicted target
253                    if3_predTakenRedirect ||
254                    // pred not taken and next fetch packet is not snpc
255                    if3_predNotTakenRedirect
256                    // GHInfo from last pred does not corresponds with this packet
257                    // if3_ghInfoNotIdenticalRedirect
258                  )
259
260  val if3_target = WireInit(if3_snpc)
261
262  if3_target := Mux1H(Seq((if3_prevHalfNotMetRedirect -> if3_prevHalfInstr.bits.npc),
263                          (if3_predTakenRedirect      -> if3_bp.target),
264                          (if3_predNotTakenRedirect   -> if3_snpc)))
265
266  npcGen.register(if3_redirect, if3_target, Some("if3_target"))
267
268
269  //********************** IF4 ****************************//
270  val ftqEnqBuf_ready = Wire(Bool())
271  val if4_ftqEnqPtr = Wire(new FtqPtr)
272  val if4_pd = RegEnable(icache.io.pd_out, if3_can_go)
273  val if4_ipf = RegEnable(icacheResp.ipf || if3_prevHalfInstrMet && if3_prevHalfInstr.bits.ipf, if3_can_go)
274  val if4_acf = RegEnable(icacheResp.acf, if3_can_go)
275  val if4_crossPageIPF = RegEnable(crossPageIPF, if3_can_go)
276  val if4_valid = RegInit(false.B)
277  val if4_fire = if4_valid && io.fetchPacket.ready && ftqEnqBuf_ready
278  val if4_pc = RegEnable(if3_pc, if3_can_go)
279  val if4_snpc = RegEnable(if3_snpc, if3_can_go)
280  // This is the real mask given from icache
281  val if4_mask = RegEnable(icacheResp.mask, if3_can_go)
282
283
284  val if4_predHist = RegEnable(if3_predHist, enable=if3_can_go)
285  // wait until prevHalfInstr written into reg
286  if4_ready := (io.fetchPacket.ready && !hasPrevHalfInstrReq && ftqEnqBuf_ready || !if4_valid) && GTimer() > 500.U
287  when (if4_flush) {
288    if4_valid := false.B
289  }.elsewhen (if3_can_go) {
290    if4_valid := Mux(if3_pendingPrevHalfInstr, if3_prevHalfInstrMet, true.B)
291  }.elsewhen (if4_fire) {
292    if4_valid := false.B
293  }
294
295  val if4_bp = Wire(new BranchPrediction)
296  if4_bp := bpu.io.out(2)
297
298  if4_predicted_gh := if4_gh.update(if4_bp.hasNotTakenBrs, if4_bp.takenOnBr)
299
300  def jal_offset(inst: UInt, rvc: Bool): SInt = {
301    Mux(rvc,
302      Cat(inst(12), inst(8), inst(10, 9), inst(6), inst(7), inst(2), inst(11), inst(5, 3), 0.U(1.W)).asSInt(),
303      Cat(inst(31), inst(19, 12), inst(20), inst(30, 21), 0.U(1.W)).asSInt()
304    )
305  }
306  def br_offset(inst: UInt, rvc: Bool): SInt = {
307    Mux(rvc,
308      Cat(inst(12), inst(6, 5), inst(2), inst(11, 10), inst(4, 3), 0.U(1.W)).asSInt,
309      Cat(inst(31), inst(7), inst(30, 25), inst(11, 8), 0.U(1.W)).asSInt()
310    )
311  }
312  val if4_instrs = if4_pd.instrs
313  val if4_jals = if4_bp.jalMask
314  val if4_jal_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + jal_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
315  val if4_brs = if4_bp.brMask
316  val if4_br_tgts = VecInit((0 until PredictWidth).map(i => (if4_pd.pc(i).asSInt + br_offset(if4_instrs(i), if4_pd.pd(i).isRVC)).asUInt))
317  (0 until PredictWidth).foreach {i =>
318    when (if4_jals(i)) {
319      if4_bp.targets(i) := if4_jal_tgts(i)
320    }.elsewhen (if4_brs(i)) {
321      if4_bp.targets(i) := if4_br_tgts(i)
322    }
323  }
324
325  // we need this to tell BPU the prediction of prev half
326  // because the prediction is with the start of each inst
327  val if4_prevHalfInstr = RegInit(0.U.asTypeOf(ValidUndirectioned(new PrevHalfInstr)))
328  val if4_pendingPrevHalfInstr = if4_prevHalfInstr.valid && HasCExtension.B
329  val if4_prevHalfInstrMet = if4_pendingPrevHalfInstr && if4_valid
330  val if4_prevHalfConsumed = if4_prevHalfInstrMet && if4_fire
331  val if4_prevHalfFlush = if4_flush
332
333  val if4_takenPrevHalf = WireInit(if4_prevHalfInstrMet && if4_prevHalfInstr.bits.taken)
334  when (if4_prevHalfFlush) {
335    if4_prevHalfInstr.valid := false.B
336  }.elsewhen (if3_prevHalfConsumed) {
337    if4_prevHalfInstr.valid := if3_prevHalfInstr.valid
338  }.elsewhen (if4_prevHalfConsumed) {
339    if4_prevHalfInstr.valid := false.B
340  }
341
342  when (if3_prevHalfConsumed) {
343    if4_prevHalfInstr.bits := if3_prevHalfInstr.bits
344  }
345
346  prevHalfInstrReq.valid := if4_fire && if4_bp.saveHalfRVI && HasCExtension.B
347  val idx = if4_bp.lastHalfRVIIdx
348
349  // // this is result of the last half RVI
350  prevHalfInstrReq.bits.taken := if4_bp.lastHalfRVITaken
351  prevHalfInstrReq.bits.ghInfo := if4_gh
352  prevHalfInstrReq.bits.fetchpc := if4_pc
353  prevHalfInstrReq.bits.idx := idx
354  prevHalfInstrReq.bits.pc := if4_pd.pc(idx)
355  prevHalfInstrReq.bits.npc := if4_pd.pc(idx) + 2.U
356  prevHalfInstrReq.bits.target := if4_bp.lastHalfRVITarget
357  prevHalfInstrReq.bits.instr := if4_pd.instrs(idx)(15, 0)
358  prevHalfInstrReq.bits.ipf := if4_ipf
359  prevHalfInstrReq.bits.meta := bpu.io.brInfo.metas(idx)
360
361  class IF4_PC_COMP extends XSModule {
362    val io = IO(new Bundle {
363      val if2_pc = Input(UInt(VAddrBits.W))
364      val if3_pc = Input(UInt(VAddrBits.W))
365      val pc     = Input(UInt(VAddrBits.W))
366      val if2_valid = Input(Bool())
367      val if3_valid = Input(Bool())
368      val res = Output(Bool())
369    })
370    io.res := io.if3_valid  && io.if3_pc =/= io.pc ||
371              !io.if3_valid && (io.if2_valid && io.if2_pc =/= io.pc) ||
372              !io.if3_valid && !io.if2_valid
373  }
374  def if4_nextValidPCNotEquals(pc: UInt) = {
375    val comp = Module(new IF4_PC_COMP)
376    comp.io.if2_pc := if2_pc
377    comp.io.if3_pc := if3_pc
378    comp.io.pc     := pc
379    comp.io.if2_valid := if2_valid
380    comp.io.if3_valid := if3_valid
381    comp.io.res
382  }
383
384  val if4_predTakenRedirectVec = VecInit((0 until PredictWidth).map(i => if4_bp.realTakens(i) && if4_nextValidPCNotEquals(if4_bp.targets(i))))
385
386  val if4_prevHalfNextNotMet = hasPrevHalfInstrReq && if4_nextValidPCNotEquals(prevHalfInstrReq.bits.pc+2.U)
387  val if4_predTakenRedirect = ParallelORR(if4_predTakenRedirectVec)
388  val if4_predNotTakenRedirect = !if4_bp.taken && if4_nextValidPCNotEquals(if4_snpc)
389  // val if4_ghInfoNotIdenticalRedirect = if4_GHInfo =/= if4_lastGHInfo && enableGhistRepair.B
390
391  if4_redirect := if4_valid && (
392                    // when if4 has a lastHalfRVI, but the next fetch packet is not snpc
393                    // if4_prevHalfNextNotMet ||
394                    // when if4 preds taken, but the pc of next fetch packet is not the target
395                    if4_predTakenRedirect ||
396                    // when if4 preds not taken, but the pc of next fetch packet is not snpc
397                    if4_predNotTakenRedirect
398                    // GHInfo from last pred does not corresponds with this packet
399                    // if4_ghInfoNotIdenticalRedirect
400                  )
401
402  val if4_target = WireInit(if4_snpc)
403
404  if4_target := Mux(if4_bp.taken, if4_bp.target, if4_snpc)
405
406  npcGen.register(if4_redirect, if4_target, Some("if4_target"))
407
408  when (if4_fire) {
409    final_gh := if4_predicted_gh
410  }
411  if4_gh := Mux(flush_final_gh, final_gh_bypass, final_gh)
412  if3_gh := Mux(if4_valid && !if4_flush, if4_predicted_gh, if4_gh)
413  if2_gh := Mux(if3_valid && !if3_flush, if3_predicted_gh, if3_gh)
414  if1_gh := Mux(if2_valid && !if2_flush, if2_predicted_gh, if2_gh)
415
416  // ***************** Ftq enq buffer ********************
417  val toFtqBuf = Wire(new FtqEntry)
418  val ftqEnqBuf = RegEnable(toFtqBuf, enable=if4_fire)
419  val ftqEnqBuf_valid = RegInit(false.B)
420  val ftqLeftOne = WireInit(false.B) // TODO: to be replaced
421  ftqEnqBuf_ready := io.toFtq.ready && !(io.ftqLeftOne && ftqEnqBuf_valid)
422  if4_ftqEnqPtr := Mux(ftqEnqBuf_valid, io.ftqEnqPtr+1.U, io.ftqEnqPtr)
423  when (io.redirect.valid)  { ftqEnqBuf_valid := false.B }
424  .elsewhen (if4_fire)      { ftqEnqBuf_valid := true.B }
425  .elsewhen (io.toFtq.fire) { ftqEnqBuf_valid := false.B }
426
427  io.toFtq.valid := ftqEnqBuf_valid
428  io.toFtq.bits  := ftqEnqBuf
429
430  toFtqBuf := DontCare
431  toFtqBuf.ftqPC    := if4_pc
432  toFtqBuf.hist     := final_gh
433  toFtqBuf.predHist := if4_predHist.asTypeOf(new GlobalHistory)
434  toFtqBuf.rasSp    := bpu.io.brInfo.rasSp
435  toFtqBuf.rasTop   := bpu.io.brInfo.rasTop
436  toFtqBuf.specCnt  := bpu.io.brInfo.specCnt
437  toFtqBuf.metas    := bpu.io.brInfo.metas
438  toFtqBuf.hasLastPrev := if4_pendingPrevHalfInstr
439
440  // save it for update
441  when (if4_pendingPrevHalfInstr) {
442    toFtqBuf.metas(0) := if4_prevHalfInstr.bits.meta
443  }
444  val if4_jmpIdx = WireInit(if4_bp.jmpIdx)
445  val if4_taken = WireInit(if4_bp.taken)
446  val if4_real_valids = if4_pd.mask &
447    (Fill(PredictWidth, !if4_taken) |
448      (Fill(PredictWidth, 1.U(1.W)) >> (~if4_jmpIdx)))
449
450  val cfiIsCall = if4_pd.pd(if4_jmpIdx).isCall
451  val cfiIsRet  = if4_pd.pd(if4_jmpIdx).isRet
452  val cfiIsRVC  = if4_pd.pd(if4_jmpIdx).isRVC
453  toFtqBuf.cfiIsCall := cfiIsCall
454  toFtqBuf.cfiIsRet  := cfiIsRet
455  toFtqBuf.cfiIsRVC  := cfiIsRVC
456  toFtqBuf.cfiIndex.valid := if4_taken
457  toFtqBuf.cfiIndex.bits  := if4_jmpIdx
458
459  toFtqBuf.br_mask   := if4_bp.brMask.asTypeOf(Vec(PredictWidth, Bool()))
460  toFtqBuf.rvc_mask  := VecInit(if4_pd.pd.map(_.isRVC))
461  toFtqBuf.valids    := if4_real_valids.asTypeOf(Vec(PredictWidth, Bool()))
462  toFtqBuf.target := Mux(if4_taken, if4_target, if4_snpc)
463
464
465
466  val r = io.redirect
467  val cfiUpdate = io.redirect.bits.cfiUpdate
468  when (r.valid) {
469    val isMisPred = r.bits.level === 0.U
470    val b = cfiUpdate
471    val oldGh = b.hist
472    val sawNTBr = b.sawNotTakenBranch
473    val isBr = b.pd.isBr
474    val taken = Mux(isMisPred, b.taken, b.predTaken)
475    val updatedGh = oldGh.update(sawNTBr, isBr && taken)
476    final_gh := updatedGh
477    final_gh_bypass := updatedGh
478    flush_final_gh := true.B
479  }
480
481  npcGen.register(io.redirect.valid, io.redirect.bits.cfiUpdate.target, Some("backend_redirect"))
482  npcGen.register(RegNext(reset.asBool) && !reset.asBool, resetVector.U(VAddrBits.W), Some("reset_vector"))
483
484  if1_npc := npcGen()
485
486
487  icache.io.req.valid := if1_can_go
488  icache.io.resp.ready := if4_ready
489  icache.io.req.bits.addr := if1_npc
490  icache.io.req.bits.mask := mask(if1_npc)
491  icache.io.flush := Cat(if3_flush, if2_flush)
492  icache.io.mem_grant <> io.icacheMemGrant
493  icache.io.fencei := io.fencei
494  icache.io.prev.valid := if3_prevHalfInstrMet
495  icache.io.prev.bits := if3_prevHalfInstr.bits.instr
496  icache.io.prev_ipf := if3_prevHalfInstr.bits.ipf
497  icache.io.prev_pc := if3_prevHalfInstr.bits.pc
498  icache.io.mmio_acquire <> io.mmio_acquire
499  icache.io.mmio_grant <> io.mmio_grant
500  icache.io.mmio_flush <> io.mmio_flush
501  io.icacheMemAcq <> icache.io.mem_acquire
502  io.l1plusFlush := icache.io.l1plusflush
503  io.prefetchTrainReq := icache.io.prefetchTrainReq
504
505  bpu.io.commit <> io.commitUpdate
506  bpu.io.redirect <> io.redirect
507
508  bpu.io.inFire(0) := if1_can_go
509  bpu.io.inFire(1) := if2_fire
510  bpu.io.inFire(2) := if3_can_go
511  bpu.io.inFire(3) := if4_fire
512  bpu.io.in.pc := if1_npc
513  bpu.io.in.hist := if1_gh.asUInt
514  bpu.io.in.inMask := mask(if1_npc)
515  bpu.io.predecode.mask := if4_pd.mask
516  bpu.io.predecode.lastHalf := if4_pd.lastHalf
517  bpu.io.predecode.pd := if4_pd.pd
518  bpu.io.predecode.hasLastHalfRVI := if4_prevHalfInstrMet
519  bpu.io.realMask := if4_mask
520  bpu.io.prevHalf := if4_prevHalfInstr
521
522
523  when (if3_prevHalfInstrMet && icacheResp.ipf && !if3_prevHalfInstr.bits.ipf) {
524    crossPageIPF := true.B // higher 16 bits page fault
525  }
526
527  val fetchPacketValid = if4_valid && !io.redirect.valid && ftqEnqBuf_ready
528  val fetchPacketWire = Wire(new FetchPacket)
529
530  fetchPacketWire.mask := if4_real_valids
531  //RVC expand
532  val expandedInstrs = Wire(Vec(PredictWidth, UInt(32.W)))
533  for(i <- 0 until PredictWidth){
534      val expander = Module(new RVCExpander)
535      expander.io.in := if4_pd.instrs(i)
536      expandedInstrs(i) := expander.io.out.bits
537  }
538  fetchPacketWire.instrs := expandedInstrs
539
540  fetchPacketWire.pc := if4_pd.pc
541  (0 until PredictWidth).foreach(i => fetchPacketWire.pnpc(i) := if4_pd.pc(i) + Mux(if4_pd.pd(i).isRVC, 2.U, 4.U))
542  when (if4_bp.taken) {
543    fetchPacketWire.pnpc(if4_bp.jmpIdx) := if4_bp.target
544  }
545
546  fetchPacketWire.pdmask := if4_pd.mask
547  fetchPacketWire.pd := if4_pd.pd
548  fetchPacketWire.ipf := if4_ipf
549  fetchPacketWire.acf := if4_acf
550  fetchPacketWire.crossPageIPFFix := if4_crossPageIPF
551  fetchPacketWire.ftqPtr := if4_ftqEnqPtr
552
553  // predTaken Vec
554  fetchPacketWire.pred_taken := if4_bp.realTakens
555
556  io.fetchPacket.bits := fetchPacketWire
557  io.fetchPacket.valid := fetchPacketValid
558
559//  if(IFUDebug) {
560    val predictor_s3 = RegEnable(Mux(if3_redirect, 1.U(log2Up(4).W), 0.U(log2Up(4).W)), if3_can_go)
561    val predictor_s4 = Mux(if4_redirect, 2.U, predictor_s3)
562    val predictor = predictor_s4
563  toFtqBuf.metas.map(_.predictor := predictor)
564 // }
565
566  // val predRight = cfiUpdate.valid && !cfiUpdate.bits.isMisPred && !cfiUpdate.bits.isReplay
567  // val predWrong = cfiUpdate.valid && cfiUpdate.bits.isMisPred && !cfiUpdate.bits.isReplay
568
569  // val ubtbRight = predRight && cfiUpdate.bits.bpuMeta.predictor === 0.U
570  // val ubtbWrong = predWrong && cfiUpdate.bits.bpuMeta.predictor === 0.U
571  // val btbRight  = predRight && cfiUpdate.bits.bpuMeta.predictor === 1.U
572  // val btbWrong  = predWrong && cfiUpdate.bits.bpuMeta.predictor === 1.U
573  // val tageRight = predRight && cfiUpdate.bits.bpuMeta.predictor === 2.U
574  // val tageWrong = predWrong && cfiUpdate.bits.bpuMeta.predictor === 2.U
575  // val loopRight = predRight && cfiUpdate.bits.bpuMeta.predictor === 3.U
576  // val loopWrong = predWrong && cfiUpdate.bits.bpuMeta.predictor === 3.U
577
578  // ExcitingUtils.addSource(ubtbRight, "perfCntubtbRight", Perf)
579  // ExcitingUtils.addSource(ubtbWrong, "perfCntubtbWrong", Perf)
580  // ExcitingUtils.addSource(btbRight, "perfCntbtbRight", Perf)
581  // ExcitingUtils.addSource(btbWrong, "perfCntbtbWrong", Perf)
582  // ExcitingUtils.addSource(tageRight, "perfCnttageRight", Perf)
583  // ExcitingUtils.addSource(tageWrong, "perfCnttageWrong", Perf)
584  // ExcitingUtils.addSource(loopRight, "perfCntloopRight", Perf)
585  // ExcitingUtils.addSource(loopWrong, "perfCntloopWrong", Perf)
586
587  // debug info
588  if (IFUDebug) {
589    XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n")
590    XSDebug(icache.io.flush(0).asBool, "Flush icache stage2...\n")
591    XSDebug(icache.io.flush(1).asBool, "Flush icache stage3...\n")
592    XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits.cfiUpdate.target)}\n")
593
594    XSDebug("[IF1] v=%d     fire=%d  cango=%d          flush=%d pc=%x mask=%b\n", if1_valid, if1_fire,if1_can_go, if1_flush, if1_npc, mask(if1_npc))
595    XSDebug("[IF2] v=%d r=%d fire=%d cango=%d redirect=%d flush=%d pc=%x snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_can_go, if2_redirect, if2_flush, if2_pc, if2_snpc)
596    XSDebug("[IF3] v=%d r=%d fire=%d cango=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_can_go, if3_redirect, if3_flush, if3_pc, crossPageIPF, if3_bp.hasNotTakenBrs)
597    XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_crossPageIPF, if4_bp.hasNotTakenBrs)
598    XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", icache.io.req.valid, icache.io.req.ready, icache.io.req.bits.addr)
599    XSDebug("[IF1][ghr] hist=%b\n", if1_gh.asUInt)
600    XSDebug("[IF1][ghr] extHist=%b\n\n", if1_gh.asUInt)
601
602    XSDebug("[IF2][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI)
603    if2_gh.debug("if2")
604
605    XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", icache.io.resp.valid, icache.io.resp.ready, icache.io.resp.bits.pc, icache.io.resp.bits.mask)
606    XSDebug("[IF3][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI)
607    XSDebug("[IF3][redirect]: v=%d, prevMet=%d, prevNMet=%d, predT=%d, predNT=%d\n", if3_redirect, if3_prevHalfMetRedirect, if3_prevHalfNotMetRedirect, if3_predTakenRedirect, if3_predNotTakenRedirect)
608    // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n",
609    //   prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr)
610    XSDebug("[IF3][if3_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n\n",
611    if3_prevHalfInstr.valid, if3_prevHalfInstr.bits.taken, if3_prevHalfInstr.bits.fetchpc, if3_prevHalfInstr.bits.idx, if3_prevHalfInstr.bits.pc, if3_prevHalfInstr.bits.npc, if3_prevHalfInstr.bits.target, if3_prevHalfInstr.bits.instr, if3_prevHalfInstr.bits.ipf)
612    if3_gh.debug("if3")
613
614    XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask)
615    XSDebug("[IF4][snpc]: %x, realMask=%b\n", if4_snpc, if4_mask)
616    XSDebug("[IF4][bp] taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI)
617    XSDebug("[IF4][redirect]: v=%d, prevNotMet=%d, predT=%d, predNT=%d\n", if4_redirect, if4_prevHalfNextNotMet, if4_predTakenRedirect, if4_predNotTakenRedirect)
618    XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal!  instr=%x target=%x\n", if4_instrs(if4_bp.jmpIdx), if4_jal_tgts(if4_bp.jmpIdx))
619    XSDebug("[IF4][ prevHalfInstrReq] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n",
620      prevHalfInstrReq.valid, prevHalfInstrReq.bits.taken, prevHalfInstrReq.bits.fetchpc, prevHalfInstrReq.bits.idx, prevHalfInstrReq.bits.pc, prevHalfInstrReq.bits.npc, prevHalfInstrReq.bits.target, prevHalfInstrReq.bits.instr, prevHalfInstrReq.bits.ipf)
621    XSDebug("[IF4][if4_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x npc=%x tgt=%x instr=%x ipf=%d\n",
622      if4_prevHalfInstr.valid, if4_prevHalfInstr.bits.taken, if4_prevHalfInstr.bits.fetchpc, if4_prevHalfInstr.bits.idx, if4_prevHalfInstr.bits.pc, if4_prevHalfInstr.bits.npc, if4_prevHalfInstr.bits.target, if4_prevHalfInstr.bits.instr, if4_prevHalfInstr.bits.ipf)
623    if4_gh.debug("if4")
624    XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d acf=%d crossPageIPF=%d\n",
625      io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.acf, io.fetchPacket.bits.crossPageIPFFix)
626    for (i <- 0 until PredictWidth) {
627      XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pnpc=%x pd: rvc=%d brType=%b call=%d ret=%d\n",
628        io.fetchPacket.bits.mask(i),
629        io.fetchPacket.bits.instrs(i),
630        io.fetchPacket.bits.pc(i),
631        io.fetchPacket.bits.pnpc(i),
632        io.fetchPacket.bits.pd(i).isRVC,
633        io.fetchPacket.bits.pd(i).brType,
634        io.fetchPacket.bits.pd(i).isCall,
635        io.fetchPacket.bits.pd(i).isRet
636      )
637    }
638    val b = ftqEnqBuf
639    XSDebug("[FtqEnqBuf] v=%d r=%d pc=%x cfiIndex(%d)=%d cfiIsCall=%d cfiIsRet=%d cfiIsRVC=%d\n",
640      ftqEnqBuf_valid, ftqEnqBuf_ready, b.ftqPC, b.cfiIndex.valid, b.cfiIndex.bits, b.cfiIsCall, b.cfiIsRet, b.cfiIsRVC)
641    XSDebug("[FtqEnqBuf] valids=%b br_mask=%b rvc_mask=%b hist=%x predHist=%x rasSp=%d rasTopAddr=%x rasTopCtr=%d\n",
642      b.valids.asUInt, b.br_mask.asUInt, b.rvc_mask.asUInt, b.hist.asUInt, b.predHist.asUInt, b.rasSp, b.rasTop.retAddr, b.rasTop.ctr)
643    XSDebug("[ToFTQ] v=%d r=%d leftOne=%d ptr=%d\n", io.toFtq.valid, io.toFtq.ready, io.ftqLeftOne, io.ftqEnqPtr.value)
644  }
645
646}
647