xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 195ef4a53ab54326d879e884c4e1568f424f2668)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.rocket.RVCDecoder
23import xiangshan._
24import xiangshan.cache.mmu._
25import xiangshan.frontend.icache._
26import utils._
27import utility._
28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29import utility.ChiselDB
30
31trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
32  def mmioBusWidth = 64
33  def mmioBusBytes = mmioBusWidth / 8
34  def maxInstrLen = 32
35}
36
37trait HasIFUConst extends HasXSParameter{
38  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
39  def fetchQueueSize = 2
40
41  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
42    val byteOffset = pc - start
43    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
44  }
45}
46
47class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
48  val pdWb = Valid(new PredecodeWritebackBundle)
49}
50
51class IfuToBackendIO(implicit p:Parameters) extends XSBundle {
52  // write to backend gpaddr mem
53  val gpaddrMem_wen = Output(Bool())
54  val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr
55  // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo
56  // TODO: avoid cross page entry in Ftq
57  val gpaddrMem_wdata = Output(UInt(GPAddrBits.W))
58}
59
60class FtqInterface(implicit p: Parameters) extends XSBundle {
61  val fromFtq = Flipped(new FtqToIfuIO)
62  val toFtq   = new IfuToFtqIO
63}
64
65class UncacheInterface(implicit p: Parameters) extends XSBundle {
66  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
67  val toUncache   = DecoupledIO( new InsUncacheReq )
68}
69
70class NewIFUIO(implicit p: Parameters) extends XSBundle {
71  val ftqInter         = new FtqInterface
72  val icacheInter      = Flipped(new IFUICacheIO)
73  val icacheStop       = Output(Bool())
74  val icachePerfInfo   = Input(new ICachePerfInfo)
75  val toIbuffer        = Decoupled(new FetchToIBuffer)
76  val toBackend        = new IfuToBackendIO
77  val uncacheInter     = new UncacheInterface
78  val frontendTrigger  = Flipped(new FrontendTdataDistributeIO)
79  val rob_commits      = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
80  val iTLBInter        = new TlbRequestIO
81  val pmp              = new ICachePMPBundle
82  val mmioCommitRead   = new mmioCommitRead
83}
84
85// record the situation in which fallThruAddr falls into
86// the middle of an RVI inst
87class LastHalfInfo(implicit p: Parameters) extends XSBundle {
88  val valid = Bool()
89  val middlePC = UInt(VAddrBits.W)
90  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
91}
92
93class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
94  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
95  val frontendTrigger     = new FrontendTdataDistributeIO
96  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
97}
98
99
100class IfuToPredChecker(implicit p: Parameters) extends XSBundle {
101  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
102  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
103  val target        = UInt(VAddrBits.W)
104  val instrRange    = Vec(PredictWidth, Bool())
105  val instrValid    = Vec(PredictWidth, Bool())
106  val pds           = Vec(PredictWidth, new PreDecodeInfo)
107  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
108  val fire_in       = Bool()
109}
110
111class FetchToIBufferDB extends Bundle {
112  val start_addr = UInt(39.W)
113  val instr_count = UInt(32.W)
114  val exception = Bool()
115  val is_cache_hit = Bool()
116}
117
118class IfuWbToFtqDB extends Bundle {
119  val start_addr = UInt(39.W)
120  val is_miss_pred = Bool()
121  val miss_pred_offset = UInt(32.W)
122  val checkJalFault = Bool()
123  val checkRetFault = Bool()
124  val checkTargetFault = Bool()
125  val checkNotCFIFault = Bool()
126  val checkInvalidTaken = Bool()
127}
128
129class NewIFU(implicit p: Parameters) extends XSModule
130  with HasICacheParameters
131  with HasIFUConst
132  with HasPdConst
133  with HasCircularQueuePtrHelper
134  with HasPerfEvents
135  with HasTlbConst
136{
137  val io = IO(new NewIFUIO)
138  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
139  val fromICache = io.icacheInter.resp
140  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
141
142  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
143
144  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
145
146  def numOfStage = 3
147  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
148  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
149  // bubble events in IFU, only happen in stage 1
150  val icacheMissBubble = Wire(Bool())
151  val itlbMissBubble =Wire(Bool())
152
153  // only driven by clock, not valid-ready
154  topdown_stages(0) := fromFtq.req.bits.topdown_info
155  for (i <- 1 until numOfStage) {
156    topdown_stages(i) := topdown_stages(i - 1)
157  }
158  when (icacheMissBubble) {
159    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
160  }
161  when (itlbMissBubble) {
162    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
163  }
164  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
165  when (fromFtq.topdown_redirect.valid) {
166    // only redirect from backend, IFU redirect itself is handled elsewhere
167    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
168      /*
169      for (i <- 0 until numOfStage) {
170        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
171      }
172      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
173      */
174      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
175        for (i <- 0 until numOfStage) {
176          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
177        }
178        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
179      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
180        for (i <- 0 until numOfStage) {
181          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
182        }
183        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
184      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
185        for (i <- 0 until numOfStage) {
186          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
187        }
188        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
189      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
190        for (i <- 0 until numOfStage) {
191          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
192        }
193        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
194      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
195        for (i <- 0 until numOfStage) {
196          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
197        }
198        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
199      }
200    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
201      for (i <- 0 until numOfStage) {
202        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
203      }
204      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
205    } .otherwise {
206      for (i <- 0 until numOfStage) {
207        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
208      }
209      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
210    }
211  }
212
213  class TlbExept(implicit p: Parameters) extends XSBundle{
214    val pageFault = Bool()
215    val accessFault = Bool()
216    val mmio = Bool()
217  }
218
219  val preDecoder       = Module(new PreDecode)
220
221  val predChecker     = Module(new PredChecker)
222  val frontendTrigger = Module(new FrontendTrigger)
223  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
224
225  io.iTLBInter.req_kill := false.B
226  io.iTLBInter.resp.ready := true.B
227
228  /**
229    ******************************************************************************
230    * IFU Stage 0
231    * - send cacheline fetch request to ICacheMainPipe
232    ******************************************************************************
233    */
234
235  val f0_valid                             = fromFtq.req.valid
236  val f0_ftq_req                           = fromFtq.req.bits
237  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
238  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
239  val f0_fire                              = fromFtq.req.fire
240
241  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
242  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
243
244  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
245                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
246
247  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
248  val f3_wb_not_flush = WireInit(false.B)
249
250  backend_redirect := fromFtq.redirect.valid
251  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
252  f2_flush := backend_redirect || mmio_redirect || wb_redirect
253  f1_flush := f2_flush || from_bpu_f1_flush
254  f0_flush := f1_flush || from_bpu_f0_flush
255
256  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
257
258  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
259
260
261  when (wb_redirect) {
262    when (f3_wb_not_flush) {
263      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
264    }
265    for (i <- 0 until numOfStage - 1) {
266      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
267    }
268  }
269
270  /** <PERF> f0 fetch bubble */
271
272  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
273  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
274  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
275  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
276  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
277  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
278  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
279  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
280
281
282  /**
283    ******************************************************************************
284    * IFU Stage 1
285    * - calculate pc/half_pc/cut_ptr for every instruction
286    ******************************************************************************
287    */
288
289  val f1_valid      = RegInit(false.B)
290  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
291  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
292  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
293  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
294  val f1_fire       = f1_valid && f2_ready
295
296  f1_ready := f1_fire || !f1_valid
297
298  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
299  // from_bpu_f1_flush := false.B
300
301  when(f1_flush)                  {f1_valid  := false.B}
302  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
303  .elsewhen(f1_fire)              {f1_valid  := false.B}
304
305  val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit
306  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point)
307  val f1_pc_high_plus1      = f1_pc_high + 1.U
308
309  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit
310  val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
311    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
312
313  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
314  val f1_half_snpc          = VecInit(f1_half_snpc_lower_result.map{i =>
315    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
316
317  if (env.FPGAPlatform){
318    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
319    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
320
321    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
322    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
323  }
324
325  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
326                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
327
328  /**
329    ******************************************************************************
330    * IFU Stage 2
331    * - icache response data (latched for pipeline stop)
332    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
333    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
334    * - cut data from cachlines to packet instruction code
335    * - instruction predecode and RVC expand
336    ******************************************************************************
337    */
338
339  val icacheRespAllValid = WireInit(false.B)
340
341  val f2_valid      = RegInit(false.B)
342  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
343  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
344  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
345  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
346  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
347
348  f2_ready := f2_fire || !f2_valid
349  //TODO: addr compare may be timing critical
350  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
351  val f2_icache_all_resp_reg        = RegInit(false.B)
352
353  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
354
355  icacheMissBubble := io.icacheInter.topdownIcacheMiss
356  itlbMissBubble   := io.icacheInter.topdownItlbMiss
357
358  io.icacheStop := !f3_ready
359
360  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
361  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
362  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
363
364  when(f2_flush)                  {f2_valid := false.B}
365  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
366  .elsewhen(f2_fire)              {f2_valid := false.B}
367
368  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
369  val f2_except_gpf   = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.guestPageFault))
370  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
371  // paddr and gpaddr of [startAddr, nextLineAddr]
372  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
373  // for crossGuestPageFault
374  val f2_gpaddrs_tmp  = VecInit((0 until PortNumber).map(i => fromICache(i).bits.gpaddr))
375  val f2_gpaddrs      = VecInit((0 until PortNumber).map(i => if(i == 0) Mux(fromICache(i).bits.tlbExcp.guestPageFault, f2_gpaddrs_tmp(i), (f2_gpaddrs_tmp(i + 1) - (1 << (blockOffBits)).U)) else f2_gpaddrs_tmp(i)))
376  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio &&
377    !fromICache(0).bits.tlbExcp.accessFault &&
378    !fromICache(0).bits.tlbExcp.pageFault   &&
379    !fromICache(0).bits.tlbExcp.guestPageFault
380
381  val f2_pc               = RegEnable(f1_pc,  f1_fire)
382  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
383  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
384
385  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
386
387  def isNextLine(pc: UInt, startAddr: UInt) = {
388    startAddr(blockOffBits) ^ pc(blockOffBits)
389  }
390
391  def isLastInLine(pc: UInt) = {
392    pc(blockOffBits - 1, 0) === "b111110".U
393  }
394
395  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
396  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
397  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
398  val f2_instr_range = f2_jump_range & f2_ftr_range
399  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
400  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
401  val f2_gpf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_gpf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_gpf(1))))
402  val f2_perf_info    = io.icachePerfInfo
403
404  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
405    require(HasCExtension)
406    // if(HasCExtension){
407      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
408      val dataVec  = cacheline.asTypeOf(Vec(blockBytes, UInt(16.W))) //32 16-bit data vector
409      (0 until PredictWidth + 1).foreach( i =>
410        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
411      )
412      result
413    // } else {
414    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
415    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
416    //   (0 until PredictWidth).foreach( i =>
417    //     result(i) := dataVec(cutPtr(i))
418    //   )
419    //   result
420    // }
421  }
422
423  val f2_cache_response_data = fromICache.map(_.bits.data)
424  val f2_data_2_cacheline = Cat(f2_cache_response_data(0), f2_cache_response_data(0))
425
426  val f2_cut_data   = cut(f2_data_2_cacheline, f2_cut_ptr)
427
428  /** predecode (include RVC expander) */
429  // preDecoderRegIn.data := f2_reg_cut_data
430  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
431  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
432  // preDecoderRegIn.pc  := f2_pc
433
434  val preDecoderIn  = preDecoder.io.in
435  preDecoderIn.valid := f2_valid
436  preDecoderIn.bits.data := f2_cut_data
437  preDecoderIn.bits.frontendTrigger := io.frontendTrigger
438  preDecoderIn.bits.pc  := f2_pc
439  val preDecoderOut = preDecoder.io.out
440
441  //val f2_expd_instr     = preDecoderOut.expInstr
442  val f2_instr          = preDecoderOut.instr
443  val f2_pd             = preDecoderOut.pd
444  val f2_jump_offset    = preDecoderOut.jumpOffset
445  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
446  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
447  val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_gpf(0) && f2_doubleLine && f2_except_gpf(1) && !f2_pd(i).isRVC ))
448  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
449
450
451  /**
452    ******************************************************************************
453    * IFU Stage 3
454    * - handle MMIO instruciton
455    *  -send request to Uncache fetch Unit
456    *  -every packet include 1 MMIO instruction
457    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
458    *  -flush to snpc (send ifu_redirect to Ftq)
459    * - Ibuffer enqueue
460    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
461    * - handle last half RVI instruction
462    ******************************************************************************
463    */
464
465  val f3_valid          = RegInit(false.B)
466  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
467  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
468  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
469  val f3_fire           = io.toIbuffer.fire
470
471  f3_ready := f3_fire || !f3_valid
472
473  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
474
475  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
476  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
477  val f3_except_gpf     = RegEnable(f2_except_gpf,  f2_fire)
478  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
479
480  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
481  val f3_instr          = RegEnable(f2_instr, f2_fire)
482  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
483    val expander       = Module(new RVCExpander)
484    expander.io.in := f3_instr(i)
485    expander.io.out.bits
486  })
487
488  val f3_pd_wire        = RegEnable(f2_pd,          f2_fire)
489  val f3_pd             = WireInit(f3_pd_wire)
490  val f3_jump_offset    = RegEnable(f2_jump_offset, f2_fire)
491  val f3_af_vec         = RegEnable(f2_af_vec,      f2_fire)
492  val f3_pf_vec         = RegEnable(f2_pf_vec ,     f2_fire)
493  val f3_gpf_vec        = RegEnable(f2_gpf_vec,     f2_fire)
494  val f3_pc             = RegEnable(f2_pc,          f2_fire)
495  val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
496  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
497  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
498  val f3_crossPageFault = RegEnable(f2_crossPageFault,           f2_fire)
499  val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire)
500  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,             f2_fire)
501  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i) || f3_except_gpf(i)})
502  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_) || f3_except_gpf.reduce(_||_))
503  val f3_paddrs         = RegEnable(f2_paddrs,  f2_fire)
504  val f3_gpaddrs        = RegEnable(f2_gpaddrs,  f2_fire)
505  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,             f2_fire)
506
507  // Expand 1 bit to prevent overflow when assert
508  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
509  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
510  // brType, isCall and isRet generation is delayed to f3 stage
511  val f3Predecoder = Module(new F3Predecoder)
512
513  f3Predecoder.io.in.instr := f3_instr
514
515  f3_pd.zipWithIndex.map{ case (pd,i) =>
516    pd.brType := f3Predecoder.io.out.pd(i).brType
517    pd.isCall := f3Predecoder.io.out.pd(i).isCall
518    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
519  }
520
521  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
522  XSError(f3_valid && f3PdDiff, "f3 pd diff")
523
524  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
525    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
526  }
527
528  /*** MMIO State Machine***/
529  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
530  val mmio_is_RVC     = RegInit(false.B)
531  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
532  val mmio_resend_af  = RegInit(false.B)
533  val mmio_resend_pf  = RegInit(false.B)
534  val mmio_resend_gpf = RegInit(false.B)
535
536  //last instuction finish
537  val is_first_instr = RegInit(true.B)
538  /*** Determine whether the MMIO instruction is executable based on the previous prediction block ***/
539  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx - 1.U)
540
541  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
542  val mmio_state = RegInit(m_idle)
543
544  val f3_req_is_mmio     = f3_mmio && f3_valid
545  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
546  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
547
548  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
549  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
550  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
551
552  val fromFtqRedirectReg = Wire(fromFtq.redirect.cloneType)
553  fromFtqRedirectReg.bits := RegEnable(fromFtq.redirect.bits, 0.U.asTypeOf(fromFtq.redirect.bits), fromFtq.redirect.valid)
554  fromFtqRedirectReg.valid := RegNext(fromFtq.redirect.valid, init = false.B)
555  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
556  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
557  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
558
559  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
560
561  /**
562    **********************************************************************************
563    * We want to defer instruction fetching when encountering MMIO instructions to ensure that the MMIO region is not negatively impacted.
564    * This is the exception when the first instruction is an MMIO instruction.
565    **********************************************************************************
566    */
567  when(is_first_instr && f3_fire){
568    is_first_instr  := false.B
569  }
570
571  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
572  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
573  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
574  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
575  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
576
577  val f3_mmio_use_seq_pc = RegInit(false.B)
578
579  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
580  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
581
582  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
583  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
584
585  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
586
587  // mmio state machine
588  switch(mmio_state){
589    is(m_idle){
590      when(f3_req_is_mmio){
591        mmio_state :=  m_waitLastCmt
592      }
593    }
594
595    is(m_waitLastCmt){
596      when(is_first_instr){
597        mmio_state := m_sendReq
598      }.otherwise{
599        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
600      }
601    }
602
603    is(m_sendReq){
604      mmio_state :=  Mux(toUncache.fire, m_waitResp, m_sendReq )
605    }
606
607    is(m_waitResp){
608      when(fromUncache.fire){
609          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
610          val needResend = !isRVC && f3_paddrs(0)(2,1) === 3.U
611          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
612
613          mmio_is_RVC := isRVC
614          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
615          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
616      }
617    }
618
619    is(m_sendTLB){
620      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
621        mmio_state :=  m_tlbResp
622      }
623    }
624
625    is(m_tlbResp){
626      val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr ||
627                     io.iTLBInter.resp.bits.excp(0).af.instr ||
628                     io.iTLBInter.resp.bits.excp(0).gpf.instr
629      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
630      mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0)
631      mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr
632      mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr
633      mmio_resend_gpf := mmio_resend_gpf || io.iTLBInter.resp.bits.excp(0).gpf.instr
634    }
635
636    is(m_sendPMP){
637      val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
638      mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
639      mmio_resend_af := pmpExcpAF
640    }
641
642    is(m_resendReq){
643      mmio_state :=  Mux(toUncache.fire, m_waitResendResp, m_resendReq )
644    }
645
646    is(m_waitResendResp){
647      when(fromUncache.fire){
648          mmio_state :=  m_waitCommit
649          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
650      }
651    }
652
653    is(m_waitCommit){
654      when(mmio_commit){
655          mmio_state  :=  m_commited
656      }
657    }
658
659    //normal mmio instruction
660    is(m_commited){
661      mmio_state := m_idle
662      mmio_is_RVC := false.B
663      mmio_resend_addr := 0.U
664    }
665  }
666
667  // Exception or flush by older branch prediction
668  // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect
669  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
670    mmio_state := m_idle
671    mmio_is_RVC := false.B
672    mmio_resend_addr := 0.U
673    mmio_resend_af := false.B
674    f3_mmio_data.map(_ := 0.U)
675  }
676
677  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
678  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_paddrs(0))
679  fromUncache.ready   := true.B
680
681  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
682  io.iTLBInter.req.bits.size     := 3.U
683  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
684  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
685  io.iTLBInter.req.bits.hyperinst:= DontCare
686  io.iTLBInter.req.bits.hlvx     := DontCare
687
688  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
689  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
690  io.iTLBInter.req.bits.memidx              := DontCare
691  io.iTLBInter.req.bits.debug.robIdx        := DontCare
692  io.iTLBInter.req.bits.no_translate        := false.B
693  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
694
695  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
696  io.pmp.req.bits.addr  := mmio_resend_addr
697  io.pmp.req.bits.size  := 3.U
698  io.pmp.req.bits.cmd   := TlbCmd.exec
699
700  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
701
702  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
703  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
704  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
705
706  /*** prediction result check   ***/
707  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
708  checkerIn.jumpOffset  := f3_jump_offset
709  checkerIn.target      := f3_ftq_req.nextStartAddr
710  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
711  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
712  checkerIn.pds         := f3_pd
713  checkerIn.pc          := f3_pc
714  checkerIn.fire_in     := RegNext(f2_fire, init = false.B)
715
716  /*** handle half RVI in the last 2 Bytes  ***/
717
718  def hasLastHalf(idx: UInt) = {
719    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
720    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
721  }
722
723  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
724
725  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
726  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
727  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
728
729  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
730  val f3_lastHalf_disable = RegInit(false.B)
731
732  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
733    f3_lastHalf_disable := false.B
734  }
735
736  when (f3_flush) {
737    f3_lastHalf.valid := false.B
738  }.elsewhen (f3_fire) {
739    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
740    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
741  }
742
743  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
744
745  /*** frontend Trigger  ***/
746  frontendTrigger.io.pds  := f3_pd
747  frontendTrigger.io.pc   := f3_pc
748  frontendTrigger.io.data   := f3_cut_data
749
750  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
751
752  val f3_triggered = frontendTrigger.io.triggered
753
754  /*** send to Ibuffer  ***/
755  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
756  io.toIbuffer.bits.instrs      := f3_expd_instr
757  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
758  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
759  io.toIbuffer.bits.pd          := f3_pd
760  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
761  io.toIbuffer.bits.pc          := f3_pc
762  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
763  io.toIbuffer.bits.foldpc      := f3_foldpc
764  io.toIbuffer.bits.exceptionType := (0 until PredictWidth).map(i => MuxCase(ExceptionType.none, Array(
765    (f3_pf_vec(i) || f3_crossPageFault(i)) -> ExceptionType.ipf,
766    (f3_gpf_vec(i) || f3_crossGuestPageFault(i)) -> ExceptionType.igpf,
767    f3_af_vec(i) -> ExceptionType.acf
768  )))
769  io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i))
770  io.toIbuffer.bits.triggered   := f3_triggered
771
772  when(f3_lastHalf.valid){
773    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
774    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
775  }
776
777  /** to backend */
778  io.toBackend.gpaddrMem_wen   := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush // same as toIbuffer
779  io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value
780  io.toBackend.gpaddrMem_wdata := f3_gpaddrs(0)
781
782
783  //Write back to Ftq
784  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
785  val finishFetchMaskReg = RegNext(f3_cache_fetch)
786
787  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
788  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
789  f3_mmio_missOffset.valid := f3_req_is_mmio
790  f3_mmio_missOffset.bits  := 0.U
791
792  // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return
793  // When backend redirect, mmio_state reset after 1 cycle.
794  // In this case, mask .valid to avoid overriding backend redirect
795  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) &&
796    f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older)
797  mmioFlushWb.bits.pc         := f3_pc
798  mmioFlushWb.bits.pd         := f3_pd
799  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
800  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
801  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
802  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
803  mmioFlushWb.bits.cfiOffset  := DontCare
804  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
805  mmioFlushWb.bits.jalTarget  := DontCare
806  mmioFlushWb.bits.instrRange := f3_mmio_range
807
808  /** external predecode for MMIO instruction */
809  when(f3_req_is_mmio){
810    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
811    val currentIsRVC   = isRVC(inst)
812
813    val brType::isCall::isRet::Nil = brInfo(inst)
814    val jalOffset = jal_offset(inst, currentIsRVC)
815    val brOffset  = br_offset(inst, currentIsRVC)
816
817    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, fLen, useAddiForMv = true).decode.bits
818
819
820    io.toIbuffer.bits.pd(0).valid   := true.B
821    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
822    io.toIbuffer.bits.pd(0).brType  := brType
823    io.toIbuffer.bits.pd(0).isCall  := isCall
824    io.toIbuffer.bits.pd(0).isRet   := isRet
825
826    when (mmio_resend_af) {
827      io.toIbuffer.bits.exceptionType(0) := ExceptionType.acf
828    } .elsewhen (mmio_resend_pf) {
829      io.toIbuffer.bits.exceptionType(0) := ExceptionType.ipf
830    }
831    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
832
833    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
834
835    mmioFlushWb.bits.pd(0).valid   := true.B
836    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
837    mmioFlushWb.bits.pd(0).brType  := brType
838    mmioFlushWb.bits.pd(0).isCall  := isCall
839    mmioFlushWb.bits.pd(0).isRet   := isRet
840  }
841
842  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
843
844  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
845
846
847  /**
848    ******************************************************************************
849    * IFU Write Back Stage
850    * - write back predecode information to Ftq to update
851    * - redirect if found fault prediction
852    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
853    ******************************************************************************
854    */
855  val wb_enable         = RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush
856  val wb_valid          = RegNext(wb_enable, init = false.B)
857  val wb_ftq_req        = RegEnable(f3_ftq_req, wb_enable)
858
859  val wb_check_result_stage1   = RegEnable(checkerOutStage1, wb_enable)
860  val wb_check_result_stage2   = checkerOutStage2
861  val wb_instr_range    = RegEnable(io.toIbuffer.bits.enqEnable, wb_enable)
862  val wb_pc             = RegEnable(f3_pc, wb_enable)
863  val wb_pd             = RegEnable(f3_pd, wb_enable)
864  val wb_instr_valid    = RegEnable(f3_instr_valid, wb_enable)
865
866  /* false hit lastHalf */
867  val wb_lastIdx        = RegEnable(f3_last_validIdx, wb_enable)
868  val wb_false_lastHalf = RegEnable(f3_false_lastHalf, wb_enable) && wb_lastIdx =/= (PredictWidth - 1).U
869  val wb_false_target   = RegEnable(f3_false_snpc, wb_enable)
870
871  val wb_half_flush = wb_false_lastHalf
872  val wb_half_target = wb_false_target
873
874  /* false oversize */
875  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
876  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
877  val lastTaken = wb_check_result_stage1.fixedTaken.last
878
879  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
880
881  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
882    * we set a flag to notify f3 that the last half flag need not to be set.
883    */
884  //f3_fire is after wb_valid
885  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
886        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
887      ){
888    f3_lastHalf_disable := true.B
889  }
890
891  //wb_valid and f3_fire are in same cycle
892  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
893        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
894      ){
895    f3_lastHalf.valid := false.B
896  }
897
898  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
899  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
900  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
901  checkFlushWb.valid                  := wb_valid
902  checkFlushWb.bits.pc                := wb_pc
903  checkFlushWb.bits.pd                := wb_pd
904  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
905  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
906  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
907  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
908  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
909  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
910  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
911  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
912  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
913  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
914
915  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
916
917  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
918
919  /*write back flush type*/
920  val checkFaultType = wb_check_result_stage2.faultType
921  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
922  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
923  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
924  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
925  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
926
927
928  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
929  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
930  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
931  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
932  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
933
934  when(checkRetFault){
935    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
936        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
937  }
938
939
940  /** performance counter */
941  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
942  val f3_req_0    = io.toIbuffer.fire
943  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
944  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
945  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
946  val f3_hit      = f3_perf_info.hit
947  val perfEvents = Seq(
948    ("frontendFlush                ", wb_redirect                                ),
949    ("ifu_req                      ", io.toIbuffer.fire                        ),
950    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
951    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
952    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
953    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
954    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
955    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
956    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
957    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
958    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
959    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
960    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
961  )
962  generatePerfEvent()
963
964  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
965  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
966  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
967  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
968  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
969  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
970  XSPerfAccumulate("frontendFlush",  wb_redirect )
971  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
972  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
973  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
974  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
975  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
976  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
977  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
978  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
979  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
980  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
981
982  val hartId = p(XSCoreParamsKey).HartId
983  val isWriteFetchToIBufferTable = Constantin.createRecord(s"isWriteFetchToIBufferTable$hartId")
984  val isWriteIfuWbToFtqTable = Constantin.createRecord(s"isWriteIfuWbToFtqTable$hartId")
985  val fetchToIBufferTable = ChiselDB.createTable(s"FetchToIBuffer$hartId", new FetchToIBufferDB)
986  val ifuWbToFtqTable = ChiselDB.createTable(s"IfuWbToFtq$hartId", new IfuWbToFtqDB)
987
988  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
989  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
990  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
991  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
992  fetchIBufferDumpData.is_cache_hit := f3_hit
993
994  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
995  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
996  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
997  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
998  ifuWbToFtqDumpData.checkJalFault := checkJalFault
999  ifuWbToFtqDumpData.checkRetFault := checkRetFault
1000  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
1001  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
1002  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
1003
1004  fetchToIBufferTable.log(
1005    data = fetchIBufferDumpData,
1006    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
1007    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
1008    clock = clock,
1009    reset = reset
1010  )
1011  ifuWbToFtqTable.log(
1012    data = ifuWbToFtqDumpData,
1013    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
1014    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
1015    clock = clock,
1016    reset = reset
1017  )
1018
1019}
1020