109c6f1ddSLingrui98/*************************************************************************************** 2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 409c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 509c6f1ddSLingrui98* 609c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 709c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 809c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 909c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 1009c6f1ddSLingrui98* 1109c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1209c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1309c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1409c6f1ddSLingrui98* 1509c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1609c6f1ddSLingrui98***************************************************************************************/ 1709c6f1ddSLingrui98 1809c6f1ddSLingrui98package xiangshan.frontend 1909c6f1ddSLingrui98 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 22cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters 23cf7d6b7aSMuziimport utility._ 24cf7d6b7aSMuziimport utility.ChiselDB 2509c6f1ddSLingrui98import xiangshan._ 26cf7d6b7aSMuziimport xiangshan.backend.GPAMemEntry 2709c6f1ddSLingrui98import xiangshan.cache.mmu._ 281d8f4dcbSJayimport xiangshan.frontend.icache._ 2909c6f1ddSLingrui98 3009c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst { 3109c6f1ddSLingrui98 def mmioBusWidth = 64 3209c6f1ddSLingrui98 def mmioBusBytes = mmioBusWidth / 8 330be662e4SJay def maxInstrLen = 32 3409c6f1ddSLingrui98} 3509c6f1ddSLingrui98 3609c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter { 37cf7d6b7aSMuzi def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = 38cf7d6b7aSMuzi Cat(addr(highest - 1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 391d8f4dcbSJay def fetchQueueSize = 2 401d8f4dcbSJay 412a3050c2SJay def getBasicBlockIdx(pc: UInt, start: UInt): UInt = { 422a3050c2SJay val byteOffset = pc - start 432a3050c2SJay (byteOffset - instBytes.U)(log2Ceil(PredictWidth), instOffsetBits) 441d8f4dcbSJay } 4509c6f1ddSLingrui98} 4609c6f1ddSLingrui98 4709c6f1ddSLingrui98class IfuToFtqIO(implicit p: Parameters) extends XSBundle { 4809c6f1ddSLingrui98 val pdWb = Valid(new PredecodeWritebackBundle) 4909c6f1ddSLingrui98} 5009c6f1ddSLingrui98 51d7ac23a3SEaston Manclass IfuToBackendIO(implicit p: Parameters) extends XSBundle { 52d7ac23a3SEaston Man // write to backend gpaddr mem 53d7ac23a3SEaston Man val gpaddrMem_wen = Output(Bool()) 54d7ac23a3SEaston Man val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr 55d7ac23a3SEaston Man // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo 56d7ac23a3SEaston Man // TODO: avoid cross page entry in Ftq 57ad415ae0SXiaokun-Pei val gpaddrMem_wdata = Output(new GPAMemEntry) 58d7ac23a3SEaston Man} 59d7ac23a3SEaston Man 6009c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle { 6109c6f1ddSLingrui98 val fromFtq = Flipped(new FtqToIfuIO) 6209c6f1ddSLingrui98 val toFtq = new IfuToFtqIO 6309c6f1ddSLingrui98} 6409c6f1ddSLingrui98 650be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle { 660be662e4SJay val fromUncache = Flipped(DecoupledIO(new InsUncacheResp)) 670be662e4SJay val toUncache = DecoupledIO(new InsUncacheReq) 680be662e4SJay} 691d1e6d4dSJenius 7009c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle { 7109c6f1ddSLingrui98 val ftqInter = new FtqInterface 7250780602SJenius val icacheInter = Flipped(new IFUICacheIO) 731d8f4dcbSJay val icacheStop = Output(Bool()) 741d8f4dcbSJay val icachePerfInfo = Input(new ICachePerfInfo) 7509c6f1ddSLingrui98 val toIbuffer = Decoupled(new FetchToIBuffer) 76d7ac23a3SEaston Man val toBackend = new IfuToBackendIO 770be662e4SJay val uncacheInter = new UncacheInterface 7872951335SLi Qianruo val frontendTrigger = Flipped(new FrontendTdataDistributeIO) 79a37fbf10SJay val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo))) 80f1fe8698SLemover val iTLBInter = new TlbRequestIO 8156788a33SJinYue val pmp = new ICachePMPBundle 821d1e6d4dSJenius val mmioCommitRead = new mmioCommitRead 8309c6f1ddSLingrui98} 8409c6f1ddSLingrui98 8509c6f1ddSLingrui98// record the situation in which fallThruAddr falls into 8609c6f1ddSLingrui98// the middle of an RVI inst 8709c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle { 8809c6f1ddSLingrui98 val valid = Bool() 8909c6f1ddSLingrui98 val middlePC = UInt(VAddrBits.W) 9009c6f1ddSLingrui98 def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr 9109c6f1ddSLingrui98} 9209c6f1ddSLingrui98 9309c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle { 9409c6f1ddSLingrui98 val data = if (HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W)) 9572951335SLi Qianruo val frontendTrigger = new FrontendTdataDistributeIO 962a3050c2SJay val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 9709c6f1ddSLingrui98} 9809c6f1ddSLingrui98 992a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle { 1002a3050c2SJay val ftqOffset = Valid(UInt(log2Ceil(PredictWidth).W)) 1012a3050c2SJay val jumpOffset = Vec(PredictWidth, UInt(XLEN.W)) 1022a3050c2SJay val target = UInt(VAddrBits.W) 1032a3050c2SJay val instrRange = Vec(PredictWidth, Bool()) 1042a3050c2SJay val instrValid = Vec(PredictWidth, Bool()) 1052a3050c2SJay val pds = Vec(PredictWidth, new PreDecodeInfo) 1062a3050c2SJay val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 1070c70648eSEaston Man val fire_in = Bool() 1082a3050c2SJay} 1092a3050c2SJay 11051532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle { 11151532d8bSGuokai Chen val start_addr = UInt(39.W) 11251532d8bSGuokai Chen val instr_count = UInt(32.W) 11351532d8bSGuokai Chen val exception = Bool() 11451532d8bSGuokai Chen val is_cache_hit = Bool() 11551532d8bSGuokai Chen} 11651532d8bSGuokai Chen 11751532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle { 11851532d8bSGuokai Chen val start_addr = UInt(39.W) 11951532d8bSGuokai Chen val is_miss_pred = Bool() 12051532d8bSGuokai Chen val miss_pred_offset = UInt(32.W) 12151532d8bSGuokai Chen val checkJalFault = Bool() 12251532d8bSGuokai Chen val checkRetFault = Bool() 12351532d8bSGuokai Chen val checkTargetFault = Bool() 12451532d8bSGuokai Chen val checkNotCFIFault = Bool() 12551532d8bSGuokai Chen val checkInvalidTaken = Bool() 12651532d8bSGuokai Chen} 12751532d8bSGuokai Chen 1282a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule 1292a3050c2SJay with HasICacheParameters 130aeedc8eeSGuokai Chen with HasXSParameter 1312a3050c2SJay with HasIFUConst 1322a3050c2SJay with HasPdConst 133167bcd01SJay with HasCircularQueuePtrHelper 1342a3050c2SJay with HasPerfEvents 135cf7d6b7aSMuzi with HasTlbConst { 13609c6f1ddSLingrui98 val io = IO(new NewIFUIO) 13709c6f1ddSLingrui98 val (toFtq, fromFtq) = (io.ftqInter.toFtq, io.ftqInter.fromFtq) 138c5c5edaeSJenius val fromICache = io.icacheInter.resp 1390be662e4SJay val (toUncache, fromUncache) = (io.uncacheInter.toUncache, io.uncacheInter.fromUncache) 14009c6f1ddSLingrui98 14109c6f1ddSLingrui98 def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits) 14209c6f1ddSLingrui98 143d2b20d1aSTang Haojin def numOfStage = 3 144e4d2f6a9Smy-mayfly // equal lower_result overflow bit 145e4d2f6a9Smy-mayfly def PcCutPoint = (VAddrBits / 4) - 1 146cf7d6b7aSMuzi def CatPC(low: UInt, high: UInt, high1: UInt): UInt = 147e4d2f6a9Smy-mayfly Mux( 148e4d2f6a9Smy-mayfly low(PcCutPoint), 149e4d2f6a9Smy-mayfly Cat(high1, low(PcCutPoint - 1, 0)), 150e4d2f6a9Smy-mayfly Cat(high, low(PcCutPoint - 1, 0)) 151e4d2f6a9Smy-mayfly ) 152e4d2f6a9Smy-mayfly def CatPC(lowVec: Vec[UInt], high: UInt, high1: UInt): Vec[UInt] = VecInit(lowVec.map(CatPC(_, high, high1))) 153d2b20d1aSTang Haojin require(numOfStage > 1, "BPU numOfStage must be greater than 1") 154d2b20d1aSTang Haojin val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle)))) 155d2b20d1aSTang Haojin // bubble events in IFU, only happen in stage 1 156d2b20d1aSTang Haojin val icacheMissBubble = Wire(Bool()) 157d2b20d1aSTang Haojin val itlbMissBubble = Wire(Bool()) 158d2b20d1aSTang Haojin 159d2b20d1aSTang Haojin // only driven by clock, not valid-ready 160d2b20d1aSTang Haojin topdown_stages(0) := fromFtq.req.bits.topdown_info 161d2b20d1aSTang Haojin for (i <- 1 until numOfStage) { 162d2b20d1aSTang Haojin topdown_stages(i) := topdown_stages(i - 1) 163d2b20d1aSTang Haojin } 164d2b20d1aSTang Haojin when(icacheMissBubble) { 165d2b20d1aSTang Haojin topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B 166d2b20d1aSTang Haojin } 167d2b20d1aSTang Haojin when(itlbMissBubble) { 168d2b20d1aSTang Haojin topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B 169d2b20d1aSTang Haojin } 170d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1) 171d2b20d1aSTang Haojin when(fromFtq.topdown_redirect.valid) { 172d2b20d1aSTang Haojin // only redirect from backend, IFU redirect itself is handled elsewhere 173d2b20d1aSTang Haojin when(fromFtq.topdown_redirect.bits.debugIsCtrl) { 174d2b20d1aSTang Haojin /* 175d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 176d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 177d2b20d1aSTang Haojin } 178d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 179d2b20d1aSTang Haojin */ 180d2b20d1aSTang Haojin when(fromFtq.topdown_redirect.bits.ControlBTBMissBubble) { 181d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 182d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 183d2b20d1aSTang Haojin } 184d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 185d2b20d1aSTang Haojin }.elsewhen(fromFtq.topdown_redirect.bits.TAGEMissBubble) { 186d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 187d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B 188d2b20d1aSTang Haojin } 189d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B 190d2b20d1aSTang Haojin }.elsewhen(fromFtq.topdown_redirect.bits.SCMissBubble) { 191d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 192d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B 193d2b20d1aSTang Haojin } 194d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B 195d2b20d1aSTang Haojin }.elsewhen(fromFtq.topdown_redirect.bits.ITTAGEMissBubble) { 196d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 197d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 198d2b20d1aSTang Haojin } 199d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 200d2b20d1aSTang Haojin }.elsewhen(fromFtq.topdown_redirect.bits.RASMissBubble) { 201d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 202d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B 203d2b20d1aSTang Haojin } 204d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B 205d2b20d1aSTang Haojin } 206d2b20d1aSTang Haojin }.elsewhen(fromFtq.topdown_redirect.bits.debugIsMemVio) { 207d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 208d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 209d2b20d1aSTang Haojin } 210d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 211d2b20d1aSTang Haojin }.otherwise { 212d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 213d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 214d2b20d1aSTang Haojin } 215d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 216d2b20d1aSTang Haojin } 217d2b20d1aSTang Haojin } 218d2b20d1aSTang Haojin 2191d8f4dcbSJay class TlbExept(implicit p: Parameters) extends XSBundle { 2201d8f4dcbSJay val pageFault = Bool() 2211d8f4dcbSJay val accessFault = Bool() 2221d8f4dcbSJay val mmio = Bool() 223b005f7c6SJay } 22409c6f1ddSLingrui98 225a61a35e0Sssszwic val preDecoder = Module(new PreDecode) 226dc270d3bSJenius 2272a3050c2SJay val predChecker = Module(new PredChecker) 2282a3050c2SJay val frontendTrigger = Module(new FrontendTrigger) 229cf7d6b7aSMuzi val (checkerIn, checkerOutStage1, checkerOutStage2) = 230cf7d6b7aSMuzi (predChecker.io.in, predChecker.io.out.stage1Out, predChecker.io.out.stage2Out) 2311d8f4dcbSJay 23258dbdfc2SJay /** 23358dbdfc2SJay ****************************************************************************** 23458dbdfc2SJay * IFU Stage 0 23558dbdfc2SJay * - send cacheline fetch request to ICacheMainPipe 23658dbdfc2SJay ****************************************************************************** 23758dbdfc2SJay */ 23809c6f1ddSLingrui98 23909c6f1ddSLingrui98 val f0_valid = fromFtq.req.valid 24009c6f1ddSLingrui98 val f0_ftq_req = fromFtq.req.bits 2416ce52296SJinYue val f0_doubleLine = fromFtq.req.bits.crossCacheline 242cf7d6b7aSMuzi val f0_vSetIdx = VecInit(get_idx(f0_ftq_req.startAddr), get_idx(f0_ftq_req.nextlineStart)) 243935edac4STang Haojin val f0_fire = fromFtq.req.fire 24409c6f1ddSLingrui98 24509c6f1ddSLingrui98 val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B) 24609c6f1ddSLingrui98 val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B) 24709c6f1ddSLingrui98 248cb4f77ceSLingrui98 from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) || 249cb4f77ceSLingrui98 fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx) 25009c6f1ddSLingrui98 2512a3050c2SJay val wb_redirect, mmio_redirect, backend_redirect = WireInit(false.B) 2522a3050c2SJay val f3_wb_not_flush = WireInit(false.B) 2532a3050c2SJay 2542a3050c2SJay backend_redirect := fromFtq.redirect.valid 2552a3050c2SJay f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush) 2562a3050c2SJay f2_flush := backend_redirect || mmio_redirect || wb_redirect 25709c6f1ddSLingrui98 f1_flush := f2_flush || from_bpu_f1_flush 25809c6f1ddSLingrui98 f0_flush := f1_flush || from_bpu_f0_flush 25909c6f1ddSLingrui98 26009c6f1ddSLingrui98 val f1_ready, f2_ready, f3_ready = WireInit(false.B) 26109c6f1ddSLingrui98 26250780602SJenius fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady 26309c6f1ddSLingrui98 264d2b20d1aSTang Haojin when(wb_redirect) { 265d2b20d1aSTang Haojin when(f3_wb_not_flush) { 266d2b20d1aSTang Haojin topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B 267d2b20d1aSTang Haojin } 268d2b20d1aSTang Haojin for (i <- 0 until numOfStage - 1) { 269d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 270d2b20d1aSTang Haojin } 271d2b20d1aSTang Haojin } 272d2b20d1aSTang Haojin 27358dbdfc2SJay /** <PERF> f0 fetch bubble */ 274f7c29b0aSJinYue 27500240ba6SJay XSPerfAccumulate("fetch_bubble_ftq_not_valid", !fromFtq.req.valid && fromFtq.req.ready) 276c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_pipe_stall", f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready ) 277c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_icache_0_busy", f0_valid && !toICache(0).ready ) 278c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_icache_1_busy", f0_valid && !toICache(1).ready ) 27900240ba6SJay XSPerfAccumulate("fetch_flush_backend_redirect", backend_redirect) 28000240ba6SJay XSPerfAccumulate("fetch_flush_wb_redirect", wb_redirect) 28100240ba6SJay XSPerfAccumulate("fetch_flush_bpu_f1_flush", from_bpu_f1_flush) 28200240ba6SJay XSPerfAccumulate("fetch_flush_bpu_f0_flush", from_bpu_f0_flush) 28358dbdfc2SJay 28458dbdfc2SJay /** 28558dbdfc2SJay ****************************************************************************** 28658dbdfc2SJay * IFU Stage 1 28758dbdfc2SJay * - calculate pc/half_pc/cut_ptr for every instruction 28858dbdfc2SJay ****************************************************************************** 28958dbdfc2SJay */ 29009c6f1ddSLingrui98 29109c6f1ddSLingrui98 val f1_valid = RegInit(false.B) 292005e809bSJiuyang Liu val f1_ftq_req = RegEnable(f0_ftq_req, f0_fire) 293005e809bSJiuyang Liu // val f1_situation = RegEnable(f0_situation, f0_fire) 294005e809bSJiuyang Liu val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire) 295005e809bSJiuyang Liu val f1_vSetIdx = RegEnable(f0_vSetIdx, f0_fire) 296625ecd17SJenius val f1_fire = f1_valid && f2_ready 29709c6f1ddSLingrui98 298625ecd17SJenius f1_ready := f1_fire || !f1_valid 29909c6f1ddSLingrui98 3000d756c48SJinYue from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid 301cb4f77ceSLingrui98 // from_bpu_f1_flush := false.B 30209c6f1ddSLingrui98 303cf7d6b7aSMuzi when(f1_flush)(f1_valid := false.B) 304cf7d6b7aSMuzi .elsewhen(f0_fire && !f0_flush)(f1_valid := true.B) 305cf7d6b7aSMuzi .elsewhen(f1_fire)(f1_valid := false.B) 30609c6f1ddSLingrui98 307e4d2f6a9Smy-mayfly val f1_pc_high = f1_ftq_req.startAddr(VAddrBits - 1, PcCutPoint) 308f2f493deSstride val f1_pc_high_plus1 = f1_pc_high + 1.U 309f2f493deSstride 310e4d2f6a9Smy-mayfly /** 311e4d2f6a9Smy-mayfly * In order to reduce power consumption, avoid calculating the full PC value in the first level. 312e4d2f6a9Smy-mayfly * code of original logic, this code has been deprecated 313e4d2f6a9Smy-mayfly * val f1_pc = VecInit(f1_pc_lower_result.map{ i => 314e4d2f6a9Smy-mayfly * Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))}) 315e4d2f6a9Smy-mayfly */ 316cf7d6b7aSMuzi val f1_pc_lower_result = VecInit((0 until PredictWidth).map(i => 317cf7d6b7aSMuzi Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint - 1, 0)) + (i * 2).U 318cf7d6b7aSMuzi )) // cat with overflow bit 319f2f493deSstride 320e4d2f6a9Smy-mayfly val f1_pc = CatPC(f1_pc_lower_result, f1_pc_high, f1_pc_high_plus1) 321e4d2f6a9Smy-mayfly 322cf7d6b7aSMuzi val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => 323cf7d6b7aSMuzi Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint - 1, 0)) + ((i + 2) * 2).U 324cf7d6b7aSMuzi )) // cat with overflow bit 325e4d2f6a9Smy-mayfly val f1_half_snpc = CatPC(f1_half_snpc_lower_result, f1_pc_high, f1_pc_high_plus1) 326f2f493deSstride 327f2f493deSstride if (env.FPGAPlatform) { 328f2f493deSstride val f1_pc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U)) 329f2f493deSstride val f1_half_snpc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i + 2) * 2).U)) 330f2f493deSstride 331cf7d6b7aSMuzi XSError( 332cf7d6b7aSMuzi f1_pc.zip(f1_pc_diff).map { case (a, b) => a.asUInt =/= b.asUInt }.reduce(_ || _), 333cf7d6b7aSMuzi "f1_half_snpc adder cut fail" 334cf7d6b7aSMuzi ) 335cf7d6b7aSMuzi XSError( 336cf7d6b7aSMuzi f1_half_snpc.zip(f1_half_snpc_diff).map { case (a, b) => a.asUInt =/= b.asUInt }.reduce(_ || _), 337cf7d6b7aSMuzi "f1_half_snpc adder cut fail" 338cf7d6b7aSMuzi ) 339f2f493deSstride } 340f2f493deSstride 341cf7d6b7aSMuzi val f1_cut_ptr = if (HasCExtension) 342cf7d6b7aSMuzi VecInit((0 until PredictWidth + 1).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits - 1, 1)) + i.U)) 343b92f8445Sssszwic else VecInit((0 until PredictWidth).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits - 1, 2)) + i.U)) 34409c6f1ddSLingrui98 34558dbdfc2SJay /** 34658dbdfc2SJay ****************************************************************************** 34758dbdfc2SJay * IFU Stage 2 34858dbdfc2SJay * - icache response data (latched for pipeline stop) 34958dbdfc2SJay * - generate exceprion bits for every instruciton (page fault/access fault/mmio) 35058dbdfc2SJay * - generate predicted instruction range (1 means this instruciton is in this fetch packet) 35158dbdfc2SJay * - cut data from cachlines to packet instruction code 35258dbdfc2SJay * - instruction predecode and RVC expand 35358dbdfc2SJay ****************************************************************************** 35458dbdfc2SJay */ 35558dbdfc2SJay 3561d8f4dcbSJay val icacheRespAllValid = WireInit(false.B) 35709c6f1ddSLingrui98 35809c6f1ddSLingrui98 val f2_valid = RegInit(false.B) 359005e809bSJiuyang Liu val f2_ftq_req = RegEnable(f1_ftq_req, f1_fire) 360005e809bSJiuyang Liu // val f2_situation = RegEnable(f1_situation, f1_fire) 361005e809bSJiuyang Liu val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire) 362005e809bSJiuyang Liu val f2_vSetIdx = RegEnable(f1_vSetIdx, f1_fire) 363625ecd17SJenius val f2_fire = f2_valid && f3_ready && icacheRespAllValid 3641d8f4dcbSJay 365625ecd17SJenius f2_ready := f2_fire || !f2_valid 3661d8f4dcbSJay // TODO: addr compare may be timing critical 367cf7d6b7aSMuzi val f2_icache_all_resp_wire = 368cf7d6b7aSMuzi fromICache(0).valid && (fromICache(0).bits.vaddr === f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache( 369cf7d6b7aSMuzi 1 370cf7d6b7aSMuzi ).bits.vaddr === f2_ftq_req.nextlineStart)) || !f2_doubleLine) 3711d8f4dcbSJay val f2_icache_all_resp_reg = RegInit(false.B) 3721d8f4dcbSJay 3731d8f4dcbSJay icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire 3741d8f4dcbSJay 375d2b20d1aSTang Haojin icacheMissBubble := io.icacheInter.topdownIcacheMiss 376d2b20d1aSTang Haojin itlbMissBubble := io.icacheInter.topdownItlbMiss 377d2b20d1aSTang Haojin 3781d8f4dcbSJay io.icacheStop := !f3_ready 3791d8f4dcbSJay 380cf7d6b7aSMuzi when(f2_flush)(f2_icache_all_resp_reg := false.B) 381cf7d6b7aSMuzi .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready)(f2_icache_all_resp_reg := true.B) 382cf7d6b7aSMuzi .elsewhen(f2_fire && f2_icache_all_resp_reg)(f2_icache_all_resp_reg := false.B) 38309c6f1ddSLingrui98 384cf7d6b7aSMuzi when(f2_flush)(f2_valid := false.B) 385cf7d6b7aSMuzi .elsewhen(f1_fire && !f1_flush)(f2_valid := true.B) 386cf7d6b7aSMuzi .elsewhen(f2_fire)(f2_valid := false.B) 38709c6f1ddSLingrui98 38888895b11Sxu_zh val f2_exception = VecInit((0 until PortNumber).map(i => fromICache(i).bits.exception)) 389*fbdb359dSMuzi val f2_backendException = fromICache(0).bits.backendException 390d7ac23a3SEaston Man // paddr and gpaddr of [startAddr, nextLineAddr] 391d7ac23a3SEaston Man val f2_paddrs = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr)) 39291946104Sxu_zh val f2_gpaddr = fromICache(0).bits.gpaddr 393ad415ae0SXiaokun-Pei val f2_isForVSnonLeafPTE = fromICache(0).bits.isForVSnonLeafPTE 394002c10a4SYanqin Li 395002c10a4SYanqin Li // FIXME: what if port 0 is not mmio, but port 1 is? 39688895b11Sxu_zh // cancel mmio fetch if exception occurs 397002c10a4SYanqin Li val f2_mmio = f2_exception(0) === ExceptionType.none && ( 398002c10a4SYanqin Li fromICache(0).bits.pmp_mmio || 399002c10a4SYanqin Li // currently, we do not distinguish between Pbmt.nc and Pbmt.io 400002c10a4SYanqin Li // anyway, they are both non-cacheable, and should be handled with mmio fsm and sent to Uncache module 401002c10a4SYanqin Li Pbmt.isUncache(fromICache(0).bits.itlb_pbmt) 402002c10a4SYanqin Li ) 403002c10a4SYanqin Li 404e4d2f6a9Smy-mayfly /** 405e4d2f6a9Smy-mayfly * reduce the number of registers, origin code 406e4d2f6a9Smy-mayfly * f2_pc = RegEnable(f1_pc, f1_fire) 407e4d2f6a9Smy-mayfly */ 408e4d2f6a9Smy-mayfly val f2_pc_lower_result = RegEnable(f1_pc_lower_result, f1_fire) 409e4d2f6a9Smy-mayfly val f2_pc_high = RegEnable(f1_pc_high, f1_fire) 410e4d2f6a9Smy-mayfly val f2_pc_high_plus1 = RegEnable(f1_pc_high_plus1, f1_fire) 411e4d2f6a9Smy-mayfly val f2_pc = CatPC(f2_pc_lower_result, f2_pc_high, f2_pc_high_plus1) 412a37fbf10SJay 413e4d2f6a9Smy-mayfly val f2_cut_ptr = RegEnable(f1_cut_ptr, f1_fire) 414005e809bSJiuyang Liu val f2_resend_vaddr = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire) 4152a3050c2SJay 416cf7d6b7aSMuzi def isNextLine(pc: UInt, startAddr: UInt) = 4172a3050c2SJay startAddr(blockOffBits) ^ pc(blockOffBits) 41809c6f1ddSLingrui98 419cf7d6b7aSMuzi def isLastInLine(pc: UInt) = 4202a3050c2SJay pc(blockOffBits - 1, 0) === "b111110".U 42109c6f1ddSLingrui98 4222a3050c2SJay val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits - 1, 1), MemPredPCWidth))) 423cf7d6b7aSMuzi val f2_jump_range = 424cf7d6b7aSMuzi Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits 425cf7d6b7aSMuzi val f2_ftr_range = Fill(PredictWidth, f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx( 426cf7d6b7aSMuzi f2_ftq_req.nextStartAddr, 427cf7d6b7aSMuzi f2_ftq_req.startAddr 428cf7d6b7aSMuzi ) 4292a3050c2SJay val f2_instr_range = f2_jump_range & f2_ftr_range 430cf7d6b7aSMuzi val f2_exception_vec = VecInit((0 until PredictWidth).map(i => 431cf7d6b7aSMuzi MuxCase( 432cf7d6b7aSMuzi ExceptionType.none, 433cf7d6b7aSMuzi Seq( 43488895b11Sxu_zh !isNextLine(f2_pc(i), f2_ftq_req.startAddr) -> f2_exception(0), 43588895b11Sxu_zh (isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine) -> f2_exception(1) 436cf7d6b7aSMuzi ) 437cf7d6b7aSMuzi ) 438cf7d6b7aSMuzi )) 4391d8f4dcbSJay val f2_perf_info = io.icachePerfInfo 44009c6f1ddSLingrui98 4412a3050c2SJay def cut(cacheline: UInt, cutPtr: Vec[UInt]): Vec[UInt] = { 442d558bd61SJenius require(HasCExtension) 443d558bd61SJenius // if(HasCExtension){ 44409c6f1ddSLingrui98 val result = Wire(Vec(PredictWidth + 1, UInt(16.W))) 445b92f8445Sssszwic val dataVec = cacheline.asTypeOf(Vec(blockBytes, UInt(16.W))) // 32 16-bit data vector 44609c6f1ddSLingrui98 (0 until PredictWidth + 1).foreach(i => 447d558bd61SJenius result(i) := dataVec(cutPtr(i)) // the max ptr is 3*blockBytes/4-1 44809c6f1ddSLingrui98 ) 44909c6f1ddSLingrui98 result 450d558bd61SJenius // } else { 451d558bd61SJenius // val result = Wire(Vec(PredictWidth, UInt(32.W)) ) 452d558bd61SJenius // val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W))) 453d558bd61SJenius // (0 until PredictWidth).foreach( i => 454d558bd61SJenius // result(i) := dataVec(cutPtr(i)) 455d558bd61SJenius // ) 456d558bd61SJenius // result 457d558bd61SJenius // } 45809c6f1ddSLingrui98 } 45909c6f1ddSLingrui98 460a61a35e0Sssszwic val f2_cache_response_data = fromICache.map(_.bits.data) 461b92f8445Sssszwic val f2_data_2_cacheline = Cat(f2_cache_response_data(0), f2_cache_response_data(0)) 462dc270d3bSJenius 463a61a35e0Sssszwic val f2_cut_data = cut(f2_data_2_cacheline, f2_cut_ptr) 46409c6f1ddSLingrui98 46558dbdfc2SJay /** predecode (include RVC expander) */ 466dc270d3bSJenius // preDecoderRegIn.data := f2_reg_cut_data 467dc270d3bSJenius // preDecoderRegInIn.frontendTrigger := io.frontendTrigger 468dc270d3bSJenius // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable 469dc270d3bSJenius // preDecoderRegIn.pc := f2_pc 470dc270d3bSJenius 471a61a35e0Sssszwic val preDecoderIn = preDecoder.io.in 4729afa8a47STang Haojin preDecoderIn.valid := f2_valid 4739afa8a47STang Haojin preDecoderIn.bits.data := f2_cut_data 4749afa8a47STang Haojin preDecoderIn.bits.frontendTrigger := io.frontendTrigger 4759afa8a47STang Haojin preDecoderIn.bits.pc := f2_pc 476a61a35e0Sssszwic val preDecoderOut = preDecoder.io.out 47709c6f1ddSLingrui98 47848a62719SJenius // val f2_expd_instr = preDecoderOut.expInstr 47948a62719SJenius val f2_instr = preDecoderOut.instr 4802a3050c2SJay val f2_pd = preDecoderOut.pd 4812a3050c2SJay val f2_jump_offset = preDecoderOut.jumpOffset 4822a3050c2SJay val f2_hasHalfValid = preDecoderOut.hasHalfValid 483a2568a60Sxu_zh /* if there is a cross-page RVI instruction, and the former page has no exception, 484a2568a60Sxu_zh * whether it has exception is actually depends on the latter page 485a2568a60Sxu_zh */ 486cf7d6b7aSMuzi val f2_crossPage_exception_vec = VecInit((0 until PredictWidth).map { i => 487cf7d6b7aSMuzi Mux( 488a2568a60Sxu_zh isLastInLine(f2_pc(i)) && !f2_pd(i).isRVC && f2_doubleLine && f2_exception(0) === ExceptionType.none, 489a2568a60Sxu_zh f2_exception(1), 490a2568a60Sxu_zh ExceptionType.none 491cf7d6b7aSMuzi ) 492cf7d6b7aSMuzi }) 49300240ba6SJay XSPerfAccumulate("fetch_bubble_icache_not_resp", f2_valid && !icacheRespAllValid) 49400240ba6SJay 49558dbdfc2SJay /** 49658dbdfc2SJay ****************************************************************************** 49758dbdfc2SJay * IFU Stage 3 49858dbdfc2SJay * - handle MMIO instruciton 49958dbdfc2SJay * -send request to Uncache fetch Unit 50058dbdfc2SJay * -every packet include 1 MMIO instruction 50158dbdfc2SJay * -MMIO instructions will stop fetch pipeline until commiting from RoB 50258dbdfc2SJay * -flush to snpc (send ifu_redirect to Ftq) 50358dbdfc2SJay * - Ibuffer enqueue 50458dbdfc2SJay * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault) 50558dbdfc2SJay * - handle last half RVI instruction 50658dbdfc2SJay ****************************************************************************** 50758dbdfc2SJay */ 50858dbdfc2SJay 50992c61038SXuan Hu val expanders = Seq.fill(PredictWidth)(Module(new RVCExpander)) 51092c61038SXuan Hu 51109c6f1ddSLingrui98 val f3_valid = RegInit(false.B) 512005e809bSJiuyang Liu val f3_ftq_req = RegEnable(f2_ftq_req, f2_fire) 513005e809bSJiuyang Liu // val f3_situation = RegEnable(f2_situation, f2_fire) 514005e809bSJiuyang Liu val f3_doubleLine = RegEnable(f2_doubleLine, f2_fire) 515935edac4STang Haojin val f3_fire = io.toIbuffer.fire 5161d8f4dcbSJay 517a61a35e0Sssszwic val f3_cut_data = RegEnable(f2_cut_data, f2_fire) 5181d8f4dcbSJay 51988895b11Sxu_zh val f3_exception = RegEnable(f2_exception, f2_fire) 520005e809bSJiuyang Liu val f3_mmio = RegEnable(f2_mmio, f2_fire) 521*fbdb359dSMuzi val f3_backendException = RegEnable(f2_backendException, f2_fire) 52209c6f1ddSLingrui98 523935edac4STang Haojin val f3_instr = RegEnable(f2_instr, f2_fire) 524aeedc8eeSGuokai Chen 52592c61038SXuan Hu expanders.zipWithIndex.foreach { case (expander, i) => 52692c61038SXuan Hu expander.io.in := f3_instr(i) 52792c61038SXuan Hu } 52892c61038SXuan Hu // Use expanded instruction only when input is legal. 52992c61038SXuan Hu // Otherwise use origin illegal RVC instruction. 53092c61038SXuan Hu val f3_expd_instr = VecInit(expanders.map { expander: RVCExpander => 53192c61038SXuan Hu Mux(expander.io.ill, expander.io.in, expander.io.out.bits) 53292c61038SXuan Hu }) 53392c61038SXuan Hu val f3_ill = VecInit(expanders.map(_.io.ill)) 53448a62719SJenius 535935edac4STang Haojin val f3_pd_wire = RegEnable(f2_pd, f2_fire) 536330aad7fSGuokai Chen val f3_pd = WireInit(f3_pd_wire) 537935edac4STang Haojin val f3_jump_offset = RegEnable(f2_jump_offset, f2_fire) 53888895b11Sxu_zh val f3_exception_vec = RegEnable(f2_exception_vec, f2_fire) 539a2568a60Sxu_zh val f3_crossPage_exception_vec = RegEnable(f2_crossPage_exception_vec, f2_fire) 540e4d2f6a9Smy-mayfly 541e4d2f6a9Smy-mayfly val f3_pc_lower_result = RegEnable(f2_pc_lower_result, f2_fire) 542e4d2f6a9Smy-mayfly val f3_pc_high = RegEnable(f2_pc_high, f2_fire) 543e4d2f6a9Smy-mayfly val f3_pc_high_plus1 = RegEnable(f2_pc_high_plus1, f2_fire) 544e4d2f6a9Smy-mayfly val f3_pc = CatPC(f3_pc_lower_result, f3_pc_high, f3_pc_high_plus1) 545e4d2f6a9Smy-mayfly 546e4d2f6a9Smy-mayfly val f3_pc_last_lower_result_plus2 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 2.U, f2_fire) 547e4d2f6a9Smy-mayfly val f3_pc_last_lower_result_plus4 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 4.U, f2_fire) 548e4d2f6a9Smy-mayfly // val f3_half_snpc = RegEnable(f2_half_snpc, f2_fire) 549e4d2f6a9Smy-mayfly 550e4d2f6a9Smy-mayfly /** 551e4d2f6a9Smy-mayfly *********************************************************************** 552e4d2f6a9Smy-mayfly * Half snpc(i) is larger than pc(i) by 4. Using pc to calculate half snpc may be a good choice. 553e4d2f6a9Smy-mayfly *********************************************************************** 554e4d2f6a9Smy-mayfly */ 555e4d2f6a9Smy-mayfly val f3_half_snpc = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 556e4d2f6a9Smy-mayfly for (i <- 0 until PredictWidth) { 557e4d2f6a9Smy-mayfly if (i == (PredictWidth - 2)) { 558e4d2f6a9Smy-mayfly f3_half_snpc(i) := CatPC(f3_pc_last_lower_result_plus2, f3_pc_high, f3_pc_high_plus1) 559e4d2f6a9Smy-mayfly } else if (i == (PredictWidth - 1)) { 560e4d2f6a9Smy-mayfly f3_half_snpc(i) := CatPC(f3_pc_last_lower_result_plus4, f3_pc_high, f3_pc_high_plus1) 561e4d2f6a9Smy-mayfly } else { 562e4d2f6a9Smy-mayfly f3_half_snpc(i) := f3_pc(i + 2) 563e4d2f6a9Smy-mayfly } 564e4d2f6a9Smy-mayfly } 565e4d2f6a9Smy-mayfly 566935edac4STang Haojin val f3_instr_range = RegEnable(f2_instr_range, f2_fire) 567935edac4STang Haojin val f3_foldpc = RegEnable(f2_foldpc, f2_fire) 568935edac4STang Haojin val f3_hasHalfValid = RegEnable(f2_hasHalfValid, f2_fire) 569d7ac23a3SEaston Man val f3_paddrs = RegEnable(f2_paddrs, f2_fire) 57091946104Sxu_zh val f3_gpaddr = RegEnable(f2_gpaddr, f2_fire) 571ad415ae0SXiaokun-Pei val f3_isForVSnonLeafPTE = RegEnable(f2_isForVSnonLeafPTE, f2_fire) 572005e809bSJiuyang Liu val f3_resend_vaddr = RegEnable(f2_resend_vaddr, f2_fire) 573ee175d78SJay 574cb6e5d3cSssszwic // Expand 1 bit to prevent overflow when assert 575cb6e5d3cSssszwic val f3_ftq_req_startAddr = Cat(0.U(1.W), f3_ftq_req.startAddr) 576cb6e5d3cSssszwic val f3_ftq_req_nextStartAddr = Cat(0.U(1.W), f3_ftq_req.nextStartAddr) 577330aad7fSGuokai Chen // brType, isCall and isRet generation is delayed to f3 stage 578330aad7fSGuokai Chen val f3Predecoder = Module(new F3Predecoder) 579330aad7fSGuokai Chen 580330aad7fSGuokai Chen f3Predecoder.io.in.instr := f3_instr 581330aad7fSGuokai Chen 582330aad7fSGuokai Chen f3_pd.zipWithIndex.map { case (pd, i) => 583330aad7fSGuokai Chen pd.brType := f3Predecoder.io.out.pd(i).brType 584330aad7fSGuokai Chen pd.isCall := f3Predecoder.io.out.pd(i).isCall 585330aad7fSGuokai Chen pd.isRet := f3Predecoder.io.out.pd(i).isRet 586330aad7fSGuokai Chen } 587330aad7fSGuokai Chen 588330aad7fSGuokai Chen val f3PdDiff = f3_pd_wire.zip(f3_pd).map { case (a, b) => a.asUInt =/= b.asUInt }.reduce(_ || _) 589330aad7fSGuokai Chen XSError(f3_valid && f3PdDiff, "f3 pd diff") 590330aad7fSGuokai Chen 5911d011975SJinYue when(f3_valid && !f3_ftq_req.ftqOffset.valid) { 592cf7d6b7aSMuzi assert( 593cf7d6b7aSMuzi f3_ftq_req_startAddr + (2 * PredictWidth).U >= f3_ftq_req_nextStartAddr, 594cf7d6b7aSMuzi s"More tha ${2 * PredictWidth} Bytes fetch is not allowed!" 595cf7d6b7aSMuzi ) 5961d011975SJinYue } 597a1351e5dSJay 5982a3050c2SJay /*** MMIO State Machine***/ 599ee175d78SJay val f3_mmio_data = Reg(Vec(2, UInt(16.W))) 600ee175d78SJay val mmio_is_RVC = RegInit(false.B) 601ee175d78SJay val mmio_resend_addr = RegInit(0.U(PAddrBits.W)) 60288895b11Sxu_zh val mmio_resend_exception = RegInit(0.U(ExceptionType.width.W)) 603b5a614b9Sxu_zh val mmio_resend_gpaddr = RegInit(0.U(GPAddrBits.W)) 604ad415ae0SXiaokun-Pei val mmio_resend_isForVSnonLeafPTE = RegInit(false.B) 605c3b2d83aSJay 6061d1e6d4dSJenius // last instuction finish 6071d1e6d4dSJenius val is_first_instr = RegInit(true.B) 608cf7d6b7aSMuzi 609ba5ba1dcSmy-mayfly /*** Determine whether the MMIO instruction is executable based on the previous prediction block ***/ 610ba5ba1dcSmy-mayfly io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx - 1.U) 611a37fbf10SJay 612cf7d6b7aSMuzi val m_idle :: m_waitLastCmt :: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = 613cf7d6b7aSMuzi Enum(11) 614ee175d78SJay val mmio_state = RegInit(m_idle) 615a37fbf10SJay 6169bae7d6eSJay val f3_req_is_mmio = f3_mmio && f3_valid 617cf7d6b7aSMuzi val mmio_commit = VecInit(io.rob_commits.map { commit => 618cf7d6b7aSMuzi commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx && commit.bits.ftqOffset === 0.U 619cf7d6b7aSMuzi }).asUInt.orR 620ee175d78SJay val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited 621a37fbf10SJay 622ee175d78SJay val f3_mmio_to_commit = f3_req_is_mmio && mmio_state === m_waitCommit 623a37fbf10SJay val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit) 624a37fbf10SJay val f3_mmio_can_go = f3_mmio_to_commit && !f3_mmio_to_commit_next 625a37fbf10SJay 6260c70648eSEaston Man val fromFtqRedirectReg = Wire(fromFtq.redirect.cloneType) 627cf7d6b7aSMuzi fromFtqRedirectReg.bits := RegEnable( 628cf7d6b7aSMuzi fromFtq.redirect.bits, 629cf7d6b7aSMuzi 0.U.asTypeOf(fromFtq.redirect.bits), 630cf7d6b7aSMuzi fromFtq.redirect.valid 631cf7d6b7aSMuzi ) 6320c70648eSEaston Man fromFtqRedirectReg.valid := RegNext(fromFtq.redirect.valid, init = false.B) 6334a74a727SJenius val mmioF3Flush = RegNext(f3_flush, init = false.B) 63456788a33SJinYue val f3_ftq_flush_self = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level) 63556788a33SJinYue val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx) 6369bae7d6eSJay 63756788a33SJinYue val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older 6389bae7d6eSJay 639ba5ba1dcSmy-mayfly /** 640ba5ba1dcSmy-mayfly ********************************************************************************** 641ba5ba1dcSmy-mayfly * We want to defer instruction fetching when encountering MMIO instructions to ensure that the MMIO region is not negatively impacted. 642ba5ba1dcSmy-mayfly * This is the exception when the first instruction is an MMIO instruction. 643ba5ba1dcSmy-mayfly ********************************************************************************** 644ba5ba1dcSmy-mayfly */ 645ba5ba1dcSmy-mayfly when(is_first_instr && f3_fire) { 6461d1e6d4dSJenius is_first_instr := false.B 6471d1e6d4dSJenius } 6481d1e6d4dSJenius 649cf7d6b7aSMuzi when(f3_flush && !f3_req_is_mmio)(f3_valid := false.B) 650cf7d6b7aSMuzi .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)(f3_valid := false.B) 651cf7d6b7aSMuzi .elsewhen(f2_fire && !f2_flush)(f3_valid := true.B) 652cf7d6b7aSMuzi .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)(f3_valid := false.B) 653cf7d6b7aSMuzi .elsewhen(f3_req_is_mmio && f3_mmio_req_commit)(f3_valid := false.B) 654a37fbf10SJay 655a37fbf10SJay val f3_mmio_use_seq_pc = RegInit(false.B) 656a37fbf10SJay 65756788a33SJinYue val (redirect_ftqIdx, redirect_ftqOffset) = (fromFtqRedirectReg.bits.ftqIdx, fromFtqRedirectReg.bits.ftqOffset) 658cf7d6b7aSMuzi val redirect_mmio_req = 659cf7d6b7aSMuzi fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U 660a37fbf10SJay 661cf7d6b7aSMuzi when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)(f3_mmio_use_seq_pc := true.B) 662cf7d6b7aSMuzi .elsewhen(redirect_mmio_req)(f3_mmio_use_seq_pc := false.B) 663a37fbf10SJay 6648c192ff7Sxu_zh f3_ready := (io.toIbuffer.ready && (f3_mmio_req_commit || !f3_req_is_mmio)) || !f3_valid 665a37fbf10SJay 6661d1e6d4dSJenius // mmio state machine 667a37fbf10SJay switch(mmio_state) { 668ee175d78SJay is(m_idle) { 6699bae7d6eSJay when(f3_req_is_mmio) { 6701d1e6d4dSJenius mmio_state := m_waitLastCmt 6711d1e6d4dSJenius } 6721d1e6d4dSJenius } 6731d1e6d4dSJenius 6741d1e6d4dSJenius is(m_waitLastCmt) { 6751d1e6d4dSJenius when(is_first_instr) { 676ee175d78SJay mmio_state := m_sendReq 6771d1e6d4dSJenius }.otherwise { 6781d1e6d4dSJenius mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt) 679a37fbf10SJay } 680a37fbf10SJay } 681a37fbf10SJay 682ee175d78SJay is(m_sendReq) { 683935edac4STang Haojin mmio_state := Mux(toUncache.fire, m_waitResp, m_sendReq) 684a37fbf10SJay } 685a37fbf10SJay 686ee175d78SJay is(m_waitResp) { 687935edac4STang Haojin when(fromUncache.fire) { 688a37fbf10SJay val isRVC = fromUncache.bits.data(1, 0) =/= 3.U 689d7ac23a3SEaston Man val needResend = !isRVC && f3_paddrs(0)(2, 1) === 3.U 690ee175d78SJay mmio_state := Mux(needResend, m_sendTLB, m_waitCommit) 691ee175d78SJay mmio_is_RVC := isRVC 692ee175d78SJay f3_mmio_data(0) := fromUncache.bits.data(15, 0) 693ee175d78SJay f3_mmio_data(1) := fromUncache.bits.data(31, 16) 694a37fbf10SJay } 695a37fbf10SJay } 696a37fbf10SJay 697ee175d78SJay is(m_sendTLB) { 6987b7232f9Sxu_zh mmio_state := Mux(io.iTLBInter.req.fire, m_tlbResp, m_sendTLB) 699c3b2d83aSJay } 700a37fbf10SJay 701ee175d78SJay is(m_tlbResp) { 7027b7232f9Sxu_zh when(io.iTLBInter.resp.fire) { 7037b7232f9Sxu_zh // we are using a blocked tlb, so resp.fire must have !resp.bits.miss 7047b7232f9Sxu_zh assert(!io.iTLBInter.resp.bits.miss, "blocked mode iTLB miss when resp.fire") 70588895b11Sxu_zh val tlb_exception = ExceptionType.fromTlbResp(io.iTLBInter.resp.bits) 7067b7232f9Sxu_zh // if tlb has exception, abort checking pmp, just send instr & exception to ibuffer and wait for commit 70788895b11Sxu_zh mmio_state := Mux(tlb_exception === ExceptionType.none, m_sendPMP, m_waitCommit) 7087b7232f9Sxu_zh // also save itlb response 70903efd994Shappy-lx mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0) 71088895b11Sxu_zh mmio_resend_exception := tlb_exception 711b5a614b9Sxu_zh mmio_resend_gpaddr := io.iTLBInter.resp.bits.gpaddr(0) 712ad415ae0SXiaokun-Pei mmio_resend_isForVSnonLeafPTE := io.iTLBInter.resp.bits.isForVSnonLeafPTE(0) 713ee175d78SJay } 7147b7232f9Sxu_zh } 715ee175d78SJay 716ee175d78SJay is(m_sendPMP) { 71788895b11Sxu_zh // if pmp re-check does not respond mmio, must be access fault 71888895b11Sxu_zh val pmp_exception = Mux(io.pmp.resp.mmio, ExceptionType.fromPMPResp(io.pmp.resp), ExceptionType.af) 71988895b11Sxu_zh // if pmp has exception, abort sending request, just send instr & exception to ibuffer and wait for commit 72088895b11Sxu_zh mmio_state := Mux(pmp_exception === ExceptionType.none, m_resendReq, m_waitCommit) 72188895b11Sxu_zh // also save pmp response 72288895b11Sxu_zh mmio_resend_exception := pmp_exception 723ee175d78SJay } 724ee175d78SJay 725ee175d78SJay is(m_resendReq) { 726935edac4STang Haojin mmio_state := Mux(toUncache.fire, m_waitResendResp, m_resendReq) 727ee175d78SJay } 728ee175d78SJay 729ee175d78SJay is(m_waitResendResp) { 730935edac4STang Haojin when(fromUncache.fire) { 731ee175d78SJay mmio_state := m_waitCommit 732ee175d78SJay f3_mmio_data(1) := fromUncache.bits.data(15, 0) 733a37fbf10SJay } 734a37fbf10SJay } 735a37fbf10SJay 736ee175d78SJay is(m_waitCommit) { 7377b7232f9Sxu_zh mmio_state := Mux(mmio_commit, m_commited, m_waitCommit) 738a37fbf10SJay } 7392a3050c2SJay 740ee175d78SJay // normal mmio instruction 741ee175d78SJay is(m_commited) { 742ee175d78SJay mmio_state := m_idle 743ee175d78SJay mmio_is_RVC := false.B 744ee175d78SJay mmio_resend_addr := 0.U 74588895b11Sxu_zh mmio_resend_exception := ExceptionType.none 746b5a614b9Sxu_zh mmio_resend_gpaddr := 0.U 747ad415ae0SXiaokun-Pei mmio_resend_isForVSnonLeafPTE := false.B 7482a3050c2SJay } 749a37fbf10SJay } 750a37fbf10SJay 7518abe1810SEaston Man // Exception or flush by older branch prediction 7528abe1810SEaston Man // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect 753167bcd01SJay when(f3_ftq_flush_self || f3_ftq_flush_by_older) { 754ee175d78SJay mmio_state := m_idle 755ee175d78SJay mmio_is_RVC := false.B 756ee175d78SJay mmio_resend_addr := 0.U 75788895b11Sxu_zh mmio_resend_exception := ExceptionType.none 758b5a614b9Sxu_zh mmio_resend_gpaddr := 0.U 759ad415ae0SXiaokun-Pei mmio_resend_isForVSnonLeafPTE := false.B 760ee175d78SJay f3_mmio_data.map(_ := 0.U) 7619bae7d6eSJay } 7629bae7d6eSJay 763ee175d78SJay toUncache.valid := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio 764cf7d6b7aSMuzi toUncache.bits.addr := Mux(mmio_state === m_resendReq, mmio_resend_addr, f3_paddrs(0)) 765a37fbf10SJay fromUncache.ready := true.B 766a37fbf10SJay 7677b7232f9Sxu_zh // send itlb request in m_sendTLB state 768ee175d78SJay io.iTLBInter.req.valid := (mmio_state === m_sendTLB) && f3_req_is_mmio 769ee175d78SJay io.iTLBInter.req.bits.size := 3.U 770ee175d78SJay io.iTLBInter.req.bits.vaddr := f3_resend_vaddr 771ee175d78SJay io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr 7727b7232f9Sxu_zh io.iTLBInter.req.bits.cmd := TlbCmd.exec 7738a4dab4dSHaoyuan Feng io.iTLBInter.req.bits.isPrefetch := false.B 7747b7232f9Sxu_zh io.iTLBInter.req.bits.kill := false.B // IFU use itlb for mmio, doesn't need sync, set it to false 7757b7232f9Sxu_zh io.iTLBInter.req.bits.no_translate := false.B 776db6cfb5aSHaoyuan Feng io.iTLBInter.req.bits.fullva := 0.U 777db6cfb5aSHaoyuan Feng io.iTLBInter.req.bits.checkfullva := false.B 778d0de7e4aSpeixiaokun io.iTLBInter.req.bits.hyperinst := DontCare 779d0de7e4aSpeixiaokun io.iTLBInter.req.bits.hlvx := DontCare 7808744445eSMaxpicca-Li io.iTLBInter.req.bits.memidx := DontCare 781f1fe8698SLemover io.iTLBInter.req.bits.debug.robIdx := DontCare 782ee175d78SJay io.iTLBInter.req.bits.debug.isFirstIssue := DontCare 783149a2326Sweiding liu io.iTLBInter.req.bits.pmp_addr := DontCare 7847b7232f9Sxu_zh // whats the difference between req_kill and req.bits.kill? 7857b7232f9Sxu_zh io.iTLBInter.req_kill := false.B 7867b7232f9Sxu_zh // wait for itlb response in m_tlbResp state 7877b7232f9Sxu_zh io.iTLBInter.resp.ready := (mmio_state === m_tlbResp) && f3_req_is_mmio 788ee175d78SJay 789ee175d78SJay io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio 790ee175d78SJay io.pmp.req.bits.addr := mmio_resend_addr 791ee175d78SJay io.pmp.req.bits.size := 3.U 792ee175d78SJay io.pmp.req.bits.cmd := TlbCmd.exec 793f7c29b0aSJinYue 7942a3050c2SJay val f3_lastHalf = RegInit(0.U.asTypeOf(new LastHalfInfo)) 79509c6f1ddSLingrui98 79609c6f1ddSLingrui98 val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt 7970be662e4SJay val f3_mmio_range = VecInit((0 until PredictWidth).map(i => if (i == 0) true.B else false.B)) 7982a3050c2SJay val f3_instr_valid = Wire(Vec(PredictWidth, Bool())) 79909c6f1ddSLingrui98 8002a3050c2SJay /*** prediction result check ***/ 8012a3050c2SJay checkerIn.ftqOffset := f3_ftq_req.ftqOffset 8022a3050c2SJay checkerIn.jumpOffset := f3_jump_offset 8036ce52296SJinYue checkerIn.target := f3_ftq_req.nextStartAddr 8042a3050c2SJay checkerIn.instrRange := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 8052a3050c2SJay checkerIn.instrValid := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool())) 8062a3050c2SJay checkerIn.pds := f3_pd 8072a3050c2SJay checkerIn.pc := f3_pc 8080c70648eSEaston Man checkerIn.fire_in := RegNext(f2_fire, init = false.B) 8092a3050c2SJay 81058dbdfc2SJay /*** handle half RVI in the last 2 Bytes ***/ 8112a3050c2SJay 812cf7d6b7aSMuzi def hasLastHalf(idx: UInt) = 8135995c9e7SJenius // !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio 814cf7d6b7aSMuzi !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken( 815cf7d6b7aSMuzi idx 816cf7d6b7aSMuzi ) && !f3_req_is_mmio 8172a3050c2SJay 818b665b650STang Haojin val f3_last_validIdx = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange) 8192a3050c2SJay 8202a3050c2SJay val f3_hasLastHalf = hasLastHalf((PredictWidth - 1).U) 8212a3050c2SJay val f3_false_lastHalf = hasLastHalf(f3_last_validIdx) 8222a3050c2SJay val f3_false_snpc = f3_half_snpc(f3_last_validIdx) 8232a3050c2SJay 824935edac4STang Haojin val f3_lastHalf_mask = VecInit((0 until PredictWidth).map(i => if (i == 0) false.B else true.B)).asUInt 8253f785aa3SJenius val f3_lastHalf_disable = RegInit(false.B) 8262a3050c2SJay 827804985a5SJenius when(f3_flush || (f3_fire && f3_lastHalf_disable)) { 828804985a5SJenius f3_lastHalf_disable := false.B 829804985a5SJenius } 830804985a5SJenius 8312a3050c2SJay when(f3_flush) { 8322a3050c2SJay f3_lastHalf.valid := false.B 8332a3050c2SJay }.elsewhen(f3_fire) { 8343f785aa3SJenius f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable 8356ce52296SJinYue f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr 8362a3050c2SJay } 8372a3050c2SJay 8382a3050c2SJay f3_instr_valid := Mux(f3_lastHalf.valid, f3_hasHalfValid, VecInit(f3_pd.map(inst => inst.valid))) 8392a3050c2SJay 8402a3050c2SJay /*** frontend Trigger ***/ 8412a3050c2SJay frontendTrigger.io.pds := f3_pd 8422a3050c2SJay frontendTrigger.io.pc := f3_pc 8432a3050c2SJay frontendTrigger.io.data := f3_cut_data 8442a3050c2SJay 8452a3050c2SJay frontendTrigger.io.frontendTrigger := io.frontendTrigger 8462a3050c2SJay 8472a3050c2SJay val f3_triggered = frontendTrigger.io.triggered 84891946104Sxu_zh val f3_toIbuffer_valid = f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush 8492a3050c2SJay 8502a3050c2SJay /*** send to Ibuffer ***/ 85191946104Sxu_zh io.toIbuffer.valid := f3_toIbuffer_valid 8522a3050c2SJay io.toIbuffer.bits.instrs := f3_expd_instr 8532a3050c2SJay io.toIbuffer.bits.valid := f3_instr_valid.asUInt 8545995c9e7SJenius io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt 8552a3050c2SJay io.toIbuffer.bits.pd := f3_pd 85609c6f1ddSLingrui98 io.toIbuffer.bits.ftqPtr := f3_ftq_req.ftqIdx 8572a3050c2SJay io.toIbuffer.bits.pc := f3_pc 858c72c955dSEaston Man // Find last using PriorityMux 859948e8159SEaston Man io.toIbuffer.bits.isLastInFtqEntry := Reverse(PriorityEncoderOH(Reverse(io.toIbuffer.bits.enqEnable))).asBools 860cf7d6b7aSMuzi io.toIbuffer.bits.ftqOffset.zipWithIndex.map { case (a, i) => 861cf7d6b7aSMuzi a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio 862cf7d6b7aSMuzi } 8632a3050c2SJay io.toIbuffer.bits.foldpc := f3_foldpc 864a2568a60Sxu_zh io.toIbuffer.bits.exceptionType := ExceptionType.merge(f3_exception_vec, f3_crossPage_exception_vec) 865*fbdb359dSMuzi // backendException only needs to be set for the first instruction. 866c1b28b66STang Haojin // Other instructions in the same block may have pf or af set, 867c1b28b66STang Haojin // which is a side effect of the first instruction and actually not necessary. 868*fbdb359dSMuzi io.toIbuffer.bits.backendException := (0 until PredictWidth).map { 869*fbdb359dSMuzi case 0 => f3_backendException 870c1b28b66STang Haojin case _ => false.B 871c1b28b66STang Haojin } 872a2568a60Sxu_zh io.toIbuffer.bits.crossPageIPFFix := f3_crossPage_exception_vec.map(_ =/= ExceptionType.none) 87392c61038SXuan Hu io.toIbuffer.bits.illegalInstr := f3_ill 8742a3050c2SJay io.toIbuffer.bits.triggered := f3_triggered 8752a3050c2SJay 8762a3050c2SJay when(f3_lastHalf.valid) { 8775995c9e7SJenius io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask 8782a3050c2SJay io.toIbuffer.bits.valid := f3_lastHalf_mask & f3_instr_valid.asUInt 8792a3050c2SJay } 8802a3050c2SJay 881d7ac23a3SEaston Man /** to backend */ 88291946104Sxu_zh // f3_gpaddr is valid iff gpf is detected 883b5a614b9Sxu_zh io.toBackend.gpaddrMem_wen := f3_toIbuffer_valid && Mux( 884b5a614b9Sxu_zh f3_req_is_mmio, 88588895b11Sxu_zh mmio_resend_exception === ExceptionType.gpf, 88688895b11Sxu_zh f3_exception.map(_ === ExceptionType.gpf).reduce(_ || _) 887b5a614b9Sxu_zh ) 888d7ac23a3SEaston Man io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value 889ad415ae0SXiaokun-Pei io.toBackend.gpaddrMem_wdata.gpaddr := Mux(f3_req_is_mmio, mmio_resend_gpaddr, f3_gpaddr) 890cf7d6b7aSMuzi io.toBackend.gpaddrMem_wdata.isForVSnonLeafPTE := Mux( 891cf7d6b7aSMuzi f3_req_is_mmio, 892cf7d6b7aSMuzi mmio_resend_isForVSnonLeafPTE, 893cf7d6b7aSMuzi f3_isForVSnonLeafPTE 894cf7d6b7aSMuzi ) 89509c6f1ddSLingrui98 89609c6f1ddSLingrui98 // Write back to Ftq 897a37fbf10SJay val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush) 898a37fbf10SJay val finishFetchMaskReg = RegNext(f3_cache_fetch) 899a37fbf10SJay 9002a3050c2SJay val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 9010be662e4SJay val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))) 902a37fbf10SJay f3_mmio_missOffset.valid := f3_req_is_mmio 9030be662e4SJay f3_mmio_missOffset.bits := 0.U 9040be662e4SJay 9058abe1810SEaston Man // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return 9068abe1810SEaston Man // When backend redirect, mmio_state reset after 1 cycle. 9078abe1810SEaston Man // In this case, mask .valid to avoid overriding backend redirect 9088abe1810SEaston Man mmioFlushWb.valid := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && 9098abe1810SEaston Man f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older) 9102a3050c2SJay mmioFlushWb.bits.pc := f3_pc 9112a3050c2SJay mmioFlushWb.bits.pd := f3_pd 9122a3050c2SJay mmioFlushWb.bits.pd.zipWithIndex.map { case (instr, i) => instr.valid := f3_mmio_range(i) } 9132a3050c2SJay mmioFlushWb.bits.ftqIdx := f3_ftq_req.ftqIdx 9142a3050c2SJay mmioFlushWb.bits.ftqOffset := f3_ftq_req.ftqOffset.bits 9152a3050c2SJay mmioFlushWb.bits.misOffset := f3_mmio_missOffset 9162a3050c2SJay mmioFlushWb.bits.cfiOffset := DontCare 917ee175d78SJay mmioFlushWb.bits.target := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U, f3_ftq_req.startAddr + 4.U) 9182a3050c2SJay mmioFlushWb.bits.jalTarget := DontCare 9192a3050c2SJay mmioFlushWb.bits.instrRange := f3_mmio_range 92009c6f1ddSLingrui98 92173e96011SXuan Hu val mmioRVCExpander = Module(new RVCExpander) 92273e96011SXuan Hu mmioRVCExpander.io.in := Mux(f3_req_is_mmio, Cat(f3_mmio_data(1), f3_mmio_data(0)), 0.U) 92373e96011SXuan Hu 9242dfa9e76SJenius /** external predecode for MMIO instruction */ 9252dfa9e76SJenius when(f3_req_is_mmio) { 9262dfa9e76SJenius val inst = Cat(f3_mmio_data(1), f3_mmio_data(0)) 9272dfa9e76SJenius val currentIsRVC = isRVC(inst) 9282dfa9e76SJenius 9292dfa9e76SJenius val brType :: isCall :: isRet :: Nil = brInfo(inst) 9302dfa9e76SJenius val jalOffset = jal_offset(inst, currentIsRVC) 9312dfa9e76SJenius val brOffset = br_offset(inst, currentIsRVC) 9322dfa9e76SJenius 93373e96011SXuan Hu io.toIbuffer.bits.instrs(0) := Mux(mmioRVCExpander.io.ill, mmioRVCExpander.io.in, mmioRVCExpander.io.out.bits) 9342dfa9e76SJenius 9352dfa9e76SJenius io.toIbuffer.bits.pd(0).valid := true.B 9362dfa9e76SJenius io.toIbuffer.bits.pd(0).isRVC := currentIsRVC 9372dfa9e76SJenius io.toIbuffer.bits.pd(0).brType := brType 9382dfa9e76SJenius io.toIbuffer.bits.pd(0).isCall := isCall 9392dfa9e76SJenius io.toIbuffer.bits.pd(0).isRet := isRet 9402dfa9e76SJenius 94188895b11Sxu_zh io.toIbuffer.bits.exceptionType(0) := mmio_resend_exception 942a2568a60Sxu_zh io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_exception =/= ExceptionType.none 94373e96011SXuan Hu io.toIbuffer.bits.illegalInstr(0) := mmioRVCExpander.io.ill 9442dfa9e76SJenius 9452dfa9e76SJenius io.toIbuffer.bits.enqEnable := f3_mmio_range.asUInt 9462dfa9e76SJenius 9472dfa9e76SJenius mmioFlushWb.bits.pd(0).valid := true.B 9482dfa9e76SJenius mmioFlushWb.bits.pd(0).isRVC := currentIsRVC 9492dfa9e76SJenius mmioFlushWb.bits.pd(0).brType := brType 9502dfa9e76SJenius mmioFlushWb.bits.pd(0).isCall := isCall 9512dfa9e76SJenius mmioFlushWb.bits.pd(0).isRet := isRet 9522dfa9e76SJenius } 9532dfa9e76SJenius 954935edac4STang Haojin mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && f3_mmio_use_seq_pc) 95509c6f1ddSLingrui98 95600240ba6SJay XSPerfAccumulate("fetch_bubble_ibuffer_not_ready", io.toIbuffer.valid && !io.toIbuffer.ready) 95700240ba6SJay 95858dbdfc2SJay /** 95958dbdfc2SJay ****************************************************************************** 96058dbdfc2SJay * IFU Write Back Stage 96158dbdfc2SJay * - write back predecode information to Ftq to update 96258dbdfc2SJay * - redirect if found fault prediction 96358dbdfc2SJay * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction) 96458dbdfc2SJay ****************************************************************************** 9652a3050c2SJay */ 9660c70648eSEaston Man val wb_enable = RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush 9670c70648eSEaston Man val wb_valid = RegNext(wb_enable, init = false.B) 9680c70648eSEaston Man val wb_ftq_req = RegEnable(f3_ftq_req, wb_enable) 96958dbdfc2SJay 9700c70648eSEaston Man val wb_check_result_stage1 = RegEnable(checkerOutStage1, wb_enable) 9715995c9e7SJenius val wb_check_result_stage2 = checkerOutStage2 9720c70648eSEaston Man val wb_instr_range = RegEnable(io.toIbuffer.bits.enqEnable, wb_enable) 973e4d2f6a9Smy-mayfly 974e4d2f6a9Smy-mayfly val wb_pc_lower_result = RegEnable(f3_pc_lower_result, wb_enable) 975e4d2f6a9Smy-mayfly val wb_pc_high = RegEnable(f3_pc_high, wb_enable) 976e4d2f6a9Smy-mayfly val wb_pc_high_plus1 = RegEnable(f3_pc_high_plus1, wb_enable) 977e4d2f6a9Smy-mayfly val wb_pc = CatPC(wb_pc_lower_result, wb_pc_high, wb_pc_high_plus1) 978e4d2f6a9Smy-mayfly 979e4d2f6a9Smy-mayfly // val wb_pc = RegEnable(f3_pc, wb_enable) 9800c70648eSEaston Man val wb_pd = RegEnable(f3_pd, wb_enable) 9810c70648eSEaston Man val wb_instr_valid = RegEnable(f3_instr_valid, wb_enable) 9822a3050c2SJay 9832a3050c2SJay /* false hit lastHalf */ 9840c70648eSEaston Man val wb_lastIdx = RegEnable(f3_last_validIdx, wb_enable) 9850c70648eSEaston Man val wb_false_lastHalf = RegEnable(f3_false_lastHalf, wb_enable) && wb_lastIdx =/= (PredictWidth - 1).U 9860c70648eSEaston Man val wb_false_target = RegEnable(f3_false_snpc, wb_enable) 9872a3050c2SJay 9882a3050c2SJay val wb_half_flush = wb_false_lastHalf 9892a3050c2SJay val wb_half_target = wb_false_target 9902a3050c2SJay 991a1351e5dSJay /* false oversize */ 992a1351e5dSJay val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())).last && wb_pd.last.isRVC 993a1351e5dSJay val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC 9945995c9e7SJenius val lastTaken = wb_check_result_stage1.fixedTaken.last 995a1351e5dSJay 9962a3050c2SJay f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid 9972a3050c2SJay 9983f785aa3SJenius /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls, 9993f785aa3SJenius * we set a flag to notify f3 that the last half flag need not to be set. 10003f785aa3SJenius */ 1001804985a5SJenius // f3_fire is after wb_valid 1002076dea5fSJenius when(wb_valid && RegNext(f3_hasLastHalf, init = false.B) 1003cf7d6b7aSMuzi && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire && !RegNext( 1004cf7d6b7aSMuzi f3_fire, 1005cf7d6b7aSMuzi init = false.B 1006cf7d6b7aSMuzi ) && !f3_flush) { 10073f785aa3SJenius f3_lastHalf_disable := true.B 1008ab6202e2SJenius } 1009ab6202e2SJenius 1010804985a5SJenius // wb_valid and f3_fire are in same cycle 1011076dea5fSJenius when(wb_valid && RegNext(f3_hasLastHalf, init = false.B) 1012cf7d6b7aSMuzi && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire) { 1013804985a5SJenius f3_lastHalf.valid := false.B 1014804985a5SJenius } 1015804985a5SJenius 10162a3050c2SJay val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 1017cf7d6b7aSMuzi val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map { case (pd, v) => 1018cf7d6b7aSMuzi v && pd.isJal 1019cf7d6b7aSMuzi })) 1020b665b650STang Haojin val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 10212a3050c2SJay checkFlushWb.valid := wb_valid 10222a3050c2SJay checkFlushWb.bits.pc := wb_pc 10232a3050c2SJay checkFlushWb.bits.pd := wb_pd 10242a3050c2SJay checkFlushWb.bits.pd.zipWithIndex.map { case (instr, i) => instr.valid := wb_instr_valid(i) } 10252a3050c2SJay checkFlushWb.bits.ftqIdx := wb_ftq_req.ftqIdx 10262a3050c2SJay checkFlushWb.bits.ftqOffset := wb_ftq_req.ftqOffset.bits 10275995c9e7SJenius checkFlushWb.bits.misOffset.valid := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush 1028cf7d6b7aSMuzi checkFlushWb.bits.misOffset.bits := Mux( 1029cf7d6b7aSMuzi wb_half_flush, 1030cf7d6b7aSMuzi wb_lastIdx, 1031cf7d6b7aSMuzi ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 1032cf7d6b7aSMuzi ) 10335995c9e7SJenius checkFlushWb.bits.cfiOffset.valid := ParallelOR(wb_check_result_stage1.fixedTaken) 10345995c9e7SJenius checkFlushWb.bits.cfiOffset.bits := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken) 1035cf7d6b7aSMuzi checkFlushWb.bits.target := Mux( 1036cf7d6b7aSMuzi wb_half_flush, 1037cf7d6b7aSMuzi wb_half_target, 1038cf7d6b7aSMuzi wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx) 1039cf7d6b7aSMuzi ) 1040d10ddd67SGuokai Chen checkFlushWb.bits.jalTarget := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx) 10412a3050c2SJay checkFlushWb.bits.instrRange := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 10422a3050c2SJay 1043bccc5520SJenius toFtq.pdWb := Mux(wb_valid, checkFlushWb, mmioFlushWb) 10442a3050c2SJay 10452a3050c2SJay wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid 104609c6f1ddSLingrui98 10475b3c20f7SJinYue /*write back flush type*/ 10485995c9e7SJenius val checkFaultType = wb_check_result_stage2.faultType 10495b3c20f7SJinYue val checkJalFault = wb_valid && checkFaultType.map(_.isjalFault).reduce(_ || _) 10505b3c20f7SJinYue val checkRetFault = wb_valid && checkFaultType.map(_.isRetFault).reduce(_ || _) 10515b3c20f7SJinYue val checkTargetFault = wb_valid && checkFaultType.map(_.istargetFault).reduce(_ || _) 10525b3c20f7SJinYue val checkNotCFIFault = wb_valid && checkFaultType.map(_.notCFIFault).reduce(_ || _) 10535b3c20f7SJinYue val checkInvalidTaken = wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_ || _) 10545b3c20f7SJinYue 10555b3c20f7SJinYue XSPerfAccumulate("predecode_flush_jalFault", checkJalFault) 10565b3c20f7SJinYue XSPerfAccumulate("predecode_flush_retFault", checkRetFault) 10575b3c20f7SJinYue XSPerfAccumulate("predecode_flush_targetFault", checkTargetFault) 10585b3c20f7SJinYue XSPerfAccumulate("predecode_flush_notCFIFault", checkNotCFIFault) 10595b3c20f7SJinYue XSPerfAccumulate("predecode_flush_incalidTakenFault", checkInvalidTaken) 10605b3c20f7SJinYue 10615b3c20f7SJinYue when(checkRetFault) { 1062cf7d6b7aSMuzi XSDebug( 1063cf7d6b7aSMuzi "startAddr:%x nextstartAddr:%x taken:%d takenIdx:%d\n", 1064cf7d6b7aSMuzi wb_ftq_req.startAddr, 1065cf7d6b7aSMuzi wb_ftq_req.nextStartAddr, 1066cf7d6b7aSMuzi wb_ftq_req.ftqOffset.valid, 1067cf7d6b7aSMuzi wb_ftq_req.ftqOffset.bits 1068cf7d6b7aSMuzi ) 10695b3c20f7SJinYue } 10705b3c20f7SJinYue 10711d8f4dcbSJay /** performance counter */ 1072005e809bSJiuyang Liu val f3_perf_info = RegEnable(f2_perf_info, f2_fire) 1073935edac4STang Haojin val f3_req_0 = io.toIbuffer.fire 1074935edac4STang Haojin val f3_req_1 = io.toIbuffer.fire && f3_doubleLine 1075935edac4STang Haojin val f3_hit_0 = io.toIbuffer.fire && f3_perf_info.bank_hit(0) 1076935edac4STang Haojin val f3_hit_1 = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1) 10771d8f4dcbSJay val f3_hit = f3_perf_info.hit 1078cd365d4cSrvcoresjw val perfEvents = Seq( 10792a3050c2SJay ("frontendFlush ", wb_redirect), 1080935edac4STang Haojin ("ifu_req ", io.toIbuffer.fire), 1081935edac4STang Haojin ("ifu_miss ", io.toIbuffer.fire && !f3_perf_info.hit), 1082cd365d4cSrvcoresjw ("ifu_req_cacheline_0 ", f3_req_0), 1083cd365d4cSrvcoresjw ("ifu_req_cacheline_1 ", f3_req_1), 1084cd365d4cSrvcoresjw ("ifu_req_cacheline_0_hit ", f3_hit_1), 1085cd365d4cSrvcoresjw ("ifu_req_cacheline_1_hit ", f3_hit_1), 1086935edac4STang Haojin ("only_0_hit ", f3_perf_info.only_0_hit && io.toIbuffer.fire), 1087935edac4STang Haojin ("only_0_miss ", f3_perf_info.only_0_miss && io.toIbuffer.fire), 1088935edac4STang Haojin ("hit_0_hit_1 ", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire), 1089935edac4STang Haojin ("hit_0_miss_1 ", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire), 1090935edac4STang Haojin ("miss_0_hit_1 ", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire), 1091cf7d6b7aSMuzi ("miss_0_miss_1 ", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire) 1092cd365d4cSrvcoresjw ) 10931ca0e4f3SYinan Xu generatePerfEvent() 109409c6f1ddSLingrui98 1095935edac4STang Haojin XSPerfAccumulate("ifu_req", io.toIbuffer.fire) 1096935edac4STang Haojin XSPerfAccumulate("ifu_miss", io.toIbuffer.fire && !f3_hit) 1097f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0) 1098f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1) 1099f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_0_hit", f3_hit_0) 1100f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_1_hit", f3_hit_1) 11012a3050c2SJay XSPerfAccumulate("frontendFlush", wb_redirect) 1102935edac4STang Haojin XSPerfAccumulate("only_0_hit", f3_perf_info.only_0_hit && io.toIbuffer.fire) 1103935edac4STang Haojin XSPerfAccumulate("only_0_miss", f3_perf_info.only_0_miss && io.toIbuffer.fire) 1104935edac4STang Haojin XSPerfAccumulate("hit_0_hit_1", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire) 1105935edac4STang Haojin XSPerfAccumulate("hit_0_miss_1", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire) 1106935edac4STang Haojin XSPerfAccumulate("miss_0_hit_1", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire) 1107935edac4STang Haojin XSPerfAccumulate("miss_0_miss_1", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire) 1108935edac4STang Haojin XSPerfAccumulate("hit_0_except_1", f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) 1109935edac4STang Haojin XSPerfAccumulate("miss_0_except_1", f3_perf_info.miss_0_except_1 && io.toIbuffer.fire) 1110935edac4STang Haojin XSPerfAccumulate("except_0", f3_perf_info.except_0 && io.toIbuffer.fire) 1111cf7d6b7aSMuzi XSPerfHistogram( 1112cf7d6b7aSMuzi "ifu2ibuffer_validCnt", 1113cf7d6b7aSMuzi PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), 1114cf7d6b7aSMuzi io.toIbuffer.fire, 1115cf7d6b7aSMuzi 0, 1116cf7d6b7aSMuzi PredictWidth + 1, 1117cf7d6b7aSMuzi 1 1118cf7d6b7aSMuzi ) 111951532d8bSGuokai Chen 1120c686adcdSYinan Xu val hartId = p(XSCoreParamsKey).HartId 1121c686adcdSYinan Xu val isWriteFetchToIBufferTable = Constantin.createRecord(s"isWriteFetchToIBufferTable$hartId") 1122c686adcdSYinan Xu val isWriteIfuWbToFtqTable = Constantin.createRecord(s"isWriteIfuWbToFtqTable$hartId") 1123c686adcdSYinan Xu val fetchToIBufferTable = ChiselDB.createTable(s"FetchToIBuffer$hartId", new FetchToIBufferDB) 1124c686adcdSYinan Xu val ifuWbToFtqTable = ChiselDB.createTable(s"IfuWbToFtq$hartId", new IfuWbToFtqDB) 112551532d8bSGuokai Chen 112651532d8bSGuokai Chen val fetchIBufferDumpData = Wire(new FetchToIBufferDB) 112751532d8bSGuokai Chen fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr 112851532d8bSGuokai Chen fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable) 1129935edac4STang Haojin fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire) 113051532d8bSGuokai Chen fetchIBufferDumpData.is_cache_hit := f3_hit 113151532d8bSGuokai Chen 113251532d8bSGuokai Chen val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB) 113351532d8bSGuokai Chen ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr 113451532d8bSGuokai Chen ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid 113551532d8bSGuokai Chen ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits 113651532d8bSGuokai Chen ifuWbToFtqDumpData.checkJalFault := checkJalFault 113751532d8bSGuokai Chen ifuWbToFtqDumpData.checkRetFault := checkRetFault 113851532d8bSGuokai Chen ifuWbToFtqDumpData.checkTargetFault := checkTargetFault 113951532d8bSGuokai Chen ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault 114051532d8bSGuokai Chen ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken 114151532d8bSGuokai Chen 114251532d8bSGuokai Chen fetchToIBufferTable.log( 114351532d8bSGuokai Chen data = fetchIBufferDumpData, 1144da3bf434SMaxpicca-Li en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire, 114551532d8bSGuokai Chen site = "IFU" + p(XSCoreParamsKey).HartId.toString, 114651532d8bSGuokai Chen clock = clock, 114751532d8bSGuokai Chen reset = reset 114851532d8bSGuokai Chen ) 114951532d8bSGuokai Chen ifuWbToFtqTable.log( 115051532d8bSGuokai Chen data = ifuWbToFtqDumpData, 1151da3bf434SMaxpicca-Li en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid, 115251532d8bSGuokai Chen site = "IFU" + p(XSCoreParamsKey).HartId.toString, 115351532d8bSGuokai Chen clock = clock, 115451532d8bSGuokai Chen reset = reset 115551532d8bSGuokai Chen ) 115651532d8bSGuokai Chen 115709c6f1ddSLingrui98} 1158