xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision f2f493de7a7faa5a55d9d98226141ea89e52ecf1)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
222a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder
2309c6f1ddSLingrui98import xiangshan._
2409c6f1ddSLingrui98import xiangshan.cache.mmu._
251d8f4dcbSJayimport xiangshan.frontend.icache._
2609c6f1ddSLingrui98import utils._
273c02ee8fSwakafaimport utility._
28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
293c02ee8fSwakafaimport utility.ChiselDB
3009c6f1ddSLingrui98
3109c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
3209c6f1ddSLingrui98  def mmioBusWidth = 64
3309c6f1ddSLingrui98  def mmioBusBytes = mmioBusWidth / 8
340be662e4SJay  def maxInstrLen = 32
3509c6f1ddSLingrui98}
3609c6f1ddSLingrui98
3709c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{
381d8f4dcbSJay  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
391d8f4dcbSJay  def fetchQueueSize = 2
401d8f4dcbSJay
412a3050c2SJay  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
422a3050c2SJay    val byteOffset = pc - start
432a3050c2SJay    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
441d8f4dcbSJay  }
4509c6f1ddSLingrui98}
4609c6f1ddSLingrui98
4709c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
4809c6f1ddSLingrui98  val pdWb = Valid(new PredecodeWritebackBundle)
4909c6f1ddSLingrui98}
5009c6f1ddSLingrui98
5109c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle {
5209c6f1ddSLingrui98  val fromFtq = Flipped(new FtqToIfuIO)
5309c6f1ddSLingrui98  val toFtq   = new IfuToFtqIO
5409c6f1ddSLingrui98}
5509c6f1ddSLingrui98
560be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle {
570be662e4SJay  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
580be662e4SJay  val toUncache   = DecoupledIO( new InsUncacheReq )
590be662e4SJay}
601d1e6d4dSJenius
6109c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle {
6209c6f1ddSLingrui98  val ftqInter        = new FtqInterface
6350780602SJenius  val icacheInter     = Flipped(new IFUICacheIO)
641d8f4dcbSJay  val icacheStop      = Output(Bool())
651d8f4dcbSJay  val icachePerfInfo  = Input(new ICachePerfInfo)
6609c6f1ddSLingrui98  val toIbuffer       = Decoupled(new FetchToIBuffer)
670be662e4SJay  val uncacheInter   =  new UncacheInterface
6872951335SLi Qianruo  val frontendTrigger = Flipped(new FrontendTdataDistributeIO)
6972951335SLi Qianruo  val csrTriggerEnable = Input(Vec(4, Bool()))
70a37fbf10SJay  val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
71f1fe8698SLemover  val iTLBInter       = new TlbRequestIO
7256788a33SJinYue  val pmp             =   new ICachePMPBundle
731d1e6d4dSJenius  val mmioCommitRead  = new mmioCommitRead
7409c6f1ddSLingrui98}
7509c6f1ddSLingrui98
7609c6f1ddSLingrui98// record the situation in which fallThruAddr falls into
7709c6f1ddSLingrui98// the middle of an RVI inst
7809c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle {
7909c6f1ddSLingrui98  val valid = Bool()
8009c6f1ddSLingrui98  val middlePC = UInt(VAddrBits.W)
8109c6f1ddSLingrui98  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
8209c6f1ddSLingrui98}
8309c6f1ddSLingrui98
8409c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
8509c6f1ddSLingrui98  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
8672951335SLi Qianruo  val frontendTrigger     = new FrontendTdataDistributeIO
8772951335SLi Qianruo  val csrTriggerEnable    = Vec(4, Bool())
882a3050c2SJay  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
8909c6f1ddSLingrui98}
9009c6f1ddSLingrui98
912a3050c2SJay
922a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle {
932a3050c2SJay  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
942a3050c2SJay  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
952a3050c2SJay  val target        = UInt(VAddrBits.W)
962a3050c2SJay  val instrRange    = Vec(PredictWidth, Bool())
972a3050c2SJay  val instrValid    = Vec(PredictWidth, Bool())
982a3050c2SJay  val pds           = Vec(PredictWidth, new PreDecodeInfo)
992a3050c2SJay  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
1002a3050c2SJay}
1012a3050c2SJay
10251532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle {
10351532d8bSGuokai Chen  val start_addr = UInt(39.W)
10451532d8bSGuokai Chen  val instr_count = UInt(32.W)
10551532d8bSGuokai Chen  val exception = Bool()
10651532d8bSGuokai Chen  val is_cache_hit = Bool()
10751532d8bSGuokai Chen}
10851532d8bSGuokai Chen
10951532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle {
11051532d8bSGuokai Chen  val start_addr = UInt(39.W)
11151532d8bSGuokai Chen  val is_miss_pred = Bool()
11251532d8bSGuokai Chen  val miss_pred_offset = UInt(32.W)
11351532d8bSGuokai Chen  val checkJalFault = Bool()
11451532d8bSGuokai Chen  val checkRetFault = Bool()
11551532d8bSGuokai Chen  val checkTargetFault = Bool()
11651532d8bSGuokai Chen  val checkNotCFIFault = Bool()
11751532d8bSGuokai Chen  val checkInvalidTaken = Bool()
11851532d8bSGuokai Chen}
11951532d8bSGuokai Chen
1202a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule
1212a3050c2SJay  with HasICacheParameters
1222a3050c2SJay  with HasIFUConst
1232a3050c2SJay  with HasPdConst
124167bcd01SJay  with HasCircularQueuePtrHelper
1252a3050c2SJay  with HasPerfEvents
12609c6f1ddSLingrui98{
12709c6f1ddSLingrui98  val io = IO(new NewIFUIO)
12809c6f1ddSLingrui98  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
129c5c5edaeSJenius  val fromICache = io.icacheInter.resp
1300be662e4SJay  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
13109c6f1ddSLingrui98
13209c6f1ddSLingrui98  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
13309c6f1ddSLingrui98
13434a88126SJinYue  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
13509c6f1ddSLingrui98
136d2b20d1aSTang Haojin  def numOfStage = 3
137d2b20d1aSTang Haojin  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
138d2b20d1aSTang Haojin  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
139d2b20d1aSTang Haojin  // bubble events in IFU, only happen in stage 1
140d2b20d1aSTang Haojin  val icacheMissBubble = Wire(Bool())
141d2b20d1aSTang Haojin  val itlbMissBubble =Wire(Bool())
142d2b20d1aSTang Haojin
143d2b20d1aSTang Haojin  // only driven by clock, not valid-ready
144d2b20d1aSTang Haojin  topdown_stages(0) := fromFtq.req.bits.topdown_info
145d2b20d1aSTang Haojin  for (i <- 1 until numOfStage) {
146d2b20d1aSTang Haojin    topdown_stages(i) := topdown_stages(i - 1)
147d2b20d1aSTang Haojin  }
148d2b20d1aSTang Haojin  when (icacheMissBubble) {
149d2b20d1aSTang Haojin    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
150d2b20d1aSTang Haojin  }
151d2b20d1aSTang Haojin  when (itlbMissBubble) {
152d2b20d1aSTang Haojin    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
153d2b20d1aSTang Haojin  }
154d2b20d1aSTang Haojin  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
155d2b20d1aSTang Haojin  when (fromFtq.topdown_redirect.valid) {
156d2b20d1aSTang Haojin    // only redirect from backend, IFU redirect itself is handled elsewhere
157d2b20d1aSTang Haojin    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
158d2b20d1aSTang Haojin      /*
159d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
160d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
161d2b20d1aSTang Haojin      }
162d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
163d2b20d1aSTang Haojin      */
164d2b20d1aSTang Haojin      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
165d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
166d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
167d2b20d1aSTang Haojin        }
168d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
169d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
170d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
171d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
172d2b20d1aSTang Haojin        }
173d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
174d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
175d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
176d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
177d2b20d1aSTang Haojin        }
178d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
179d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
180d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
181d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
182d2b20d1aSTang Haojin        }
183d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
184d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
185d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
186d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
187d2b20d1aSTang Haojin        }
188d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
189d2b20d1aSTang Haojin      }
190d2b20d1aSTang Haojin    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
191d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
192d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
193d2b20d1aSTang Haojin      }
194d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
195d2b20d1aSTang Haojin    } .otherwise {
196d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
197d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
198d2b20d1aSTang Haojin      }
199d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
200d2b20d1aSTang Haojin    }
201d2b20d1aSTang Haojin  }
202d2b20d1aSTang Haojin
2031d8f4dcbSJay  class TlbExept(implicit p: Parameters) extends XSBundle{
2041d8f4dcbSJay    val pageFault = Bool()
2051d8f4dcbSJay    val accessFault = Bool()
2061d8f4dcbSJay    val mmio = Bool()
207b005f7c6SJay  }
20809c6f1ddSLingrui98
209dc270d3bSJenius  val preDecoders       = Seq.fill(4){ Module(new PreDecode) }
210dc270d3bSJenius
2112a3050c2SJay  val predChecker     = Module(new PredChecker)
2122a3050c2SJay  val frontendTrigger = Module(new FrontendTrigger)
2135995c9e7SJenius  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
2141d8f4dcbSJay
215c3b763d0SYinan Xu  io.iTLBInter.req_kill := false.B
216ee175d78SJay  io.iTLBInter.resp.ready := true.B
217ee175d78SJay
21858dbdfc2SJay  /**
21958dbdfc2SJay    ******************************************************************************
22058dbdfc2SJay    * IFU Stage 0
22158dbdfc2SJay    * - send cacheline fetch request to ICacheMainPipe
22258dbdfc2SJay    ******************************************************************************
22358dbdfc2SJay    */
22409c6f1ddSLingrui98
22509c6f1ddSLingrui98  val f0_valid                             = fromFtq.req.valid
22609c6f1ddSLingrui98  val f0_ftq_req                           = fromFtq.req.bits
2276ce52296SJinYue  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
22834a88126SJinYue  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
229935edac4STang Haojin  val f0_fire                              = fromFtq.req.fire
23009c6f1ddSLingrui98
23109c6f1ddSLingrui98  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
23209c6f1ddSLingrui98  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
23309c6f1ddSLingrui98
234cb4f77ceSLingrui98  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
235cb4f77ceSLingrui98                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
23609c6f1ddSLingrui98
2372a3050c2SJay  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
2382a3050c2SJay  val f3_wb_not_flush = WireInit(false.B)
2392a3050c2SJay
2402a3050c2SJay  backend_redirect := fromFtq.redirect.valid
2412a3050c2SJay  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
2422a3050c2SJay  f2_flush := backend_redirect || mmio_redirect || wb_redirect
24309c6f1ddSLingrui98  f1_flush := f2_flush || from_bpu_f1_flush
24409c6f1ddSLingrui98  f0_flush := f1_flush || from_bpu_f0_flush
24509c6f1ddSLingrui98
24609c6f1ddSLingrui98  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
24709c6f1ddSLingrui98
24850780602SJenius  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
24909c6f1ddSLingrui98
250d2b20d1aSTang Haojin
251d2b20d1aSTang Haojin  when (wb_redirect) {
252d2b20d1aSTang Haojin    when (f3_wb_not_flush) {
253d2b20d1aSTang Haojin      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
254d2b20d1aSTang Haojin    }
255d2b20d1aSTang Haojin    for (i <- 0 until numOfStage - 1) {
256d2b20d1aSTang Haojin      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
257d2b20d1aSTang Haojin    }
258d2b20d1aSTang Haojin  }
259d2b20d1aSTang Haojin
26058dbdfc2SJay  /** <PERF> f0 fetch bubble */
261f7c29b0aSJinYue
26200240ba6SJay  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
263c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
264c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
265c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
26600240ba6SJay  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
26700240ba6SJay  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
26800240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
26900240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
27058dbdfc2SJay
27158dbdfc2SJay
27258dbdfc2SJay  /**
27358dbdfc2SJay    ******************************************************************************
27458dbdfc2SJay    * IFU Stage 1
27558dbdfc2SJay    * - calculate pc/half_pc/cut_ptr for every instruction
27658dbdfc2SJay    ******************************************************************************
27758dbdfc2SJay    */
27809c6f1ddSLingrui98
27909c6f1ddSLingrui98  val f1_valid      = RegInit(false.B)
280005e809bSJiuyang Liu  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
281005e809bSJiuyang Liu  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
282005e809bSJiuyang Liu  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
283005e809bSJiuyang Liu  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
284625ecd17SJenius  val f1_fire       = f1_valid && f2_ready
28509c6f1ddSLingrui98
286625ecd17SJenius  f1_ready := f1_fire || !f1_valid
28709c6f1ddSLingrui98
2880d756c48SJinYue  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
289cb4f77ceSLingrui98  // from_bpu_f1_flush := false.B
29009c6f1ddSLingrui98
29109c6f1ddSLingrui98  when(f1_flush)                  {f1_valid  := false.B}
29209c6f1ddSLingrui98  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
29309c6f1ddSLingrui98  .elsewhen(f1_fire)              {f1_valid  := false.B}
29409c6f1ddSLingrui98
295*f2f493deSstride  val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit
296*f2f493deSstride  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point)
297*f2f493deSstride  val f1_pc_high_plus1      = f1_pc_high + 1.U
298*f2f493deSstride
299*f2f493deSstride  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit
300*f2f493deSstride  val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
301*f2f493deSstride    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
302*f2f493deSstride
303*f2f493deSstride  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
304*f2f493deSstride  val f1_half_snpc          = VecInit(f1_half_snpc_lower_result.map{i =>
305*f2f493deSstride    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
306*f2f493deSstride
307*f2f493deSstride  if (env.FPGAPlatform){
308*f2f493deSstride    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
309*f2f493deSstride    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
310*f2f493deSstride
311*f2f493deSstride    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
312*f2f493deSstride    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
313*f2f493deSstride  }
314*f2f493deSstride
3152a3050c2SJay  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
3162a3050c2SJay                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
31709c6f1ddSLingrui98
31858dbdfc2SJay  /**
31958dbdfc2SJay    ******************************************************************************
32058dbdfc2SJay    * IFU Stage 2
32158dbdfc2SJay    * - icache response data (latched for pipeline stop)
32258dbdfc2SJay    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
32358dbdfc2SJay    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
32458dbdfc2SJay    * - cut data from cachlines to packet instruction code
32558dbdfc2SJay    * - instruction predecode and RVC expand
32658dbdfc2SJay    ******************************************************************************
32758dbdfc2SJay    */
32858dbdfc2SJay
3291d8f4dcbSJay  val icacheRespAllValid = WireInit(false.B)
33009c6f1ddSLingrui98
33109c6f1ddSLingrui98  val f2_valid      = RegInit(false.B)
332005e809bSJiuyang Liu  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
333005e809bSJiuyang Liu  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
334005e809bSJiuyang Liu  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
335005e809bSJiuyang Liu  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
336625ecd17SJenius  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
3371d8f4dcbSJay
338625ecd17SJenius  f2_ready := f2_fire || !f2_valid
3391d8f4dcbSJay  //TODO: addr compare may be timing critical
34034a88126SJinYue  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
3411d8f4dcbSJay  val f2_icache_all_resp_reg        = RegInit(false.B)
3421d8f4dcbSJay
3431d8f4dcbSJay  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
3441d8f4dcbSJay
345d2b20d1aSTang Haojin  icacheMissBubble := io.icacheInter.topdownIcacheMiss
346d2b20d1aSTang Haojin  itlbMissBubble   := io.icacheInter.topdownItlbMiss
347d2b20d1aSTang Haojin
3481d8f4dcbSJay  io.icacheStop := !f3_ready
3491d8f4dcbSJay
3501d8f4dcbSJay  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
3511d8f4dcbSJay  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
3521d8f4dcbSJay  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
35309c6f1ddSLingrui98
35409c6f1ddSLingrui98  when(f2_flush)                  {f2_valid := false.B}
35509c6f1ddSLingrui98  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
35609c6f1ddSLingrui98  .elsewhen(f2_fire)              {f2_valid := false.B}
35709c6f1ddSLingrui98
3580bca1ccbSJinYue  // val f2_cache_response_data = ResultHoldBypass(valid = f2_icache_all_resp_wire, data = VecInit(fromICache.map(_.bits.readData)))
359dc270d3bSJenius  val f2_cache_response_reg_data  = VecInit(fromICache.map(_.bits.registerData))
360dc270d3bSJenius  val f2_cache_response_sram_data = VecInit(fromICache.map(_.bits.sramData))
361dc270d3bSJenius  val f2_cache_response_select    = VecInit(fromICache.map(_.bits.select))
3620bca1ccbSJinYue
36309c6f1ddSLingrui98
3641d8f4dcbSJay  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
3651d8f4dcbSJay  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
366c0b2b8e9Srvcoresjw  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault &&
367c0b2b8e9Srvcoresjw                                                           !fromICache(0).bits.tlbExcp.pageFault
3680be662e4SJay
369005e809bSJiuyang Liu  val f2_pc               = RegEnable(f1_pc,  f1_fire)
370005e809bSJiuyang Liu  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
371005e809bSJiuyang Liu  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
372a37fbf10SJay
373005e809bSJiuyang Liu  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
3742a3050c2SJay
3752a3050c2SJay  def isNextLine(pc: UInt, startAddr: UInt) = {
3762a3050c2SJay    startAddr(blockOffBits) ^ pc(blockOffBits)
377b6982e83SLemover  }
37809c6f1ddSLingrui98
3792a3050c2SJay  def isLastInLine(pc: UInt) = {
3802a3050c2SJay    pc(blockOffBits - 1, 0) === "b111110".U
38109c6f1ddSLingrui98  }
38209c6f1ddSLingrui98
3832a3050c2SJay  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
3842a3050c2SJay  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
3851d011975SJinYue  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
3862a3050c2SJay  val f2_instr_range = f2_jump_range & f2_ftr_range
3872a3050c2SJay  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
3882a3050c2SJay  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
38909c6f1ddSLingrui98
3901d8f4dcbSJay  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
3911d8f4dcbSJay  val f2_perf_info    = io.icachePerfInfo
39209c6f1ddSLingrui98
3932a3050c2SJay  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
394d558bd61SJenius    require(HasCExtension)
395d558bd61SJenius    // if(HasCExtension){
396d558bd61SJenius      val partCacheline = cacheline((blockBytes * 8 * 2 * 3) / 4 - 1, 0)
39709c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
398d558bd61SJenius      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 3 /4, UInt(16.W))) //47 16-bit data vector
39909c6f1ddSLingrui98      (0 until PredictWidth + 1).foreach( i =>
400d558bd61SJenius        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
40109c6f1ddSLingrui98      )
40209c6f1ddSLingrui98      result
403d558bd61SJenius    // } else {
404d558bd61SJenius    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
405d558bd61SJenius    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
406d558bd61SJenius    //   (0 until PredictWidth).foreach( i =>
407d558bd61SJenius    //     result(i) := dataVec(cutPtr(i))
408d558bd61SJenius    //   )
409d558bd61SJenius    //   result
410d558bd61SJenius    // }
41109c6f1ddSLingrui98  }
41209c6f1ddSLingrui98
413dc270d3bSJenius  val f2_data_2_cacheline =  Wire(Vec(4, UInt((2 * blockBits).W)))
414dc270d3bSJenius  f2_data_2_cacheline(0) := Cat(f2_cache_response_reg_data(1) , f2_cache_response_reg_data(0))
415dc270d3bSJenius  f2_data_2_cacheline(1) := Cat(f2_cache_response_reg_data(1) , f2_cache_response_sram_data(0))
416dc270d3bSJenius  f2_data_2_cacheline(2) := Cat(f2_cache_response_sram_data(1) , f2_cache_response_reg_data(0))
417dc270d3bSJenius  f2_data_2_cacheline(3) := Cat(f2_cache_response_sram_data(1) , f2_cache_response_sram_data(0))
418dc270d3bSJenius
419dc270d3bSJenius  val f2_cut_data   = VecInit(f2_data_2_cacheline.map(data => cut(  data, f2_cut_ptr )))
420dc270d3bSJenius
421dc270d3bSJenius  val f2_predecod_ptr = Wire(UInt(2.W))
422dc270d3bSJenius  f2_predecod_ptr := Cat(f2_cache_response_select(1),f2_cache_response_select(0))
42309c6f1ddSLingrui98
42458dbdfc2SJay  /** predecode (include RVC expander) */
425dc270d3bSJenius  // preDecoderRegIn.data := f2_reg_cut_data
426dc270d3bSJenius  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
427dc270d3bSJenius  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
428dc270d3bSJenius  // preDecoderRegIn.pc  := f2_pc
429dc270d3bSJenius
430dc270d3bSJenius  val preDecoderOut = Mux1H(UIntToOH(f2_predecod_ptr), preDecoders.map(_.io.out))
431dc270d3bSJenius  for(i <- 0 until 4){
432dc270d3bSJenius    val preDecoderIn  = preDecoders(i).io.in
433dc270d3bSJenius    preDecoderIn.data := f2_cut_data(i)
4342a3050c2SJay    preDecoderIn.frontendTrigger := io.frontendTrigger
4352a3050c2SJay    preDecoderIn.csrTriggerEnable := io.csrTriggerEnable
4362a3050c2SJay    preDecoderIn.pc  := f2_pc
437dc270d3bSJenius  }
43809c6f1ddSLingrui98
43948a62719SJenius  //val f2_expd_instr     = preDecoderOut.expInstr
44048a62719SJenius  val f2_instr          = preDecoderOut.instr
4412a3050c2SJay  val f2_pd             = preDecoderOut.pd
4422a3050c2SJay  val f2_jump_offset    = preDecoderOut.jumpOffset
4432a3050c2SJay  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
4442a3050c2SJay  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
44509c6f1ddSLingrui98
44600240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
44700240ba6SJay
44809c6f1ddSLingrui98
44958dbdfc2SJay  /**
45058dbdfc2SJay    ******************************************************************************
45158dbdfc2SJay    * IFU Stage 3
45258dbdfc2SJay    * - handle MMIO instruciton
45358dbdfc2SJay    *  -send request to Uncache fetch Unit
45458dbdfc2SJay    *  -every packet include 1 MMIO instruction
45558dbdfc2SJay    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
45658dbdfc2SJay    *  -flush to snpc (send ifu_redirect to Ftq)
45758dbdfc2SJay    * - Ibuffer enqueue
45858dbdfc2SJay    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
45958dbdfc2SJay    * - handle last half RVI instruction
46058dbdfc2SJay    ******************************************************************************
46158dbdfc2SJay    */
46258dbdfc2SJay
46309c6f1ddSLingrui98  val f3_valid          = RegInit(false.B)
464005e809bSJiuyang Liu  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
465005e809bSJiuyang Liu  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
466005e809bSJiuyang Liu  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
467935edac4STang Haojin  val f3_fire           = io.toIbuffer.fire
4681d8f4dcbSJay
469625ecd17SJenius  f3_ready := f3_fire || !f3_valid
47009c6f1ddSLingrui98
471935edac4STang Haojin  val f3_cut_data       = RegEnable(f2_cut_data(f2_predecod_ptr), f2_fire)
4721d8f4dcbSJay
473005e809bSJiuyang Liu  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
474005e809bSJiuyang Liu  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
475005e809bSJiuyang Liu  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
47609c6f1ddSLingrui98
477935edac4STang Haojin  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
478935edac4STang Haojin  val f3_instr          = RegEnable(f2_instr, f2_fire)
47948a62719SJenius  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
48048a62719SJenius    val expander       = Module(new RVCExpander)
48148a62719SJenius    expander.io.in := f3_instr(i)
48248a62719SJenius    expander.io.out.bits
48348a62719SJenius  })
48448a62719SJenius
485935edac4STang Haojin  val f3_pd_wire        = RegEnable(f2_pd,          f2_fire)
486330aad7fSGuokai Chen  val f3_pd             = WireInit(f3_pd_wire)
487935edac4STang Haojin  val f3_jump_offset    = RegEnable(f2_jump_offset, f2_fire)
488935edac4STang Haojin  val f3_af_vec         = RegEnable(f2_af_vec,      f2_fire)
489935edac4STang Haojin  val f3_pf_vec         = RegEnable(f2_pf_vec ,     f2_fire)
490935edac4STang Haojin  val f3_pc             = RegEnable(f2_pc,          f2_fire)
491935edac4STang Haojin  val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
492935edac4STang Haojin  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
493935edac4STang Haojin  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
494935edac4STang Haojin  val f3_crossPageFault = RegEnable(f2_crossPageFault,      f2_fire)
495935edac4STang Haojin  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,      f2_fire)
49609c6f1ddSLingrui98  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)})
49709c6f1ddSLingrui98  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_))
498005e809bSJiuyang Liu  val f3_pAddrs   = RegEnable(f2_paddrs,  f2_fire)
499005e809bSJiuyang Liu  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,       f2_fire)
500ee175d78SJay
501cb6e5d3cSssszwic  // Expand 1 bit to prevent overflow when assert
502cb6e5d3cSssszwic  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
503cb6e5d3cSssszwic  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
504330aad7fSGuokai Chen  // brType, isCall and isRet generation is delayed to f3 stage
505330aad7fSGuokai Chen  val f3Predecoder = Module(new F3Predecoder)
506330aad7fSGuokai Chen
507330aad7fSGuokai Chen  f3Predecoder.io.in.instr := f3_instr
508330aad7fSGuokai Chen
509330aad7fSGuokai Chen  f3_pd.zipWithIndex.map{ case (pd,i) =>
510330aad7fSGuokai Chen    pd.brType := f3Predecoder.io.out.pd(i).brType
511330aad7fSGuokai Chen    pd.isCall := f3Predecoder.io.out.pd(i).isCall
512330aad7fSGuokai Chen    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
513330aad7fSGuokai Chen  }
514330aad7fSGuokai Chen
515330aad7fSGuokai Chen  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
516330aad7fSGuokai Chen  XSError(f3_valid && f3PdDiff, "f3 pd diff")
517330aad7fSGuokai Chen
5181d011975SJinYue  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
519cb6e5d3cSssszwic    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
5201d011975SJinYue  }
521a1351e5dSJay
5222a3050c2SJay  /*** MMIO State Machine***/
523ee175d78SJay  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
524ee175d78SJay  val mmio_is_RVC     = RegInit(false.B)
525ee175d78SJay  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
526ee175d78SJay  val mmio_resend_af  = RegInit(false.B)
527c3b2d83aSJay  val mmio_resend_pf  = RegInit(false.B)
528c3b2d83aSJay
5291d1e6d4dSJenius  //last instuction finish
5301d1e6d4dSJenius  val is_first_instr = RegInit(true.B)
5311d1e6d4dSJenius  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx + 1.U)
532a37fbf10SJay
5331d1e6d4dSJenius  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
534ee175d78SJay  val mmio_state = RegInit(m_idle)
535a37fbf10SJay
5369bae7d6eSJay  val f3_req_is_mmio     = f3_mmio && f3_valid
5372a3050c2SJay  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
538ee175d78SJay  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
539a37fbf10SJay
540ee175d78SJay  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
541a37fbf10SJay  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
542a37fbf10SJay  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
543a37fbf10SJay
5444a74a727SJenius  val fromFtqRedirectReg    = RegNext(fromFtq.redirect,init = 0.U.asTypeOf(fromFtq.redirect))
5454a74a727SJenius  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
54656788a33SJinYue  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
54756788a33SJinYue  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
5489bae7d6eSJay
54956788a33SJinYue  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
5509bae7d6eSJay
5511d1e6d4dSJenius  when(is_first_instr && mmio_commit){
5521d1e6d4dSJenius    is_first_instr := false.B
5531d1e6d4dSJenius  }
5541d1e6d4dSJenius
5554a74a727SJenius  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
5564a74a727SJenius  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
557a37fbf10SJay  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
558935edac4STang Haojin  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
559a37fbf10SJay  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
560a37fbf10SJay
561a37fbf10SJay  val f3_mmio_use_seq_pc = RegInit(false.B)
562a37fbf10SJay
56356788a33SJinYue  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
56456788a33SJinYue  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
565a37fbf10SJay
566a37fbf10SJay  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
567a37fbf10SJay  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
568a37fbf10SJay
569a37fbf10SJay  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
570a37fbf10SJay
5711d1e6d4dSJenius  // mmio state machine
572a37fbf10SJay  switch(mmio_state){
573ee175d78SJay    is(m_idle){
5749bae7d6eSJay      when(f3_req_is_mmio){
5751d1e6d4dSJenius        mmio_state :=  m_waitLastCmt
5761d1e6d4dSJenius      }
5771d1e6d4dSJenius    }
5781d1e6d4dSJenius
5791d1e6d4dSJenius    is(m_waitLastCmt){
5801d1e6d4dSJenius      when(is_first_instr){
581ee175d78SJay        mmio_state := m_sendReq
5821d1e6d4dSJenius      }.otherwise{
5831d1e6d4dSJenius        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
584a37fbf10SJay      }
585a37fbf10SJay    }
586a37fbf10SJay
587ee175d78SJay    is(m_sendReq){
588935edac4STang Haojin      mmio_state :=  Mux(toUncache.fire, m_waitResp, m_sendReq )
589a37fbf10SJay    }
590a37fbf10SJay
591ee175d78SJay    is(m_waitResp){
592935edac4STang Haojin      when(fromUncache.fire){
593a37fbf10SJay          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
594ee175d78SJay          val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U
595ee175d78SJay          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
596ee175d78SJay
597ee175d78SJay          mmio_is_RVC := isRVC
598ee175d78SJay          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
599ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
600a37fbf10SJay      }
601a37fbf10SJay    }
602a37fbf10SJay
603ee175d78SJay    is(m_sendTLB){
604c3b2d83aSJay      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
605ee175d78SJay        mmio_state :=  m_tlbResp
606a37fbf10SJay      }
607c3b2d83aSJay    }
608a37fbf10SJay
609ee175d78SJay    is(m_tlbResp){
61003efd994Shappy-lx      val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr ||
61103efd994Shappy-lx                     io.iTLBInter.resp.bits.excp(0).af.instr
612c3b2d83aSJay      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
61303efd994Shappy-lx      mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0)
614920ca00eSJay      mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr
615920ca00eSJay      mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr
616ee175d78SJay    }
617ee175d78SJay
618ee175d78SJay    is(m_sendPMP){
619c3b2d83aSJay      val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
620ee175d78SJay      mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
621ee175d78SJay      mmio_resend_af := pmpExcpAF
622ee175d78SJay    }
623ee175d78SJay
624ee175d78SJay    is(m_resendReq){
625935edac4STang Haojin      mmio_state :=  Mux(toUncache.fire, m_waitResendResp, m_resendReq )
626ee175d78SJay    }
627ee175d78SJay
628ee175d78SJay    is(m_waitResendResp){
629935edac4STang Haojin      when(fromUncache.fire){
630ee175d78SJay          mmio_state :=  m_waitCommit
631ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
632a37fbf10SJay      }
633a37fbf10SJay    }
634a37fbf10SJay
635ee175d78SJay    is(m_waitCommit){
6362a3050c2SJay      when(mmio_commit){
637ee175d78SJay          mmio_state  :=  m_commited
638a37fbf10SJay      }
639a37fbf10SJay    }
6402a3050c2SJay
641ee175d78SJay    //normal mmio instruction
642ee175d78SJay    is(m_commited){
643ee175d78SJay      mmio_state := m_idle
644ee175d78SJay      mmio_is_RVC := false.B
645ee175d78SJay      mmio_resend_addr := 0.U
6462a3050c2SJay    }
647a37fbf10SJay  }
648a37fbf10SJay
649ee175d78SJay  //exception or flush by older branch prediction
650167bcd01SJay  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
651ee175d78SJay    mmio_state := m_idle
652ee175d78SJay    mmio_is_RVC := false.B
653ee175d78SJay    mmio_resend_addr := 0.U
654ee175d78SJay    mmio_resend_af := false.B
655ee175d78SJay    f3_mmio_data.map(_ := 0.U)
6569bae7d6eSJay  }
6579bae7d6eSJay
658ee175d78SJay  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
659ee175d78SJay  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0))
660a37fbf10SJay  fromUncache.ready   := true.B
661a37fbf10SJay
662ee175d78SJay  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
663ee175d78SJay  io.iTLBInter.req.bits.size     := 3.U
664ee175d78SJay  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
665ee175d78SJay  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
666ee175d78SJay
667f1fe8698SLemover  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
668ee175d78SJay  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
6698744445eSMaxpicca-Li  io.iTLBInter.req.bits.memidx              := DontCare
670f1fe8698SLemover  io.iTLBInter.req.bits.debug.robIdx        := DontCare
671b52348aeSWilliam Wang  io.iTLBInter.req.bits.no_translate        := false.B
672ee175d78SJay  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
673ee175d78SJay
674ee175d78SJay  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
675ee175d78SJay  io.pmp.req.bits.addr  := mmio_resend_addr
676ee175d78SJay  io.pmp.req.bits.size  := 3.U
677ee175d78SJay  io.pmp.req.bits.cmd   := TlbCmd.exec
678f7c29b0aSJinYue
6792a3050c2SJay  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
68009c6f1ddSLingrui98
68109c6f1ddSLingrui98  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
6820be662e4SJay  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
6832a3050c2SJay  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
68409c6f1ddSLingrui98
6852a3050c2SJay  /*** prediction result check   ***/
6862a3050c2SJay  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
6872a3050c2SJay  checkerIn.jumpOffset  := f3_jump_offset
6886ce52296SJinYue  checkerIn.target      := f3_ftq_req.nextStartAddr
6892a3050c2SJay  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
6902a3050c2SJay  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
6912a3050c2SJay  checkerIn.pds         := f3_pd
6922a3050c2SJay  checkerIn.pc          := f3_pc
6932a3050c2SJay
69458dbdfc2SJay  /*** handle half RVI in the last 2 Bytes  ***/
6952a3050c2SJay
6962a3050c2SJay  def hasLastHalf(idx: UInt) = {
6975995c9e7SJenius    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
6985995c9e7SJenius    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
6992a3050c2SJay  }
7002a3050c2SJay
701b665b650STang Haojin  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
7022a3050c2SJay
7032a3050c2SJay  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
7042a3050c2SJay  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
7052a3050c2SJay  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
7062a3050c2SJay
707935edac4STang Haojin  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
7083f785aa3SJenius  val f3_lastHalf_disable = RegInit(false.B)
7092a3050c2SJay
710804985a5SJenius  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
711804985a5SJenius    f3_lastHalf_disable := false.B
712804985a5SJenius  }
713804985a5SJenius
7142a3050c2SJay  when (f3_flush) {
7152a3050c2SJay    f3_lastHalf.valid := false.B
7162a3050c2SJay  }.elsewhen (f3_fire) {
7173f785aa3SJenius    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
7186ce52296SJinYue    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
7192a3050c2SJay  }
7202a3050c2SJay
7212a3050c2SJay  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
7222a3050c2SJay
7232a3050c2SJay  /*** frontend Trigger  ***/
7242a3050c2SJay  frontendTrigger.io.pds  := f3_pd
7252a3050c2SJay  frontendTrigger.io.pc   := f3_pc
7262a3050c2SJay  frontendTrigger.io.data   := f3_cut_data
7272a3050c2SJay
7282a3050c2SJay  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
7292a3050c2SJay  frontendTrigger.io.csrTriggerEnable := io.csrTriggerEnable
7302a3050c2SJay
7312a3050c2SJay  val f3_triggered = frontendTrigger.io.triggered
7322a3050c2SJay
7332a3050c2SJay  /*** send to Ibuffer  ***/
7342a3050c2SJay
7352a3050c2SJay  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
7362a3050c2SJay  io.toIbuffer.bits.instrs      := f3_expd_instr
7372a3050c2SJay  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
7385995c9e7SJenius  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
7392a3050c2SJay  io.toIbuffer.bits.pd          := f3_pd
74009c6f1ddSLingrui98  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
7412a3050c2SJay  io.toIbuffer.bits.pc          := f3_pc
7425995c9e7SJenius  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
7432a3050c2SJay  io.toIbuffer.bits.foldpc      := f3_foldpc
7443908fff2SJay  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
7452a3050c2SJay  io.toIbuffer.bits.acf         := f3_af_vec
7462a3050c2SJay  io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault
7472a3050c2SJay  io.toIbuffer.bits.triggered   := f3_triggered
7482a3050c2SJay
7492a3050c2SJay  when(f3_lastHalf.valid){
7505995c9e7SJenius    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
7512a3050c2SJay    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
7522a3050c2SJay  }
7532a3050c2SJay
7542a3050c2SJay
75509c6f1ddSLingrui98
75609c6f1ddSLingrui98  //Write back to Ftq
757a37fbf10SJay  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
758a37fbf10SJay  val finishFetchMaskReg = RegNext(f3_cache_fetch)
759a37fbf10SJay
7602a3050c2SJay  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
7610be662e4SJay  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
762a37fbf10SJay  f3_mmio_missOffset.valid := f3_req_is_mmio
7630be662e4SJay  f3_mmio_missOffset.bits  := 0.U
7640be662e4SJay
765935edac4STang Haojin  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
7662a3050c2SJay  mmioFlushWb.bits.pc         := f3_pc
7672a3050c2SJay  mmioFlushWb.bits.pd         := f3_pd
7682a3050c2SJay  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
7692a3050c2SJay  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
7702a3050c2SJay  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
7712a3050c2SJay  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
7722a3050c2SJay  mmioFlushWb.bits.cfiOffset  := DontCare
773ee175d78SJay  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
7742a3050c2SJay  mmioFlushWb.bits.jalTarget  := DontCare
7752a3050c2SJay  mmioFlushWb.bits.instrRange := f3_mmio_range
77609c6f1ddSLingrui98
7772dfa9e76SJenius  /** external predecode for MMIO instruction */
7782dfa9e76SJenius  when(f3_req_is_mmio){
7792dfa9e76SJenius    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
7802dfa9e76SJenius    val currentIsRVC   = isRVC(inst)
7812dfa9e76SJenius
7822dfa9e76SJenius    val brType::isCall::isRet::Nil = brInfo(inst)
7832dfa9e76SJenius    val jalOffset = jal_offset(inst, currentIsRVC)
7842dfa9e76SJenius    val brOffset  = br_offset(inst, currentIsRVC)
7852dfa9e76SJenius
786084afb77STang Haojin    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, useAddiForMv = true).decode.bits
7872dfa9e76SJenius
7882dfa9e76SJenius
7892dfa9e76SJenius    io.toIbuffer.bits.pd(0).valid   := true.B
7902dfa9e76SJenius    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
7912dfa9e76SJenius    io.toIbuffer.bits.pd(0).brType  := brType
7922dfa9e76SJenius    io.toIbuffer.bits.pd(0).isCall  := isCall
7932dfa9e76SJenius    io.toIbuffer.bits.pd(0).isRet   := isRet
7942dfa9e76SJenius
7952dfa9e76SJenius    io.toIbuffer.bits.acf(0) := mmio_resend_af
7962dfa9e76SJenius    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
7972dfa9e76SJenius    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
7982dfa9e76SJenius
7992dfa9e76SJenius    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
8002dfa9e76SJenius
8012dfa9e76SJenius    mmioFlushWb.bits.pd(0).valid   := true.B
8022dfa9e76SJenius    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
8032dfa9e76SJenius    mmioFlushWb.bits.pd(0).brType  := brType
8042dfa9e76SJenius    mmioFlushWb.bits.pd(0).isCall  := isCall
8052dfa9e76SJenius    mmioFlushWb.bits.pd(0).isRet   := isRet
8062dfa9e76SJenius  }
8072dfa9e76SJenius
808935edac4STang Haojin  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
80909c6f1ddSLingrui98
81000240ba6SJay  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
81100240ba6SJay
81200240ba6SJay
81358dbdfc2SJay  /**
81458dbdfc2SJay    ******************************************************************************
81558dbdfc2SJay    * IFU Write Back Stage
81658dbdfc2SJay    * - write back predecode information to Ftq to update
81758dbdfc2SJay    * - redirect if found fault prediction
81858dbdfc2SJay    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
81958dbdfc2SJay    ******************************************************************************
8202a3050c2SJay    */
82158dbdfc2SJay
8222a3050c2SJay  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
8232a3050c2SJay  val wb_ftq_req        = RegNext(f3_ftq_req)
824cd365d4cSrvcoresjw
8255995c9e7SJenius  val wb_check_result_stage1   = RegNext(checkerOutStage1)
8265995c9e7SJenius  val wb_check_result_stage2   = checkerOutStage2
8272a3050c2SJay  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
8282a3050c2SJay  val wb_pc             = RegNext(f3_pc)
8292a3050c2SJay  val wb_pd             = RegNext(f3_pd)
8302a3050c2SJay  val wb_instr_valid    = RegNext(f3_instr_valid)
8312a3050c2SJay
8322a3050c2SJay  /* false hit lastHalf */
8332a3050c2SJay  val wb_lastIdx        = RegNext(f3_last_validIdx)
8342a3050c2SJay  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
8352a3050c2SJay  val wb_false_target   = RegNext(f3_false_snpc)
8362a3050c2SJay
8372a3050c2SJay  val wb_half_flush = wb_false_lastHalf
8382a3050c2SJay  val wb_half_target = wb_false_target
8392a3050c2SJay
840a1351e5dSJay  /* false oversize */
841a1351e5dSJay  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
842a1351e5dSJay  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
8435995c9e7SJenius  val lastTaken = wb_check_result_stage1.fixedTaken.last
844a1351e5dSJay
8452a3050c2SJay  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
8462a3050c2SJay
8473f785aa3SJenius  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
8483f785aa3SJenius    * we set a flag to notify f3 that the last half flag need not to be set.
8493f785aa3SJenius    */
850804985a5SJenius  //f3_fire is after wb_valid
851076dea5fSJenius  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
852251a37e4SJenius        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
8533f785aa3SJenius      ){
8543f785aa3SJenius    f3_lastHalf_disable := true.B
855ab6202e2SJenius  }
856ab6202e2SJenius
857804985a5SJenius  //wb_valid and f3_fire are in same cycle
858076dea5fSJenius  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
859076dea5fSJenius        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
860804985a5SJenius      ){
861804985a5SJenius    f3_lastHalf.valid := false.B
862804985a5SJenius  }
863804985a5SJenius
8642a3050c2SJay  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
865b665b650STang Haojin  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
866b665b650STang Haojin  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
8672a3050c2SJay  checkFlushWb.valid                  := wb_valid
8682a3050c2SJay  checkFlushWb.bits.pc                := wb_pc
8692a3050c2SJay  checkFlushWb.bits.pd                := wb_pd
8702a3050c2SJay  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
8712a3050c2SJay  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
8722a3050c2SJay  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
8735995c9e7SJenius  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
8745995c9e7SJenius  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
8755995c9e7SJenius  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
8765995c9e7SJenius  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
877b665b650STang Haojin  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
878d10ddd67SGuokai Chen  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
8792a3050c2SJay  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
8802a3050c2SJay
881bccc5520SJenius  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
8822a3050c2SJay
8832a3050c2SJay  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
88409c6f1ddSLingrui98
8855b3c20f7SJinYue  /*write back flush type*/
8865995c9e7SJenius  val checkFaultType = wb_check_result_stage2.faultType
8875b3c20f7SJinYue  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
8885b3c20f7SJinYue  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
8895b3c20f7SJinYue  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
8905b3c20f7SJinYue  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
8915b3c20f7SJinYue  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
8925b3c20f7SJinYue
8935b3c20f7SJinYue
8945b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
8955b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
8965b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
8975b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
8985b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
8995b3c20f7SJinYue
9005b3c20f7SJinYue  when(checkRetFault){
9015b3c20f7SJinYue    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
9025b3c20f7SJinYue        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
9035b3c20f7SJinYue  }
9045b3c20f7SJinYue
90551532d8bSGuokai Chen
9061d8f4dcbSJay  /** performance counter */
907005e809bSJiuyang Liu  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
908935edac4STang Haojin  val f3_req_0    = io.toIbuffer.fire
909935edac4STang Haojin  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
910935edac4STang Haojin  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
911935edac4STang Haojin  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
9121d8f4dcbSJay  val f3_hit      = f3_perf_info.hit
913cd365d4cSrvcoresjw  val perfEvents = Seq(
9142a3050c2SJay    ("frontendFlush                ", wb_redirect                                ),
915935edac4STang Haojin    ("ifu_req                      ", io.toIbuffer.fire                        ),
916935edac4STang Haojin    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
917cd365d4cSrvcoresjw    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
918cd365d4cSrvcoresjw    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
919cd365d4cSrvcoresjw    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
920cd365d4cSrvcoresjw    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
921935edac4STang Haojin    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
922935edac4STang Haojin    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
923935edac4STang Haojin    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
924935edac4STang Haojin    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
925935edac4STang Haojin    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
926935edac4STang Haojin    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
927cd365d4cSrvcoresjw  )
9281ca0e4f3SYinan Xu  generatePerfEvent()
92909c6f1ddSLingrui98
930935edac4STang Haojin  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
931935edac4STang Haojin  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
932f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
933f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
934f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
935f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
9362a3050c2SJay  XSPerfAccumulate("frontendFlush",  wb_redirect )
937935edac4STang Haojin  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
938935edac4STang Haojin  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
939935edac4STang Haojin  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
940935edac4STang Haojin  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
941935edac4STang Haojin  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
942935edac4STang Haojin  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
943935edac4STang Haojin  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
944935edac4STang Haojin  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
945935edac4STang Haojin  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
946eb163ef0SHaojin Tang  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
94751532d8bSGuokai Chen
948da3bf434SMaxpicca-Li  val isWriteFetchToIBufferTable = WireInit(Constantin.createRecord("isWriteFetchToIBufferTable" + p(XSCoreParamsKey).HartId.toString))
949da3bf434SMaxpicca-Li  val isWriteIfuWbToFtqTable = WireInit(Constantin.createRecord("isWriteIfuWbToFtqTable" + p(XSCoreParamsKey).HartId.toString))
95051532d8bSGuokai Chen  val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB)
95151532d8bSGuokai Chen  val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB)
95251532d8bSGuokai Chen
95351532d8bSGuokai Chen  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
95451532d8bSGuokai Chen  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
95551532d8bSGuokai Chen  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
956935edac4STang Haojin  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
95751532d8bSGuokai Chen  fetchIBufferDumpData.is_cache_hit := f3_hit
95851532d8bSGuokai Chen
95951532d8bSGuokai Chen  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
96051532d8bSGuokai Chen  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
96151532d8bSGuokai Chen  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
96251532d8bSGuokai Chen  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
96351532d8bSGuokai Chen  ifuWbToFtqDumpData.checkJalFault := checkJalFault
96451532d8bSGuokai Chen  ifuWbToFtqDumpData.checkRetFault := checkRetFault
96551532d8bSGuokai Chen  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
96651532d8bSGuokai Chen  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
96751532d8bSGuokai Chen  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
96851532d8bSGuokai Chen
96951532d8bSGuokai Chen  fetchToIBufferTable.log(
97051532d8bSGuokai Chen    data = fetchIBufferDumpData,
971da3bf434SMaxpicca-Li    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
97251532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
97351532d8bSGuokai Chen    clock = clock,
97451532d8bSGuokai Chen    reset = reset
97551532d8bSGuokai Chen  )
97651532d8bSGuokai Chen  ifuWbToFtqTable.log(
97751532d8bSGuokai Chen    data = ifuWbToFtqDumpData,
978da3bf434SMaxpicca-Li    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
97951532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
98051532d8bSGuokai Chen    clock = clock,
98151532d8bSGuokai Chen    reset = reset
98251532d8bSGuokai Chen  )
98351532d8bSGuokai Chen
98409c6f1ddSLingrui98}
985