xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision d7ac23a3e8e3814ace20194c6171d5f311bb742d)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
222a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder
2309c6f1ddSLingrui98import xiangshan._
2409c6f1ddSLingrui98import xiangshan.cache.mmu._
251d8f4dcbSJayimport xiangshan.frontend.icache._
2609c6f1ddSLingrui98import utils._
273c02ee8fSwakafaimport utility._
28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
293c02ee8fSwakafaimport utility.ChiselDB
3009c6f1ddSLingrui98
3109c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
3209c6f1ddSLingrui98  def mmioBusWidth = 64
3309c6f1ddSLingrui98  def mmioBusBytes = mmioBusWidth / 8
340be662e4SJay  def maxInstrLen = 32
3509c6f1ddSLingrui98}
3609c6f1ddSLingrui98
3709c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{
381d8f4dcbSJay  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
391d8f4dcbSJay  def fetchQueueSize = 2
401d8f4dcbSJay
412a3050c2SJay  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
422a3050c2SJay    val byteOffset = pc - start
432a3050c2SJay    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
441d8f4dcbSJay  }
4509c6f1ddSLingrui98}
4609c6f1ddSLingrui98
4709c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
4809c6f1ddSLingrui98  val pdWb = Valid(new PredecodeWritebackBundle)
4909c6f1ddSLingrui98}
5009c6f1ddSLingrui98
51*d7ac23a3SEaston Manclass IfuToBackendIO(implicit p:Parameters) extends XSBundle {
52*d7ac23a3SEaston Man  // write to backend gpaddr mem
53*d7ac23a3SEaston Man  val gpaddrMem_wen = Output(Bool())
54*d7ac23a3SEaston Man  val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr
55*d7ac23a3SEaston Man  // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo
56*d7ac23a3SEaston Man  // TODO: avoid cross page entry in Ftq
57*d7ac23a3SEaston Man  val gpaddrMem_wdata = Output(Vec(2, UInt(GPAddrBits.W)))
58*d7ac23a3SEaston Man}
59*d7ac23a3SEaston Man
6009c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle {
6109c6f1ddSLingrui98  val fromFtq = Flipped(new FtqToIfuIO)
6209c6f1ddSLingrui98  val toFtq   = new IfuToFtqIO
6309c6f1ddSLingrui98}
6409c6f1ddSLingrui98
650be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle {
660be662e4SJay  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
670be662e4SJay  val toUncache   = DecoupledIO( new InsUncacheReq )
680be662e4SJay}
691d1e6d4dSJenius
7009c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle {
7109c6f1ddSLingrui98  val ftqInter         = new FtqInterface
7250780602SJenius  val icacheInter      = Flipped(new IFUICacheIO)
731d8f4dcbSJay  val icacheStop       = Output(Bool())
741d8f4dcbSJay  val icachePerfInfo   = Input(new ICachePerfInfo)
7509c6f1ddSLingrui98  val toIbuffer        = Decoupled(new FetchToIBuffer)
76*d7ac23a3SEaston Man  val toBackend        = new IfuToBackendIO
770be662e4SJay  val uncacheInter     = new UncacheInterface
7872951335SLi Qianruo  val frontendTrigger  = Flipped(new FrontendTdataDistributeIO)
79a37fbf10SJay  val rob_commits      = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
80f1fe8698SLemover  val iTLBInter        = new TlbRequestIO
8156788a33SJinYue  val pmp              = new ICachePMPBundle
821d1e6d4dSJenius  val mmioCommitRead   = new mmioCommitRead
8309c6f1ddSLingrui98}
8409c6f1ddSLingrui98
8509c6f1ddSLingrui98// record the situation in which fallThruAddr falls into
8609c6f1ddSLingrui98// the middle of an RVI inst
8709c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle {
8809c6f1ddSLingrui98  val valid = Bool()
8909c6f1ddSLingrui98  val middlePC = UInt(VAddrBits.W)
9009c6f1ddSLingrui98  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
9109c6f1ddSLingrui98}
9209c6f1ddSLingrui98
9309c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
9409c6f1ddSLingrui98  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
9572951335SLi Qianruo  val frontendTrigger     = new FrontendTdataDistributeIO
962a3050c2SJay  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
9709c6f1ddSLingrui98}
9809c6f1ddSLingrui98
992a3050c2SJay
1002a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle {
1012a3050c2SJay  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
1022a3050c2SJay  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
1032a3050c2SJay  val target        = UInt(VAddrBits.W)
1042a3050c2SJay  val instrRange    = Vec(PredictWidth, Bool())
1052a3050c2SJay  val instrValid    = Vec(PredictWidth, Bool())
1062a3050c2SJay  val pds           = Vec(PredictWidth, new PreDecodeInfo)
1072a3050c2SJay  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
1082a3050c2SJay}
1092a3050c2SJay
11051532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle {
11151532d8bSGuokai Chen  val start_addr = UInt(39.W)
11251532d8bSGuokai Chen  val instr_count = UInt(32.W)
11351532d8bSGuokai Chen  val exception = Bool()
11451532d8bSGuokai Chen  val is_cache_hit = Bool()
11551532d8bSGuokai Chen}
11651532d8bSGuokai Chen
11751532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle {
11851532d8bSGuokai Chen  val start_addr = UInt(39.W)
11951532d8bSGuokai Chen  val is_miss_pred = Bool()
12051532d8bSGuokai Chen  val miss_pred_offset = UInt(32.W)
12151532d8bSGuokai Chen  val checkJalFault = Bool()
12251532d8bSGuokai Chen  val checkRetFault = Bool()
12351532d8bSGuokai Chen  val checkTargetFault = Bool()
12451532d8bSGuokai Chen  val checkNotCFIFault = Bool()
12551532d8bSGuokai Chen  val checkInvalidTaken = Bool()
12651532d8bSGuokai Chen}
12751532d8bSGuokai Chen
1282a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule
1292a3050c2SJay  with HasICacheParameters
1302a3050c2SJay  with HasIFUConst
1312a3050c2SJay  with HasPdConst
132167bcd01SJay  with HasCircularQueuePtrHelper
1332a3050c2SJay  with HasPerfEvents
13421ae6bc4Speixiaokun  with HasTlbConst
13509c6f1ddSLingrui98{
13609c6f1ddSLingrui98  val io = IO(new NewIFUIO)
13709c6f1ddSLingrui98  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
138c5c5edaeSJenius  val fromICache = io.icacheInter.resp
1390be662e4SJay  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
14009c6f1ddSLingrui98
14109c6f1ddSLingrui98  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
14209c6f1ddSLingrui98
14334a88126SJinYue  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
14409c6f1ddSLingrui98
145d2b20d1aSTang Haojin  def numOfStage = 3
146d2b20d1aSTang Haojin  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
147d2b20d1aSTang Haojin  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
148d2b20d1aSTang Haojin  // bubble events in IFU, only happen in stage 1
149d2b20d1aSTang Haojin  val icacheMissBubble = Wire(Bool())
150d2b20d1aSTang Haojin  val itlbMissBubble =Wire(Bool())
151d2b20d1aSTang Haojin
152d2b20d1aSTang Haojin  // only driven by clock, not valid-ready
153d2b20d1aSTang Haojin  topdown_stages(0) := fromFtq.req.bits.topdown_info
154d2b20d1aSTang Haojin  for (i <- 1 until numOfStage) {
155d2b20d1aSTang Haojin    topdown_stages(i) := topdown_stages(i - 1)
156d2b20d1aSTang Haojin  }
157d2b20d1aSTang Haojin  when (icacheMissBubble) {
158d2b20d1aSTang Haojin    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
159d2b20d1aSTang Haojin  }
160d2b20d1aSTang Haojin  when (itlbMissBubble) {
161d2b20d1aSTang Haojin    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
162d2b20d1aSTang Haojin  }
163d2b20d1aSTang Haojin  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
164d2b20d1aSTang Haojin  when (fromFtq.topdown_redirect.valid) {
165d2b20d1aSTang Haojin    // only redirect from backend, IFU redirect itself is handled elsewhere
166d2b20d1aSTang Haojin    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
167d2b20d1aSTang Haojin      /*
168d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
169d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
170d2b20d1aSTang Haojin      }
171d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
172d2b20d1aSTang Haojin      */
173d2b20d1aSTang Haojin      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
174d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
175d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
176d2b20d1aSTang Haojin        }
177d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
178d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
179d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
180d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
181d2b20d1aSTang Haojin        }
182d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
183d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
184d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
185d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
186d2b20d1aSTang Haojin        }
187d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
188d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
189d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
190d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
191d2b20d1aSTang Haojin        }
192d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
193d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
194d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
195d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
196d2b20d1aSTang Haojin        }
197d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
198d2b20d1aSTang Haojin      }
199d2b20d1aSTang Haojin    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
200d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
201d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
202d2b20d1aSTang Haojin      }
203d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
204d2b20d1aSTang Haojin    } .otherwise {
205d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
206d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
207d2b20d1aSTang Haojin      }
208d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
209d2b20d1aSTang Haojin    }
210d2b20d1aSTang Haojin  }
211d2b20d1aSTang Haojin
2121d8f4dcbSJay  class TlbExept(implicit p: Parameters) extends XSBundle{
2131d8f4dcbSJay    val pageFault = Bool()
2141d8f4dcbSJay    val accessFault = Bool()
2151d8f4dcbSJay    val mmio = Bool()
216b005f7c6SJay  }
21709c6f1ddSLingrui98
218a61a35e0Sssszwic  val preDecoder       = Module(new PreDecode)
219dc270d3bSJenius
2202a3050c2SJay  val predChecker     = Module(new PredChecker)
2212a3050c2SJay  val frontendTrigger = Module(new FrontendTrigger)
2225995c9e7SJenius  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
2231d8f4dcbSJay
224c3b763d0SYinan Xu  io.iTLBInter.req_kill := false.B
225ee175d78SJay  io.iTLBInter.resp.ready := true.B
226ee175d78SJay
22758dbdfc2SJay  /**
22858dbdfc2SJay    ******************************************************************************
22958dbdfc2SJay    * IFU Stage 0
23058dbdfc2SJay    * - send cacheline fetch request to ICacheMainPipe
23158dbdfc2SJay    ******************************************************************************
23258dbdfc2SJay    */
23309c6f1ddSLingrui98
23409c6f1ddSLingrui98  val f0_valid                             = fromFtq.req.valid
23509c6f1ddSLingrui98  val f0_ftq_req                           = fromFtq.req.bits
2366ce52296SJinYue  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
23734a88126SJinYue  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
238935edac4STang Haojin  val f0_fire                              = fromFtq.req.fire
23909c6f1ddSLingrui98
24009c6f1ddSLingrui98  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
24109c6f1ddSLingrui98  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
24209c6f1ddSLingrui98
243cb4f77ceSLingrui98  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
244cb4f77ceSLingrui98                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
24509c6f1ddSLingrui98
2462a3050c2SJay  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
2472a3050c2SJay  val f3_wb_not_flush = WireInit(false.B)
2482a3050c2SJay
2492a3050c2SJay  backend_redirect := fromFtq.redirect.valid
2502a3050c2SJay  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
2512a3050c2SJay  f2_flush := backend_redirect || mmio_redirect || wb_redirect
25209c6f1ddSLingrui98  f1_flush := f2_flush || from_bpu_f1_flush
25309c6f1ddSLingrui98  f0_flush := f1_flush || from_bpu_f0_flush
25409c6f1ddSLingrui98
25509c6f1ddSLingrui98  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
25609c6f1ddSLingrui98
25750780602SJenius  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
25809c6f1ddSLingrui98
259d2b20d1aSTang Haojin
260d2b20d1aSTang Haojin  when (wb_redirect) {
261d2b20d1aSTang Haojin    when (f3_wb_not_flush) {
262d2b20d1aSTang Haojin      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
263d2b20d1aSTang Haojin    }
264d2b20d1aSTang Haojin    for (i <- 0 until numOfStage - 1) {
265d2b20d1aSTang Haojin      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
266d2b20d1aSTang Haojin    }
267d2b20d1aSTang Haojin  }
268d2b20d1aSTang Haojin
26958dbdfc2SJay  /** <PERF> f0 fetch bubble */
270f7c29b0aSJinYue
27100240ba6SJay  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
272c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
273c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
274c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
27500240ba6SJay  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
27600240ba6SJay  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
27700240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
27800240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
27958dbdfc2SJay
28058dbdfc2SJay
28158dbdfc2SJay  /**
28258dbdfc2SJay    ******************************************************************************
28358dbdfc2SJay    * IFU Stage 1
28458dbdfc2SJay    * - calculate pc/half_pc/cut_ptr for every instruction
28558dbdfc2SJay    ******************************************************************************
28658dbdfc2SJay    */
28709c6f1ddSLingrui98
28809c6f1ddSLingrui98  val f1_valid      = RegInit(false.B)
289005e809bSJiuyang Liu  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
290005e809bSJiuyang Liu  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
291005e809bSJiuyang Liu  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
292005e809bSJiuyang Liu  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
293625ecd17SJenius  val f1_fire       = f1_valid && f2_ready
29409c6f1ddSLingrui98
295625ecd17SJenius  f1_ready := f1_fire || !f1_valid
29609c6f1ddSLingrui98
2970d756c48SJinYue  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
298cb4f77ceSLingrui98  // from_bpu_f1_flush := false.B
29909c6f1ddSLingrui98
30009c6f1ddSLingrui98  when(f1_flush)                  {f1_valid  := false.B}
30109c6f1ddSLingrui98  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
30209c6f1ddSLingrui98  .elsewhen(f1_fire)              {f1_valid  := false.B}
30309c6f1ddSLingrui98
304f2f493deSstride  val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit
305f2f493deSstride  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point)
306f2f493deSstride  val f1_pc_high_plus1      = f1_pc_high + 1.U
307f2f493deSstride
308f2f493deSstride  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit
309f2f493deSstride  val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
310f2f493deSstride    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
311f2f493deSstride
312f2f493deSstride  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
313f2f493deSstride  val f1_half_snpc          = VecInit(f1_half_snpc_lower_result.map{i =>
314f2f493deSstride    Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
315f2f493deSstride
316f2f493deSstride  if (env.FPGAPlatform){
317f2f493deSstride    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
318f2f493deSstride    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
319f2f493deSstride
320f2f493deSstride    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
321f2f493deSstride    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
322f2f493deSstride  }
323f2f493deSstride
324a61a35e0Sssszwic  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 1)) + i.U ))
325a61a35e0Sssszwic                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-2, 2)) + i.U ))
32609c6f1ddSLingrui98
32758dbdfc2SJay  /**
32858dbdfc2SJay    ******************************************************************************
32958dbdfc2SJay    * IFU Stage 2
33058dbdfc2SJay    * - icache response data (latched for pipeline stop)
33158dbdfc2SJay    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
33258dbdfc2SJay    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
33358dbdfc2SJay    * - cut data from cachlines to packet instruction code
33458dbdfc2SJay    * - instruction predecode and RVC expand
33558dbdfc2SJay    ******************************************************************************
33658dbdfc2SJay    */
33758dbdfc2SJay
3381d8f4dcbSJay  val icacheRespAllValid = WireInit(false.B)
33909c6f1ddSLingrui98
34009c6f1ddSLingrui98  val f2_valid      = RegInit(false.B)
341005e809bSJiuyang Liu  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
342005e809bSJiuyang Liu  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
343005e809bSJiuyang Liu  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
344005e809bSJiuyang Liu  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
345625ecd17SJenius  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
3461d8f4dcbSJay
347625ecd17SJenius  f2_ready := f2_fire || !f2_valid
3481d8f4dcbSJay  //TODO: addr compare may be timing critical
34934a88126SJinYue  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
3501d8f4dcbSJay  val f2_icache_all_resp_reg        = RegInit(false.B)
3511d8f4dcbSJay
3521d8f4dcbSJay  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
3531d8f4dcbSJay
354d2b20d1aSTang Haojin  icacheMissBubble := io.icacheInter.topdownIcacheMiss
355d2b20d1aSTang Haojin  itlbMissBubble   := io.icacheInter.topdownItlbMiss
356d2b20d1aSTang Haojin
3571d8f4dcbSJay  io.icacheStop := !f3_ready
3581d8f4dcbSJay
3591d8f4dcbSJay  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
3601d8f4dcbSJay  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
3611d8f4dcbSJay  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
36209c6f1ddSLingrui98
36309c6f1ddSLingrui98  when(f2_flush)                  {f2_valid := false.B}
36409c6f1ddSLingrui98  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
36509c6f1ddSLingrui98  .elsewhen(f2_fire)              {f2_valid := false.B}
36609c6f1ddSLingrui98
3671d8f4dcbSJay  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
368d0de7e4aSpeixiaokun  val f2_except_gpf   = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.guestPageFault))
3691d8f4dcbSJay  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
370*d7ac23a3SEaston Man  // paddr and gpaddr of [startAddr, nextLineAddr]
371*d7ac23a3SEaston Man  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
372d0de7e4aSpeixiaokun  val f2_gpaddrs      = VecInit((0 until PortNumber).map(i => fromICache(i).bits.gpaddr))
373d0de7e4aSpeixiaokun  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio &&
374d0de7e4aSpeixiaokun    !fromICache(0).bits.tlbExcp.accessFault &&
375d0de7e4aSpeixiaokun    !fromICache(0).bits.tlbExcp.pageFault   &&
376d0de7e4aSpeixiaokun    !fromICache(0).bits.tlbExcp.guestPageFault
3770be662e4SJay
378005e809bSJiuyang Liu  val f2_pc               = RegEnable(f1_pc,  f1_fire)
379005e809bSJiuyang Liu  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
380005e809bSJiuyang Liu  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
381a37fbf10SJay
382005e809bSJiuyang Liu  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
3832a3050c2SJay
3842a3050c2SJay  def isNextLine(pc: UInt, startAddr: UInt) = {
3852a3050c2SJay    startAddr(blockOffBits) ^ pc(blockOffBits)
386b6982e83SLemover  }
38709c6f1ddSLingrui98
3882a3050c2SJay  def isLastInLine(pc: UInt) = {
3892a3050c2SJay    pc(blockOffBits - 1, 0) === "b111110".U
39009c6f1ddSLingrui98  }
39109c6f1ddSLingrui98
3922a3050c2SJay  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
3932a3050c2SJay  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
3941d011975SJinYue  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
3952a3050c2SJay  val f2_instr_range = f2_jump_range & f2_ftr_range
3962a3050c2SJay  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
3972a3050c2SJay  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
398d0de7e4aSpeixiaokun  val f2_gpf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_gpf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_gpf(1))))
39921ae6bc4Speixiaokun  val f2_gpaddrs_tmp = VecInit((0 until PredictWidth).map(i => Mux(!isNextLine(f2_pc(i), f2_ftq_req.startAddr), Cat(f2_gpaddrs(0)(GPAddrBits-1, offLen), f2_pc(i)(offLen - 1, 0)), Mux(isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine, Cat(f2_gpaddrs(1)(GPAddrBits-1, offLen), f2_pc(i)(offLen - 1, 0)), 0.U(GPAddrBits.W)))))
4001d8f4dcbSJay  val f2_perf_info    = io.icachePerfInfo
40109c6f1ddSLingrui98
4022a3050c2SJay  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
403d558bd61SJenius    require(HasCExtension)
404d558bd61SJenius    // if(HasCExtension){
40509c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
406a61a35e0Sssszwic      val dataVec  = cacheline.asTypeOf(Vec(blockBytes/2, UInt(16.W))) //32 16-bit data vector
40709c6f1ddSLingrui98      (0 until PredictWidth + 1).foreach( i =>
408d558bd61SJenius        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
40909c6f1ddSLingrui98      )
41009c6f1ddSLingrui98      result
411d558bd61SJenius    // } else {
412d558bd61SJenius    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
413d558bd61SJenius    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
414d558bd61SJenius    //   (0 until PredictWidth).foreach( i =>
415d558bd61SJenius    //     result(i) := dataVec(cutPtr(i))
416d558bd61SJenius    //   )
417d558bd61SJenius    //   result
418d558bd61SJenius    // }
41909c6f1ddSLingrui98  }
42009c6f1ddSLingrui98
421a61a35e0Sssszwic  val f2_cache_response_data = fromICache.map(_.bits.data)
422a61a35e0Sssszwic  val f2_data_2_cacheline = Cat(f2_cache_response_data(1), f2_cache_response_data(0))
423dc270d3bSJenius
424a61a35e0Sssszwic  val f2_cut_data   = cut(f2_data_2_cacheline, f2_cut_ptr)
42509c6f1ddSLingrui98
42658dbdfc2SJay  /** predecode (include RVC expander) */
427dc270d3bSJenius  // preDecoderRegIn.data := f2_reg_cut_data
428dc270d3bSJenius  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
429dc270d3bSJenius  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
430dc270d3bSJenius  // preDecoderRegIn.pc  := f2_pc
431dc270d3bSJenius
432a61a35e0Sssszwic  val preDecoderIn  = preDecoder.io.in
4339afa8a47STang Haojin  preDecoderIn.valid := f2_valid
4349afa8a47STang Haojin  preDecoderIn.bits.data := f2_cut_data
4359afa8a47STang Haojin  preDecoderIn.bits.frontendTrigger := io.frontendTrigger
4369afa8a47STang Haojin  preDecoderIn.bits.pc  := f2_pc
437a61a35e0Sssszwic  val preDecoderOut = preDecoder.io.out
43809c6f1ddSLingrui98
43948a62719SJenius  //val f2_expd_instr     = preDecoderOut.expInstr
44048a62719SJenius  val f2_instr          = preDecoderOut.instr
4412a3050c2SJay  val f2_pd             = preDecoderOut.pd
4422a3050c2SJay  val f2_jump_offset    = preDecoderOut.jumpOffset
4432a3050c2SJay  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
4442a3050c2SJay  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
445d0de7e4aSpeixiaokun  val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_gpf(0) && f2_doubleLine && f2_except_gpf(1) && !f2_pd(i).isRVC ))
44621ae6bc4Speixiaokun  val f2_gpaddrs_vec = VecInit((0 until PredictWidth).map(i =>
44721ae6bc4Speixiaokun    if(i != PredictWidth-1)
44821ae6bc4Speixiaokun      Mux(f2_crossGuestPageFault(i), f2_gpaddrs_tmp(i + 1), f2_gpaddrs_tmp(i))
44921ae6bc4Speixiaokun    else
45021ae6bc4Speixiaokun      f2_gpaddrs_tmp(i)
45121ae6bc4Speixiaokun    ))
45200240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
45300240ba6SJay
45409c6f1ddSLingrui98
45558dbdfc2SJay  /**
45658dbdfc2SJay    ******************************************************************************
45758dbdfc2SJay    * IFU Stage 3
45858dbdfc2SJay    * - handle MMIO instruciton
45958dbdfc2SJay    *  -send request to Uncache fetch Unit
46058dbdfc2SJay    *  -every packet include 1 MMIO instruction
46158dbdfc2SJay    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
46258dbdfc2SJay    *  -flush to snpc (send ifu_redirect to Ftq)
46358dbdfc2SJay    * - Ibuffer enqueue
46458dbdfc2SJay    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
46558dbdfc2SJay    * - handle last half RVI instruction
46658dbdfc2SJay    ******************************************************************************
46758dbdfc2SJay    */
46858dbdfc2SJay
46909c6f1ddSLingrui98  val f3_valid          = RegInit(false.B)
470005e809bSJiuyang Liu  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
471005e809bSJiuyang Liu  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
472005e809bSJiuyang Liu  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
473935edac4STang Haojin  val f3_fire           = io.toIbuffer.fire
4741d8f4dcbSJay
475625ecd17SJenius  f3_ready := f3_fire || !f3_valid
47609c6f1ddSLingrui98
477a61a35e0Sssszwic  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
4781d8f4dcbSJay
479005e809bSJiuyang Liu  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
480005e809bSJiuyang Liu  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
481d0de7e4aSpeixiaokun  val f3_except_gpf     = RegEnable(f2_except_gpf,  f2_fire)
482005e809bSJiuyang Liu  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
48309c6f1ddSLingrui98
484935edac4STang Haojin  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
485935edac4STang Haojin  val f3_instr          = RegEnable(f2_instr, f2_fire)
48648a62719SJenius  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
48748a62719SJenius    val expander       = Module(new RVCExpander)
48848a62719SJenius    expander.io.in := f3_instr(i)
48948a62719SJenius    expander.io.out.bits
49048a62719SJenius  })
49148a62719SJenius
492935edac4STang Haojin  val f3_pd_wire        = RegEnable(f2_pd,          f2_fire)
493330aad7fSGuokai Chen  val f3_pd             = WireInit(f3_pd_wire)
494935edac4STang Haojin  val f3_jump_offset    = RegEnable(f2_jump_offset, f2_fire)
495935edac4STang Haojin  val f3_af_vec         = RegEnable(f2_af_vec,      f2_fire)
496935edac4STang Haojin  val f3_pf_vec         = RegEnable(f2_pf_vec ,     f2_fire)
497b436d3b6Speixiaokun  val f3_gpf_vec        = RegEnable(f2_gpf_vec,     f2_fire)
498*d7ac23a3SEaston Man  val f3_gpaddr_vec     = RegEnable(f2_gpaddrs_vec, f2_fire)
499935edac4STang Haojin  val f3_pc             = RegEnable(f2_pc,          f2_fire)
500935edac4STang Haojin  val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
501935edac4STang Haojin  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
502935edac4STang Haojin  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
503935edac4STang Haojin  val f3_crossPageFault = RegEnable(f2_crossPageFault,           f2_fire)
5040214776eSpeixiaokun  val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire)
505935edac4STang Haojin  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,             f2_fire)
506d0de7e4aSpeixiaokun  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i) || f3_except_gpf(i)})
507d0de7e4aSpeixiaokun  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_) || f3_except_gpf.reduce(_||_))
508*d7ac23a3SEaston Man  val f3_paddrs         = RegEnable(f2_paddrs,  f2_fire)
509*d7ac23a3SEaston Man  val f3_gpaddrs        = RegEnable(f2_gpaddrs,  f2_fire)
510005e809bSJiuyang Liu  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,             f2_fire)
511ee175d78SJay
512cb6e5d3cSssszwic  // Expand 1 bit to prevent overflow when assert
513cb6e5d3cSssszwic  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
514cb6e5d3cSssszwic  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
515330aad7fSGuokai Chen  // brType, isCall and isRet generation is delayed to f3 stage
516330aad7fSGuokai Chen  val f3Predecoder = Module(new F3Predecoder)
517330aad7fSGuokai Chen
518330aad7fSGuokai Chen  f3Predecoder.io.in.instr := f3_instr
519330aad7fSGuokai Chen
520330aad7fSGuokai Chen  f3_pd.zipWithIndex.map{ case (pd,i) =>
521330aad7fSGuokai Chen    pd.brType := f3Predecoder.io.out.pd(i).brType
522330aad7fSGuokai Chen    pd.isCall := f3Predecoder.io.out.pd(i).isCall
523330aad7fSGuokai Chen    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
524330aad7fSGuokai Chen  }
525330aad7fSGuokai Chen
526330aad7fSGuokai Chen  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
527330aad7fSGuokai Chen  XSError(f3_valid && f3PdDiff, "f3 pd diff")
528330aad7fSGuokai Chen
5291d011975SJinYue  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
530cb6e5d3cSssszwic    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
5311d011975SJinYue  }
532a1351e5dSJay
5332a3050c2SJay  /*** MMIO State Machine***/
534ee175d78SJay  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
535ee175d78SJay  val mmio_is_RVC     = RegInit(false.B)
536ee175d78SJay  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
537ee175d78SJay  val mmio_resend_af  = RegInit(false.B)
538c3b2d83aSJay  val mmio_resend_pf  = RegInit(false.B)
539d0de7e4aSpeixiaokun  val mmio_resend_gpf = RegInit(false.B)
540c3b2d83aSJay
5411d1e6d4dSJenius  //last instuction finish
5421d1e6d4dSJenius  val is_first_instr = RegInit(true.B)
5431d1e6d4dSJenius  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx + 1.U)
544a37fbf10SJay
5451d1e6d4dSJenius  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
546ee175d78SJay  val mmio_state = RegInit(m_idle)
547a37fbf10SJay
5489bae7d6eSJay  val f3_req_is_mmio     = f3_mmio && f3_valid
5492a3050c2SJay  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
550ee175d78SJay  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
551a37fbf10SJay
552ee175d78SJay  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
553a37fbf10SJay  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
554a37fbf10SJay  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
555a37fbf10SJay
5564a74a727SJenius  val fromFtqRedirectReg    = RegNext(fromFtq.redirect,init = 0.U.asTypeOf(fromFtq.redirect))
5574a74a727SJenius  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
55856788a33SJinYue  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
55956788a33SJinYue  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
5609bae7d6eSJay
56156788a33SJinYue  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
5629bae7d6eSJay
5631d1e6d4dSJenius  when(is_first_instr && mmio_commit){
5641d1e6d4dSJenius    is_first_instr := false.B
5651d1e6d4dSJenius  }
5661d1e6d4dSJenius
5674a74a727SJenius  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
5684a74a727SJenius  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
569a37fbf10SJay  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
570935edac4STang Haojin  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
571a37fbf10SJay  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
572a37fbf10SJay
573a37fbf10SJay  val f3_mmio_use_seq_pc = RegInit(false.B)
574a37fbf10SJay
57556788a33SJinYue  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
57656788a33SJinYue  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
577a37fbf10SJay
578a37fbf10SJay  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
579a37fbf10SJay  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
580a37fbf10SJay
581a37fbf10SJay  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
582a37fbf10SJay
5831d1e6d4dSJenius  // mmio state machine
584a37fbf10SJay  switch(mmio_state){
585ee175d78SJay    is(m_idle){
5869bae7d6eSJay      when(f3_req_is_mmio){
5871d1e6d4dSJenius        mmio_state :=  m_waitLastCmt
5881d1e6d4dSJenius      }
5891d1e6d4dSJenius    }
5901d1e6d4dSJenius
5911d1e6d4dSJenius    is(m_waitLastCmt){
5921d1e6d4dSJenius      when(is_first_instr){
593ee175d78SJay        mmio_state := m_sendReq
5941d1e6d4dSJenius      }.otherwise{
5951d1e6d4dSJenius        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
596a37fbf10SJay      }
597a37fbf10SJay    }
598a37fbf10SJay
599ee175d78SJay    is(m_sendReq){
600935edac4STang Haojin      mmio_state :=  Mux(toUncache.fire, m_waitResp, m_sendReq )
601a37fbf10SJay    }
602a37fbf10SJay
603ee175d78SJay    is(m_waitResp){
604935edac4STang Haojin      when(fromUncache.fire){
605a37fbf10SJay          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
606*d7ac23a3SEaston Man          val needResend = !isRVC && f3_paddrs(0)(2,1) === 3.U
607ee175d78SJay          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
608ee175d78SJay
609ee175d78SJay          mmio_is_RVC := isRVC
610ee175d78SJay          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
611ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
612a37fbf10SJay      }
613a37fbf10SJay    }
614a37fbf10SJay
615ee175d78SJay    is(m_sendTLB){
616c3b2d83aSJay      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
617ee175d78SJay        mmio_state :=  m_tlbResp
618a37fbf10SJay      }
619c3b2d83aSJay    }
620a37fbf10SJay
621ee175d78SJay    is(m_tlbResp){
62203efd994Shappy-lx      val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr ||
623d0de7e4aSpeixiaokun                     io.iTLBInter.resp.bits.excp(0).af.instr ||
624d0de7e4aSpeixiaokun                     io.iTLBInter.resp.bits.excp(0).gpf.instr
625c3b2d83aSJay      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
62603efd994Shappy-lx      mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0)
627920ca00eSJay      mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr
628920ca00eSJay      mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr
629d0de7e4aSpeixiaokun      mmio_resend_gpf := mmio_resend_gpf || io.iTLBInter.resp.bits.excp(0).gpf.instr
630ee175d78SJay    }
631ee175d78SJay
632ee175d78SJay    is(m_sendPMP){
633c3b2d83aSJay      val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
634ee175d78SJay      mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
635ee175d78SJay      mmio_resend_af := pmpExcpAF
636ee175d78SJay    }
637ee175d78SJay
638ee175d78SJay    is(m_resendReq){
639935edac4STang Haojin      mmio_state :=  Mux(toUncache.fire, m_waitResendResp, m_resendReq )
640ee175d78SJay    }
641ee175d78SJay
642ee175d78SJay    is(m_waitResendResp){
643935edac4STang Haojin      when(fromUncache.fire){
644ee175d78SJay          mmio_state :=  m_waitCommit
645ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
646a37fbf10SJay      }
647a37fbf10SJay    }
648a37fbf10SJay
649ee175d78SJay    is(m_waitCommit){
6502a3050c2SJay      when(mmio_commit){
651ee175d78SJay          mmio_state  :=  m_commited
652a37fbf10SJay      }
653a37fbf10SJay    }
6542a3050c2SJay
655ee175d78SJay    //normal mmio instruction
656ee175d78SJay    is(m_commited){
657ee175d78SJay      mmio_state := m_idle
658ee175d78SJay      mmio_is_RVC := false.B
659ee175d78SJay      mmio_resend_addr := 0.U
6602a3050c2SJay    }
661a37fbf10SJay  }
662a37fbf10SJay
6638abe1810SEaston Man  // Exception or flush by older branch prediction
6648abe1810SEaston Man  // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect
665167bcd01SJay  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
666ee175d78SJay    mmio_state := m_idle
667ee175d78SJay    mmio_is_RVC := false.B
668ee175d78SJay    mmio_resend_addr := 0.U
669ee175d78SJay    mmio_resend_af := false.B
670ee175d78SJay    f3_mmio_data.map(_ := 0.U)
6719bae7d6eSJay  }
6729bae7d6eSJay
673ee175d78SJay  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
674*d7ac23a3SEaston Man  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_paddrs(0))
675a37fbf10SJay  fromUncache.ready   := true.B
676a37fbf10SJay
677ee175d78SJay  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
678ee175d78SJay  io.iTLBInter.req.bits.size     := 3.U
679ee175d78SJay  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
680ee175d78SJay  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
681d0de7e4aSpeixiaokun  io.iTLBInter.req.bits.hyperinst:= DontCare
682d0de7e4aSpeixiaokun  io.iTLBInter.req.bits.hlvx     := DontCare
683ee175d78SJay
684f1fe8698SLemover  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
685ee175d78SJay  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
6868744445eSMaxpicca-Li  io.iTLBInter.req.bits.memidx              := DontCare
687f1fe8698SLemover  io.iTLBInter.req.bits.debug.robIdx        := DontCare
688b52348aeSWilliam Wang  io.iTLBInter.req.bits.no_translate        := false.B
689ee175d78SJay  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
690ee175d78SJay
691ee175d78SJay  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
692ee175d78SJay  io.pmp.req.bits.addr  := mmio_resend_addr
693ee175d78SJay  io.pmp.req.bits.size  := 3.U
694ee175d78SJay  io.pmp.req.bits.cmd   := TlbCmd.exec
695f7c29b0aSJinYue
6962a3050c2SJay  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
69709c6f1ddSLingrui98
69809c6f1ddSLingrui98  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
6990be662e4SJay  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
7002a3050c2SJay  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
70109c6f1ddSLingrui98
7022a3050c2SJay  /*** prediction result check   ***/
7032a3050c2SJay  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
7042a3050c2SJay  checkerIn.jumpOffset  := f3_jump_offset
7056ce52296SJinYue  checkerIn.target      := f3_ftq_req.nextStartAddr
7062a3050c2SJay  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
7072a3050c2SJay  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
7082a3050c2SJay  checkerIn.pds         := f3_pd
7092a3050c2SJay  checkerIn.pc          := f3_pc
7102a3050c2SJay
71158dbdfc2SJay  /*** handle half RVI in the last 2 Bytes  ***/
7122a3050c2SJay
7132a3050c2SJay  def hasLastHalf(idx: UInt) = {
7145995c9e7SJenius    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
7155995c9e7SJenius    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
7162a3050c2SJay  }
7172a3050c2SJay
718b665b650STang Haojin  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
7192a3050c2SJay
7202a3050c2SJay  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
7212a3050c2SJay  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
7222a3050c2SJay  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
7232a3050c2SJay
724935edac4STang Haojin  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
7253f785aa3SJenius  val f3_lastHalf_disable = RegInit(false.B)
7262a3050c2SJay
727804985a5SJenius  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
728804985a5SJenius    f3_lastHalf_disable := false.B
729804985a5SJenius  }
730804985a5SJenius
7312a3050c2SJay  when (f3_flush) {
7322a3050c2SJay    f3_lastHalf.valid := false.B
7332a3050c2SJay  }.elsewhen (f3_fire) {
7343f785aa3SJenius    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
7356ce52296SJinYue    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
7362a3050c2SJay  }
7372a3050c2SJay
7382a3050c2SJay  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
7392a3050c2SJay
7402a3050c2SJay  /*** frontend Trigger  ***/
7412a3050c2SJay  frontendTrigger.io.pds  := f3_pd
7422a3050c2SJay  frontendTrigger.io.pc   := f3_pc
7432a3050c2SJay  frontendTrigger.io.data   := f3_cut_data
7442a3050c2SJay
7452a3050c2SJay  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
7462a3050c2SJay
7472a3050c2SJay  val f3_triggered = frontendTrigger.io.triggered
7482a3050c2SJay
7492a3050c2SJay  /*** send to Ibuffer  ***/
7502a3050c2SJay  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
7512a3050c2SJay  io.toIbuffer.bits.instrs      := f3_expd_instr
7522a3050c2SJay  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
7535995c9e7SJenius  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
7542a3050c2SJay  io.toIbuffer.bits.pd          := f3_pd
75509c6f1ddSLingrui98  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
7562a3050c2SJay  io.toIbuffer.bits.pc          := f3_pc
757*d7ac23a3SEaston Man  io.toIbuffer.bits.gpaddr      := f3_gpaddr_vec
7585995c9e7SJenius  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
7592a3050c2SJay  io.toIbuffer.bits.foldpc      := f3_foldpc
7603908fff2SJay  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
761d0de7e4aSpeixiaokun  io.toIbuffer.bits.igpf        := VecInit(f3_gpf_vec.zip(f3_crossGuestPageFault).map{case (gpf, crossGPF) => gpf || crossGPF})
7622a3050c2SJay  io.toIbuffer.bits.acf         := f3_af_vec
763d0de7e4aSpeixiaokun  io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i))
7642a3050c2SJay  io.toIbuffer.bits.triggered   := f3_triggered
7652a3050c2SJay
7662a3050c2SJay  when(f3_lastHalf.valid){
7675995c9e7SJenius    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
7682a3050c2SJay    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
7692a3050c2SJay  }
7702a3050c2SJay
771*d7ac23a3SEaston Man  /** to backend */
772*d7ac23a3SEaston Man  io.toBackend.gpaddrMem_wen   := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush // same as toIbuffer
773*d7ac23a3SEaston Man  io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value
774*d7ac23a3SEaston Man  io.toBackend.gpaddrMem_wdata := f3_gpaddrs
7752a3050c2SJay
77609c6f1ddSLingrui98
77709c6f1ddSLingrui98  //Write back to Ftq
778a37fbf10SJay  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
779a37fbf10SJay  val finishFetchMaskReg = RegNext(f3_cache_fetch)
780a37fbf10SJay
7812a3050c2SJay  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
7820be662e4SJay  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
783a37fbf10SJay  f3_mmio_missOffset.valid := f3_req_is_mmio
7840be662e4SJay  f3_mmio_missOffset.bits  := 0.U
7850be662e4SJay
7868abe1810SEaston Man  // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return
7878abe1810SEaston Man  // When backend redirect, mmio_state reset after 1 cycle.
7888abe1810SEaston Man  // In this case, mask .valid to avoid overriding backend redirect
7898abe1810SEaston Man  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) &&
7908abe1810SEaston Man    f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older)
7912a3050c2SJay  mmioFlushWb.bits.pc         := f3_pc
7922a3050c2SJay  mmioFlushWb.bits.pd         := f3_pd
7932a3050c2SJay  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
7942a3050c2SJay  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
7952a3050c2SJay  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
7962a3050c2SJay  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
7972a3050c2SJay  mmioFlushWb.bits.cfiOffset  := DontCare
798ee175d78SJay  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
7992a3050c2SJay  mmioFlushWb.bits.jalTarget  := DontCare
8002a3050c2SJay  mmioFlushWb.bits.instrRange := f3_mmio_range
80109c6f1ddSLingrui98
8022dfa9e76SJenius  /** external predecode for MMIO instruction */
8032dfa9e76SJenius  when(f3_req_is_mmio){
8042dfa9e76SJenius    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
8052dfa9e76SJenius    val currentIsRVC   = isRVC(inst)
8062dfa9e76SJenius
8072dfa9e76SJenius    val brType::isCall::isRet::Nil = brInfo(inst)
8082dfa9e76SJenius    val jalOffset = jal_offset(inst, currentIsRVC)
8092dfa9e76SJenius    val brOffset  = br_offset(inst, currentIsRVC)
8102dfa9e76SJenius
811084afb77STang Haojin    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, useAddiForMv = true).decode.bits
8122dfa9e76SJenius
8132dfa9e76SJenius
8142dfa9e76SJenius    io.toIbuffer.bits.pd(0).valid   := true.B
8152dfa9e76SJenius    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
8162dfa9e76SJenius    io.toIbuffer.bits.pd(0).brType  := brType
8172dfa9e76SJenius    io.toIbuffer.bits.pd(0).isCall  := isCall
8182dfa9e76SJenius    io.toIbuffer.bits.pd(0).isRet   := isRet
8192dfa9e76SJenius
8202dfa9e76SJenius    io.toIbuffer.bits.acf(0) := mmio_resend_af
8212dfa9e76SJenius    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
8222dfa9e76SJenius    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
8232dfa9e76SJenius
8242dfa9e76SJenius    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
8252dfa9e76SJenius
8262dfa9e76SJenius    mmioFlushWb.bits.pd(0).valid   := true.B
8272dfa9e76SJenius    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
8282dfa9e76SJenius    mmioFlushWb.bits.pd(0).brType  := brType
8292dfa9e76SJenius    mmioFlushWb.bits.pd(0).isCall  := isCall
8302dfa9e76SJenius    mmioFlushWb.bits.pd(0).isRet   := isRet
8312dfa9e76SJenius  }
8322dfa9e76SJenius
833935edac4STang Haojin  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
83409c6f1ddSLingrui98
83500240ba6SJay  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
83600240ba6SJay
83700240ba6SJay
83858dbdfc2SJay  /**
83958dbdfc2SJay    ******************************************************************************
84058dbdfc2SJay    * IFU Write Back Stage
84158dbdfc2SJay    * - write back predecode information to Ftq to update
84258dbdfc2SJay    * - redirect if found fault prediction
84358dbdfc2SJay    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
84458dbdfc2SJay    ******************************************************************************
8452a3050c2SJay    */
84658dbdfc2SJay
8472a3050c2SJay  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
8482a3050c2SJay  val wb_ftq_req        = RegNext(f3_ftq_req)
849cd365d4cSrvcoresjw
8505995c9e7SJenius  val wb_check_result_stage1   = RegNext(checkerOutStage1)
8515995c9e7SJenius  val wb_check_result_stage2   = checkerOutStage2
8522a3050c2SJay  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
8532a3050c2SJay  val wb_pc             = RegNext(f3_pc)
8542a3050c2SJay  val wb_pd             = RegNext(f3_pd)
8552a3050c2SJay  val wb_instr_valid    = RegNext(f3_instr_valid)
8562a3050c2SJay
8572a3050c2SJay  /* false hit lastHalf */
8582a3050c2SJay  val wb_lastIdx        = RegNext(f3_last_validIdx)
8592a3050c2SJay  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
8602a3050c2SJay  val wb_false_target   = RegNext(f3_false_snpc)
8612a3050c2SJay
8622a3050c2SJay  val wb_half_flush = wb_false_lastHalf
8632a3050c2SJay  val wb_half_target = wb_false_target
8642a3050c2SJay
865a1351e5dSJay  /* false oversize */
866a1351e5dSJay  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
867a1351e5dSJay  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
8685995c9e7SJenius  val lastTaken = wb_check_result_stage1.fixedTaken.last
869a1351e5dSJay
8702a3050c2SJay  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
8712a3050c2SJay
8723f785aa3SJenius  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
8733f785aa3SJenius    * we set a flag to notify f3 that the last half flag need not to be set.
8743f785aa3SJenius    */
875804985a5SJenius  //f3_fire is after wb_valid
876076dea5fSJenius  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
877251a37e4SJenius        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
8783f785aa3SJenius      ){
8793f785aa3SJenius    f3_lastHalf_disable := true.B
880ab6202e2SJenius  }
881ab6202e2SJenius
882804985a5SJenius  //wb_valid and f3_fire are in same cycle
883076dea5fSJenius  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
884076dea5fSJenius        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
885804985a5SJenius      ){
886804985a5SJenius    f3_lastHalf.valid := false.B
887804985a5SJenius  }
888804985a5SJenius
8892a3050c2SJay  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
890b665b650STang Haojin  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
891b665b650STang Haojin  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
8922a3050c2SJay  checkFlushWb.valid                  := wb_valid
8932a3050c2SJay  checkFlushWb.bits.pc                := wb_pc
8942a3050c2SJay  checkFlushWb.bits.pd                := wb_pd
8952a3050c2SJay  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
8962a3050c2SJay  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
8972a3050c2SJay  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
8985995c9e7SJenius  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
8995995c9e7SJenius  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
9005995c9e7SJenius  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
9015995c9e7SJenius  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
902b665b650STang Haojin  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
903d10ddd67SGuokai Chen  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
9042a3050c2SJay  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
9052a3050c2SJay
906bccc5520SJenius  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
9072a3050c2SJay
9082a3050c2SJay  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
90909c6f1ddSLingrui98
9105b3c20f7SJinYue  /*write back flush type*/
9115995c9e7SJenius  val checkFaultType = wb_check_result_stage2.faultType
9125b3c20f7SJinYue  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
9135b3c20f7SJinYue  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
9145b3c20f7SJinYue  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
9155b3c20f7SJinYue  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
9165b3c20f7SJinYue  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
9175b3c20f7SJinYue
9185b3c20f7SJinYue
9195b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
9205b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
9215b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
9225b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
9235b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
9245b3c20f7SJinYue
9255b3c20f7SJinYue  when(checkRetFault){
9265b3c20f7SJinYue    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
9275b3c20f7SJinYue        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
9285b3c20f7SJinYue  }
9295b3c20f7SJinYue
93051532d8bSGuokai Chen
9311d8f4dcbSJay  /** performance counter */
932005e809bSJiuyang Liu  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
933935edac4STang Haojin  val f3_req_0    = io.toIbuffer.fire
934935edac4STang Haojin  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
935935edac4STang Haojin  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
936935edac4STang Haojin  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
9371d8f4dcbSJay  val f3_hit      = f3_perf_info.hit
938cd365d4cSrvcoresjw  val perfEvents = Seq(
9392a3050c2SJay    ("frontendFlush                ", wb_redirect                                ),
940935edac4STang Haojin    ("ifu_req                      ", io.toIbuffer.fire                        ),
941935edac4STang Haojin    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
942cd365d4cSrvcoresjw    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
943cd365d4cSrvcoresjw    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
944cd365d4cSrvcoresjw    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
945cd365d4cSrvcoresjw    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
946935edac4STang Haojin    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
947935edac4STang Haojin    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
948935edac4STang Haojin    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
949935edac4STang Haojin    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
950935edac4STang Haojin    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
951935edac4STang Haojin    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
952cd365d4cSrvcoresjw  )
9531ca0e4f3SYinan Xu  generatePerfEvent()
95409c6f1ddSLingrui98
955935edac4STang Haojin  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
956935edac4STang Haojin  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
957f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
958f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
959f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
960f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
9612a3050c2SJay  XSPerfAccumulate("frontendFlush",  wb_redirect )
962935edac4STang Haojin  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
963935edac4STang Haojin  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
964935edac4STang Haojin  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
965935edac4STang Haojin  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
966935edac4STang Haojin  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
967935edac4STang Haojin  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
968935edac4STang Haojin  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
969935edac4STang Haojin  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
970935edac4STang Haojin  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
971eb163ef0SHaojin Tang  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
97251532d8bSGuokai Chen
973da3bf434SMaxpicca-Li  val isWriteFetchToIBufferTable = WireInit(Constantin.createRecord("isWriteFetchToIBufferTable" + p(XSCoreParamsKey).HartId.toString))
974da3bf434SMaxpicca-Li  val isWriteIfuWbToFtqTable = WireInit(Constantin.createRecord("isWriteIfuWbToFtqTable" + p(XSCoreParamsKey).HartId.toString))
97551532d8bSGuokai Chen  val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB)
97651532d8bSGuokai Chen  val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB)
97751532d8bSGuokai Chen
97851532d8bSGuokai Chen  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
97951532d8bSGuokai Chen  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
98051532d8bSGuokai Chen  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
981935edac4STang Haojin  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
98251532d8bSGuokai Chen  fetchIBufferDumpData.is_cache_hit := f3_hit
98351532d8bSGuokai Chen
98451532d8bSGuokai Chen  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
98551532d8bSGuokai Chen  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
98651532d8bSGuokai Chen  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
98751532d8bSGuokai Chen  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
98851532d8bSGuokai Chen  ifuWbToFtqDumpData.checkJalFault := checkJalFault
98951532d8bSGuokai Chen  ifuWbToFtqDumpData.checkRetFault := checkRetFault
99051532d8bSGuokai Chen  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
99151532d8bSGuokai Chen  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
99251532d8bSGuokai Chen  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
99351532d8bSGuokai Chen
99451532d8bSGuokai Chen  fetchToIBufferTable.log(
99551532d8bSGuokai Chen    data = fetchIBufferDumpData,
996da3bf434SMaxpicca-Li    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
99751532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
99851532d8bSGuokai Chen    clock = clock,
99951532d8bSGuokai Chen    reset = reset
100051532d8bSGuokai Chen  )
100151532d8bSGuokai Chen  ifuWbToFtqTable.log(
100251532d8bSGuokai Chen    data = ifuWbToFtqDumpData,
1003da3bf434SMaxpicca-Li    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
100451532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
100551532d8bSGuokai Chen    clock = clock,
100651532d8bSGuokai Chen    reset = reset
100751532d8bSGuokai Chen  )
100851532d8bSGuokai Chen
100909c6f1ddSLingrui98}
1010