109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 222a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder 2309c6f1ddSLingrui98import xiangshan._ 2409c6f1ddSLingrui98import xiangshan.cache.mmu._ 251d8f4dcbSJayimport xiangshan.frontend.icache._ 2609c6f1ddSLingrui98import utils._ 273c02ee8fSwakafaimport utility._ 28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 293c02ee8fSwakafaimport utility.ChiselDB 3009c6f1ddSLingrui98 3109c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{ 3209c6f1ddSLingrui98 def mmioBusWidth = 64 3309c6f1ddSLingrui98 def mmioBusBytes = mmioBusWidth / 8 340be662e4SJay def maxInstrLen = 32 3509c6f1ddSLingrui98} 3609c6f1ddSLingrui98 3709c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{ 381d8f4dcbSJay def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 391d8f4dcbSJay def fetchQueueSize = 2 401d8f4dcbSJay 412a3050c2SJay def getBasicBlockIdx( pc: UInt, start: UInt ): UInt = { 422a3050c2SJay val byteOffset = pc - start 432a3050c2SJay (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits) 441d8f4dcbSJay } 4509c6f1ddSLingrui98} 4609c6f1ddSLingrui98 4709c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle { 4809c6f1ddSLingrui98 val pdWb = Valid(new PredecodeWritebackBundle) 4909c6f1ddSLingrui98} 5009c6f1ddSLingrui98 51d7ac23a3SEaston Manclass IfuToBackendIO(implicit p:Parameters) extends XSBundle { 52d7ac23a3SEaston Man // write to backend gpaddr mem 53d7ac23a3SEaston Man val gpaddrMem_wen = Output(Bool()) 54d7ac23a3SEaston Man val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr 55d7ac23a3SEaston Man // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo 56d7ac23a3SEaston Man // TODO: avoid cross page entry in Ftq 57bad60841SXiaokun-Pei val gpaddrMem_wdata = Output(UInt(GPAddrBits.W)) 58d7ac23a3SEaston Man} 59d7ac23a3SEaston Man 6009c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle { 6109c6f1ddSLingrui98 val fromFtq = Flipped(new FtqToIfuIO) 6209c6f1ddSLingrui98 val toFtq = new IfuToFtqIO 6309c6f1ddSLingrui98} 6409c6f1ddSLingrui98 650be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle { 660be662e4SJay val fromUncache = Flipped(DecoupledIO(new InsUncacheResp)) 670be662e4SJay val toUncache = DecoupledIO( new InsUncacheReq ) 680be662e4SJay} 691d1e6d4dSJenius 7009c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle { 7109c6f1ddSLingrui98 val ftqInter = new FtqInterface 7250780602SJenius val icacheInter = Flipped(new IFUICacheIO) 731d8f4dcbSJay val icacheStop = Output(Bool()) 741d8f4dcbSJay val icachePerfInfo = Input(new ICachePerfInfo) 7509c6f1ddSLingrui98 val toIbuffer = Decoupled(new FetchToIBuffer) 76d7ac23a3SEaston Man val toBackend = new IfuToBackendIO 770be662e4SJay val uncacheInter = new UncacheInterface 7872951335SLi Qianruo val frontendTrigger = Flipped(new FrontendTdataDistributeIO) 79a37fbf10SJay val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo))) 80f1fe8698SLemover val iTLBInter = new TlbRequestIO 8156788a33SJinYue val pmp = new ICachePMPBundle 821d1e6d4dSJenius val mmioCommitRead = new mmioCommitRead 8309c6f1ddSLingrui98} 8409c6f1ddSLingrui98 8509c6f1ddSLingrui98// record the situation in which fallThruAddr falls into 8609c6f1ddSLingrui98// the middle of an RVI inst 8709c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle { 8809c6f1ddSLingrui98 val valid = Bool() 8909c6f1ddSLingrui98 val middlePC = UInt(VAddrBits.W) 9009c6f1ddSLingrui98 def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr 9109c6f1ddSLingrui98} 9209c6f1ddSLingrui98 9309c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle { 9409c6f1ddSLingrui98 val data = if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W)) 9572951335SLi Qianruo val frontendTrigger = new FrontendTdataDistributeIO 962a3050c2SJay val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 9709c6f1ddSLingrui98} 9809c6f1ddSLingrui98 992a3050c2SJay 1002a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle { 1012a3050c2SJay val ftqOffset = Valid(UInt(log2Ceil(PredictWidth).W)) 1022a3050c2SJay val jumpOffset = Vec(PredictWidth, UInt(XLEN.W)) 1032a3050c2SJay val target = UInt(VAddrBits.W) 1042a3050c2SJay val instrRange = Vec(PredictWidth, Bool()) 1052a3050c2SJay val instrValid = Vec(PredictWidth, Bool()) 1062a3050c2SJay val pds = Vec(PredictWidth, new PreDecodeInfo) 1072a3050c2SJay val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 1080c70648eSEaston Man val fire_in = Bool() 1092a3050c2SJay} 1102a3050c2SJay 11151532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle { 11251532d8bSGuokai Chen val start_addr = UInt(39.W) 11351532d8bSGuokai Chen val instr_count = UInt(32.W) 11451532d8bSGuokai Chen val exception = Bool() 11551532d8bSGuokai Chen val is_cache_hit = Bool() 11651532d8bSGuokai Chen} 11751532d8bSGuokai Chen 11851532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle { 11951532d8bSGuokai Chen val start_addr = UInt(39.W) 12051532d8bSGuokai Chen val is_miss_pred = Bool() 12151532d8bSGuokai Chen val miss_pred_offset = UInt(32.W) 12251532d8bSGuokai Chen val checkJalFault = Bool() 12351532d8bSGuokai Chen val checkRetFault = Bool() 12451532d8bSGuokai Chen val checkTargetFault = Bool() 12551532d8bSGuokai Chen val checkNotCFIFault = Bool() 12651532d8bSGuokai Chen val checkInvalidTaken = Bool() 12751532d8bSGuokai Chen} 12851532d8bSGuokai Chen 1292a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule 1302a3050c2SJay with HasICacheParameters 1312a3050c2SJay with HasIFUConst 1322a3050c2SJay with HasPdConst 133167bcd01SJay with HasCircularQueuePtrHelper 1342a3050c2SJay with HasPerfEvents 13521ae6bc4Speixiaokun with HasTlbConst 13609c6f1ddSLingrui98{ 13709c6f1ddSLingrui98 val io = IO(new NewIFUIO) 13809c6f1ddSLingrui98 val (toFtq, fromFtq) = (io.ftqInter.toFtq, io.ftqInter.fromFtq) 139c5c5edaeSJenius val fromICache = io.icacheInter.resp 1400be662e4SJay val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache) 14109c6f1ddSLingrui98 14209c6f1ddSLingrui98 def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits) 14309c6f1ddSLingrui98 14434a88126SJinYue def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U 14509c6f1ddSLingrui98 146d2b20d1aSTang Haojin def numOfStage = 3 147d2b20d1aSTang Haojin require(numOfStage > 1, "BPU numOfStage must be greater than 1") 148d2b20d1aSTang Haojin val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle)))) 149d2b20d1aSTang Haojin // bubble events in IFU, only happen in stage 1 150d2b20d1aSTang Haojin val icacheMissBubble = Wire(Bool()) 151d2b20d1aSTang Haojin val itlbMissBubble =Wire(Bool()) 152d2b20d1aSTang Haojin 153d2b20d1aSTang Haojin // only driven by clock, not valid-ready 154d2b20d1aSTang Haojin topdown_stages(0) := fromFtq.req.bits.topdown_info 155d2b20d1aSTang Haojin for (i <- 1 until numOfStage) { 156d2b20d1aSTang Haojin topdown_stages(i) := topdown_stages(i - 1) 157d2b20d1aSTang Haojin } 158d2b20d1aSTang Haojin when (icacheMissBubble) { 159d2b20d1aSTang Haojin topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B 160d2b20d1aSTang Haojin } 161d2b20d1aSTang Haojin when (itlbMissBubble) { 162d2b20d1aSTang Haojin topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B 163d2b20d1aSTang Haojin } 164d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1) 165d2b20d1aSTang Haojin when (fromFtq.topdown_redirect.valid) { 166d2b20d1aSTang Haojin // only redirect from backend, IFU redirect itself is handled elsewhere 167d2b20d1aSTang Haojin when (fromFtq.topdown_redirect.bits.debugIsCtrl) { 168d2b20d1aSTang Haojin /* 169d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 170d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 171d2b20d1aSTang Haojin } 172d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 173d2b20d1aSTang Haojin */ 174d2b20d1aSTang Haojin when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) { 175d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 176d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 177d2b20d1aSTang Haojin } 178d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 179d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) { 180d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 181d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B 182d2b20d1aSTang Haojin } 183d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B 184d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) { 185d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 186d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B 187d2b20d1aSTang Haojin } 188d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B 189d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) { 190d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 191d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 192d2b20d1aSTang Haojin } 193d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 194d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) { 195d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 196d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B 197d2b20d1aSTang Haojin } 198d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B 199d2b20d1aSTang Haojin } 200d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) { 201d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 202d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 203d2b20d1aSTang Haojin } 204d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 205d2b20d1aSTang Haojin } .otherwise { 206d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 207d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 208d2b20d1aSTang Haojin } 209d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 210d2b20d1aSTang Haojin } 211d2b20d1aSTang Haojin } 212d2b20d1aSTang Haojin 2131d8f4dcbSJay class TlbExept(implicit p: Parameters) extends XSBundle{ 2141d8f4dcbSJay val pageFault = Bool() 2151d8f4dcbSJay val accessFault = Bool() 2161d8f4dcbSJay val mmio = Bool() 217b005f7c6SJay } 21809c6f1ddSLingrui98 219a61a35e0Sssszwic val preDecoder = Module(new PreDecode) 220dc270d3bSJenius 2212a3050c2SJay val predChecker = Module(new PredChecker) 2222a3050c2SJay val frontendTrigger = Module(new FrontendTrigger) 2235995c9e7SJenius val (checkerIn, checkerOutStage1, checkerOutStage2) = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out) 2241d8f4dcbSJay 225c3b763d0SYinan Xu io.iTLBInter.req_kill := false.B 226ee175d78SJay io.iTLBInter.resp.ready := true.B 227ee175d78SJay 22858dbdfc2SJay /** 22958dbdfc2SJay ****************************************************************************** 23058dbdfc2SJay * IFU Stage 0 23158dbdfc2SJay * - send cacheline fetch request to ICacheMainPipe 23258dbdfc2SJay ****************************************************************************** 23358dbdfc2SJay */ 23409c6f1ddSLingrui98 23509c6f1ddSLingrui98 val f0_valid = fromFtq.req.valid 23609c6f1ddSLingrui98 val f0_ftq_req = fromFtq.req.bits 2376ce52296SJinYue val f0_doubleLine = fromFtq.req.bits.crossCacheline 23834a88126SJinYue val f0_vSetIdx = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart)) 239935edac4STang Haojin val f0_fire = fromFtq.req.fire 24009c6f1ddSLingrui98 24109c6f1ddSLingrui98 val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B) 24209c6f1ddSLingrui98 val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B) 24309c6f1ddSLingrui98 244cb4f77ceSLingrui98 from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) || 245cb4f77ceSLingrui98 fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx) 24609c6f1ddSLingrui98 2472a3050c2SJay val wb_redirect , mmio_redirect, backend_redirect= WireInit(false.B) 2482a3050c2SJay val f3_wb_not_flush = WireInit(false.B) 2492a3050c2SJay 2502a3050c2SJay backend_redirect := fromFtq.redirect.valid 2512a3050c2SJay f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush) 2522a3050c2SJay f2_flush := backend_redirect || mmio_redirect || wb_redirect 25309c6f1ddSLingrui98 f1_flush := f2_flush || from_bpu_f1_flush 25409c6f1ddSLingrui98 f0_flush := f1_flush || from_bpu_f0_flush 25509c6f1ddSLingrui98 25609c6f1ddSLingrui98 val f1_ready, f2_ready, f3_ready = WireInit(false.B) 25709c6f1ddSLingrui98 25850780602SJenius fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady 25909c6f1ddSLingrui98 260d2b20d1aSTang Haojin 261d2b20d1aSTang Haojin when (wb_redirect) { 262d2b20d1aSTang Haojin when (f3_wb_not_flush) { 263d2b20d1aSTang Haojin topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B 264d2b20d1aSTang Haojin } 265d2b20d1aSTang Haojin for (i <- 0 until numOfStage - 1) { 266d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 267d2b20d1aSTang Haojin } 268d2b20d1aSTang Haojin } 269d2b20d1aSTang Haojin 27058dbdfc2SJay /** <PERF> f0 fetch bubble */ 271f7c29b0aSJinYue 27200240ba6SJay XSPerfAccumulate("fetch_bubble_ftq_not_valid", !fromFtq.req.valid && fromFtq.req.ready ) 273c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_pipe_stall", f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready ) 274c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_icache_0_busy", f0_valid && !toICache(0).ready ) 275c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_icache_1_busy", f0_valid && !toICache(1).ready ) 27600240ba6SJay XSPerfAccumulate("fetch_flush_backend_redirect", backend_redirect ) 27700240ba6SJay XSPerfAccumulate("fetch_flush_wb_redirect", wb_redirect ) 27800240ba6SJay XSPerfAccumulate("fetch_flush_bpu_f1_flush", from_bpu_f1_flush ) 27900240ba6SJay XSPerfAccumulate("fetch_flush_bpu_f0_flush", from_bpu_f0_flush ) 28058dbdfc2SJay 28158dbdfc2SJay 28258dbdfc2SJay /** 28358dbdfc2SJay ****************************************************************************** 28458dbdfc2SJay * IFU Stage 1 28558dbdfc2SJay * - calculate pc/half_pc/cut_ptr for every instruction 28658dbdfc2SJay ****************************************************************************** 28758dbdfc2SJay */ 28809c6f1ddSLingrui98 28909c6f1ddSLingrui98 val f1_valid = RegInit(false.B) 290005e809bSJiuyang Liu val f1_ftq_req = RegEnable(f0_ftq_req, f0_fire) 291005e809bSJiuyang Liu // val f1_situation = RegEnable(f0_situation, f0_fire) 292005e809bSJiuyang Liu val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire) 293005e809bSJiuyang Liu val f1_vSetIdx = RegEnable(f0_vSetIdx, f0_fire) 294625ecd17SJenius val f1_fire = f1_valid && f2_ready 29509c6f1ddSLingrui98 296625ecd17SJenius f1_ready := f1_fire || !f1_valid 29709c6f1ddSLingrui98 2980d756c48SJinYue from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid 299cb4f77ceSLingrui98 // from_bpu_f1_flush := false.B 30009c6f1ddSLingrui98 30109c6f1ddSLingrui98 when(f1_flush) {f1_valid := false.B} 30209c6f1ddSLingrui98 .elsewhen(f0_fire && !f0_flush) {f1_valid := true.B} 30309c6f1ddSLingrui98 .elsewhen(f1_fire) {f1_valid := false.B} 30409c6f1ddSLingrui98 305f2f493deSstride val f1_pc_adder_cut_point = (VAddrBits/2) - 1 // equal lower_result overflow bit 306f2f493deSstride val f1_pc_high = f1_ftq_req.startAddr(VAddrBits-1,f1_pc_adder_cut_point) 307f2f493deSstride val f1_pc_high_plus1 = f1_pc_high + 1.U 308f2f493deSstride 309f2f493deSstride val f1_pc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + (i * 2).U)) // cat with overflow bit 310f2f493deSstride val f1_pc = VecInit(f1_pc_lower_result.map{ i => 311f2f493deSstride Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))}) 312f2f493deSstride 313f2f493deSstride val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(f1_pc_adder_cut_point-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit 314f2f493deSstride val f1_half_snpc = VecInit(f1_half_snpc_lower_result.map{i => 315f2f493deSstride Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))}) 316f2f493deSstride 317f2f493deSstride if (env.FPGAPlatform){ 318f2f493deSstride val f1_pc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U)) 319f2f493deSstride val f1_half_snpc_diff = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U)) 320f2f493deSstride 321f2f493deSstride XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail") 322f2f493deSstride XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail") 323f2f493deSstride } 324f2f493deSstride 325*b92f8445Sssszwic val f1_cut_ptr = if(HasCExtension) VecInit((0 until PredictWidth + 1).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U )) 326*b92f8445Sssszwic else VecInit((0 until PredictWidth).map(i => Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U )) 32709c6f1ddSLingrui98 32858dbdfc2SJay /** 32958dbdfc2SJay ****************************************************************************** 33058dbdfc2SJay * IFU Stage 2 33158dbdfc2SJay * - icache response data (latched for pipeline stop) 33258dbdfc2SJay * - generate exceprion bits for every instruciton (page fault/access fault/mmio) 33358dbdfc2SJay * - generate predicted instruction range (1 means this instruciton is in this fetch packet) 33458dbdfc2SJay * - cut data from cachlines to packet instruction code 33558dbdfc2SJay * - instruction predecode and RVC expand 33658dbdfc2SJay ****************************************************************************** 33758dbdfc2SJay */ 33858dbdfc2SJay 3391d8f4dcbSJay val icacheRespAllValid = WireInit(false.B) 34009c6f1ddSLingrui98 34109c6f1ddSLingrui98 val f2_valid = RegInit(false.B) 342005e809bSJiuyang Liu val f2_ftq_req = RegEnable(f1_ftq_req, f1_fire) 343005e809bSJiuyang Liu // val f2_situation = RegEnable(f1_situation, f1_fire) 344005e809bSJiuyang Liu val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire) 345005e809bSJiuyang Liu val f2_vSetIdx = RegEnable(f1_vSetIdx, f1_fire) 346625ecd17SJenius val f2_fire = f2_valid && f3_ready && icacheRespAllValid 3471d8f4dcbSJay 348625ecd17SJenius f2_ready := f2_fire || !f2_valid 3491d8f4dcbSJay //TODO: addr compare may be timing critical 35034a88126SJinYue val f2_icache_all_resp_wire = fromICache(0).valid && (fromICache(0).bits.vaddr === f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr === f2_ftq_req.nextlineStart)) || !f2_doubleLine) 3511d8f4dcbSJay val f2_icache_all_resp_reg = RegInit(false.B) 3521d8f4dcbSJay 3531d8f4dcbSJay icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire 3541d8f4dcbSJay 355d2b20d1aSTang Haojin icacheMissBubble := io.icacheInter.topdownIcacheMiss 356d2b20d1aSTang Haojin itlbMissBubble := io.icacheInter.topdownItlbMiss 357d2b20d1aSTang Haojin 3581d8f4dcbSJay io.icacheStop := !f3_ready 3591d8f4dcbSJay 3601d8f4dcbSJay when(f2_flush) {f2_icache_all_resp_reg := false.B} 3611d8f4dcbSJay .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B} 3621d8f4dcbSJay .elsewhen(f2_fire && f2_icache_all_resp_reg) {f2_icache_all_resp_reg := false.B} 36309c6f1ddSLingrui98 36409c6f1ddSLingrui98 when(f2_flush) {f2_valid := false.B} 36509c6f1ddSLingrui98 .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B } 36609c6f1ddSLingrui98 .elsewhen(f2_fire) {f2_valid := false.B} 36709c6f1ddSLingrui98 3681d8f4dcbSJay val f2_except_pf = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault)) 369d0de7e4aSpeixiaokun val f2_except_gpf = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.guestPageFault)) 3701d8f4dcbSJay val f2_except_af = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault)) 371d7ac23a3SEaston Man // paddr and gpaddr of [startAddr, nextLineAddr] 372d7ac23a3SEaston Man val f2_paddrs = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr)) 373bad60841SXiaokun-Pei // for crossGuestPageFault 374bad60841SXiaokun-Pei val f2_gpaddrs_tmp = VecInit((0 until PortNumber).map(i => fromICache(i).bits.gpaddr)) 375bad60841SXiaokun-Pei val f2_gpaddrs = VecInit((0 until PortNumber).map(i => if(i == 0) Mux(fromICache(i).bits.tlbExcp.guestPageFault, f2_gpaddrs_tmp(i), (f2_gpaddrs_tmp(i + 1) - (1 << (blockOffBits)).U)) else f2_gpaddrs_tmp(i))) 376d0de7e4aSpeixiaokun val f2_mmio = fromICache(0).bits.tlbExcp.mmio && 377d0de7e4aSpeixiaokun !fromICache(0).bits.tlbExcp.accessFault && 378d0de7e4aSpeixiaokun !fromICache(0).bits.tlbExcp.pageFault && 379d0de7e4aSpeixiaokun !fromICache(0).bits.tlbExcp.guestPageFault 3800be662e4SJay 381005e809bSJiuyang Liu val f2_pc = RegEnable(f1_pc, f1_fire) 382005e809bSJiuyang Liu val f2_half_snpc = RegEnable(f1_half_snpc, f1_fire) 383005e809bSJiuyang Liu val f2_cut_ptr = RegEnable(f1_cut_ptr, f1_fire) 384a37fbf10SJay 385005e809bSJiuyang Liu val f2_resend_vaddr = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire) 3862a3050c2SJay 3872a3050c2SJay def isNextLine(pc: UInt, startAddr: UInt) = { 3882a3050c2SJay startAddr(blockOffBits) ^ pc(blockOffBits) 389b6982e83SLemover } 39009c6f1ddSLingrui98 3912a3050c2SJay def isLastInLine(pc: UInt) = { 3922a3050c2SJay pc(blockOffBits - 1, 0) === "b111110".U 39309c6f1ddSLingrui98 } 39409c6f1ddSLingrui98 3952a3050c2SJay val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth))) 3962a3050c2SJay val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits 3971d011975SJinYue val f2_ftr_range = Fill(PredictWidth, f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr) 3982a3050c2SJay val f2_instr_range = f2_jump_range & f2_ftr_range 3992a3050c2SJay val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_pf(1)))) 4002a3050c2SJay val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1)))) 401d0de7e4aSpeixiaokun val f2_gpf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_gpf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_gpf(1)))) 4021d8f4dcbSJay val f2_perf_info = io.icachePerfInfo 40309c6f1ddSLingrui98 4042a3050c2SJay def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={ 405d558bd61SJenius require(HasCExtension) 406d558bd61SJenius // if(HasCExtension){ 40709c6f1ddSLingrui98 val result = Wire(Vec(PredictWidth + 1, UInt(16.W))) 408*b92f8445Sssszwic val dataVec = cacheline.asTypeOf(Vec(blockBytes, UInt(16.W))) //32 16-bit data vector 40909c6f1ddSLingrui98 (0 until PredictWidth + 1).foreach( i => 410d558bd61SJenius result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1 41109c6f1ddSLingrui98 ) 41209c6f1ddSLingrui98 result 413d558bd61SJenius // } else { 414d558bd61SJenius // val result = Wire(Vec(PredictWidth, UInt(32.W)) ) 415d558bd61SJenius // val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W))) 416d558bd61SJenius // (0 until PredictWidth).foreach( i => 417d558bd61SJenius // result(i) := dataVec(cutPtr(i)) 418d558bd61SJenius // ) 419d558bd61SJenius // result 420d558bd61SJenius // } 42109c6f1ddSLingrui98 } 42209c6f1ddSLingrui98 423a61a35e0Sssszwic val f2_cache_response_data = fromICache.map(_.bits.data) 424*b92f8445Sssszwic val f2_data_2_cacheline = Cat(f2_cache_response_data(0), f2_cache_response_data(0)) 425dc270d3bSJenius 426a61a35e0Sssszwic val f2_cut_data = cut(f2_data_2_cacheline, f2_cut_ptr) 42709c6f1ddSLingrui98 42858dbdfc2SJay /** predecode (include RVC expander) */ 429dc270d3bSJenius // preDecoderRegIn.data := f2_reg_cut_data 430dc270d3bSJenius // preDecoderRegInIn.frontendTrigger := io.frontendTrigger 431dc270d3bSJenius // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable 432dc270d3bSJenius // preDecoderRegIn.pc := f2_pc 433dc270d3bSJenius 434a61a35e0Sssszwic val preDecoderIn = preDecoder.io.in 4359afa8a47STang Haojin preDecoderIn.valid := f2_valid 4369afa8a47STang Haojin preDecoderIn.bits.data := f2_cut_data 4379afa8a47STang Haojin preDecoderIn.bits.frontendTrigger := io.frontendTrigger 4389afa8a47STang Haojin preDecoderIn.bits.pc := f2_pc 439a61a35e0Sssszwic val preDecoderOut = preDecoder.io.out 44009c6f1ddSLingrui98 44148a62719SJenius //val f2_expd_instr = preDecoderOut.expInstr 44248a62719SJenius val f2_instr = preDecoderOut.instr 4432a3050c2SJay val f2_pd = preDecoderOut.pd 4442a3050c2SJay val f2_jump_offset = preDecoderOut.jumpOffset 4452a3050c2SJay val f2_hasHalfValid = preDecoderOut.hasHalfValid 4462a3050c2SJay val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine && f2_except_pf(1) && !f2_pd(i).isRVC )) 447d0de7e4aSpeixiaokun val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_gpf(0) && f2_doubleLine && f2_except_gpf(1) && !f2_pd(i).isRVC )) 44800240ba6SJay XSPerfAccumulate("fetch_bubble_icache_not_resp", f2_valid && !icacheRespAllValid ) 44900240ba6SJay 45009c6f1ddSLingrui98 45158dbdfc2SJay /** 45258dbdfc2SJay ****************************************************************************** 45358dbdfc2SJay * IFU Stage 3 45458dbdfc2SJay * - handle MMIO instruciton 45558dbdfc2SJay * -send request to Uncache fetch Unit 45658dbdfc2SJay * -every packet include 1 MMIO instruction 45758dbdfc2SJay * -MMIO instructions will stop fetch pipeline until commiting from RoB 45858dbdfc2SJay * -flush to snpc (send ifu_redirect to Ftq) 45958dbdfc2SJay * - Ibuffer enqueue 46058dbdfc2SJay * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault) 46158dbdfc2SJay * - handle last half RVI instruction 46258dbdfc2SJay ****************************************************************************** 46358dbdfc2SJay */ 46458dbdfc2SJay 46509c6f1ddSLingrui98 val f3_valid = RegInit(false.B) 466005e809bSJiuyang Liu val f3_ftq_req = RegEnable(f2_ftq_req, f2_fire) 467005e809bSJiuyang Liu // val f3_situation = RegEnable(f2_situation, f2_fire) 468005e809bSJiuyang Liu val f3_doubleLine = RegEnable(f2_doubleLine, f2_fire) 469935edac4STang Haojin val f3_fire = io.toIbuffer.fire 4701d8f4dcbSJay 471625ecd17SJenius f3_ready := f3_fire || !f3_valid 47209c6f1ddSLingrui98 473a61a35e0Sssszwic val f3_cut_data = RegEnable(f2_cut_data, f2_fire) 4741d8f4dcbSJay 475005e809bSJiuyang Liu val f3_except_pf = RegEnable(f2_except_pf, f2_fire) 476005e809bSJiuyang Liu val f3_except_af = RegEnable(f2_except_af, f2_fire) 477d0de7e4aSpeixiaokun val f3_except_gpf = RegEnable(f2_except_gpf, f2_fire) 478005e809bSJiuyang Liu val f3_mmio = RegEnable(f2_mmio , f2_fire) 47909c6f1ddSLingrui98 480935edac4STang Haojin //val f3_expd_instr = RegEnable(f2_expd_instr, f2_fire) 481935edac4STang Haojin val f3_instr = RegEnable(f2_instr, f2_fire) 48248a62719SJenius val f3_expd_instr = VecInit((0 until PredictWidth).map{ i => 48348a62719SJenius val expander = Module(new RVCExpander) 48448a62719SJenius expander.io.in := f3_instr(i) 48548a62719SJenius expander.io.out.bits 48648a62719SJenius }) 48748a62719SJenius 488935edac4STang Haojin val f3_pd_wire = RegEnable(f2_pd, f2_fire) 489330aad7fSGuokai Chen val f3_pd = WireInit(f3_pd_wire) 490935edac4STang Haojin val f3_jump_offset = RegEnable(f2_jump_offset, f2_fire) 491935edac4STang Haojin val f3_af_vec = RegEnable(f2_af_vec, f2_fire) 492935edac4STang Haojin val f3_pf_vec = RegEnable(f2_pf_vec , f2_fire) 493b436d3b6Speixiaokun val f3_gpf_vec = RegEnable(f2_gpf_vec, f2_fire) 494935edac4STang Haojin val f3_pc = RegEnable(f2_pc, f2_fire) 495935edac4STang Haojin val f3_half_snpc = RegEnable(f2_half_snpc, f2_fire) 496935edac4STang Haojin val f3_instr_range = RegEnable(f2_instr_range, f2_fire) 497935edac4STang Haojin val f3_foldpc = RegEnable(f2_foldpc, f2_fire) 498935edac4STang Haojin val f3_crossPageFault = RegEnable(f2_crossPageFault, f2_fire) 4990214776eSpeixiaokun val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire) 500935edac4STang Haojin val f3_hasHalfValid = RegEnable(f2_hasHalfValid, f2_fire) 501d0de7e4aSpeixiaokun val f3_except = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i) || f3_except_gpf(i)}) 502d0de7e4aSpeixiaokun val f3_has_except = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_) || f3_except_gpf.reduce(_||_)) 503d7ac23a3SEaston Man val f3_paddrs = RegEnable(f2_paddrs, f2_fire) 504d7ac23a3SEaston Man val f3_gpaddrs = RegEnable(f2_gpaddrs, f2_fire) 505005e809bSJiuyang Liu val f3_resend_vaddr = RegEnable(f2_resend_vaddr, f2_fire) 506ee175d78SJay 507cb6e5d3cSssszwic // Expand 1 bit to prevent overflow when assert 508cb6e5d3cSssszwic val f3_ftq_req_startAddr = Cat(0.U(1.W), f3_ftq_req.startAddr) 509cb6e5d3cSssszwic val f3_ftq_req_nextStartAddr = Cat(0.U(1.W), f3_ftq_req.nextStartAddr) 510330aad7fSGuokai Chen // brType, isCall and isRet generation is delayed to f3 stage 511330aad7fSGuokai Chen val f3Predecoder = Module(new F3Predecoder) 512330aad7fSGuokai Chen 513330aad7fSGuokai Chen f3Predecoder.io.in.instr := f3_instr 514330aad7fSGuokai Chen 515330aad7fSGuokai Chen f3_pd.zipWithIndex.map{ case (pd,i) => 516330aad7fSGuokai Chen pd.brType := f3Predecoder.io.out.pd(i).brType 517330aad7fSGuokai Chen pd.isCall := f3Predecoder.io.out.pd(i).isCall 518330aad7fSGuokai Chen pd.isRet := f3Predecoder.io.out.pd(i).isRet 519330aad7fSGuokai Chen } 520330aad7fSGuokai Chen 521330aad7fSGuokai Chen val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_) 522330aad7fSGuokai Chen XSError(f3_valid && f3PdDiff, "f3 pd diff") 523330aad7fSGuokai Chen 5241d011975SJinYue when(f3_valid && !f3_ftq_req.ftqOffset.valid){ 525cb6e5d3cSssszwic assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!") 5261d011975SJinYue } 527a1351e5dSJay 5282a3050c2SJay /*** MMIO State Machine***/ 529ee175d78SJay val f3_mmio_data = Reg(Vec(2, UInt(16.W))) 530ee175d78SJay val mmio_is_RVC = RegInit(false.B) 531ee175d78SJay val mmio_resend_addr =RegInit(0.U(PAddrBits.W)) 532ee175d78SJay val mmio_resend_af = RegInit(false.B) 533c3b2d83aSJay val mmio_resend_pf = RegInit(false.B) 534d0de7e4aSpeixiaokun val mmio_resend_gpf = RegInit(false.B) 535c3b2d83aSJay 5361d1e6d4dSJenius //last instuction finish 5371d1e6d4dSJenius val is_first_instr = RegInit(true.B) 538ba5ba1dcSmy-mayfly /*** Determine whether the MMIO instruction is executable based on the previous prediction block ***/ 539ba5ba1dcSmy-mayfly io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx - 1.U) 540a37fbf10SJay 5411d1e6d4dSJenius val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11) 542ee175d78SJay val mmio_state = RegInit(m_idle) 543a37fbf10SJay 5449bae7d6eSJay val f3_req_is_mmio = f3_mmio && f3_valid 5452a3050c2SJay val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx && commit.bits.ftqOffset === 0.U}).asUInt.orR 546ee175d78SJay val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited 547a37fbf10SJay 548ee175d78SJay val f3_mmio_to_commit = f3_req_is_mmio && mmio_state === m_waitCommit 549a37fbf10SJay val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit) 550a37fbf10SJay val f3_mmio_can_go = f3_mmio_to_commit && !f3_mmio_to_commit_next 551a37fbf10SJay 5520c70648eSEaston Man val fromFtqRedirectReg = Wire(fromFtq.redirect.cloneType) 5530c70648eSEaston Man fromFtqRedirectReg.bits := RegEnable(fromFtq.redirect.bits, 0.U.asTypeOf(fromFtq.redirect.bits), fromFtq.redirect.valid) 5540c70648eSEaston Man fromFtqRedirectReg.valid := RegNext(fromFtq.redirect.valid, init = false.B) 5554a74a727SJenius val mmioF3Flush = RegNext(f3_flush,init = false.B) 55656788a33SJinYue val f3_ftq_flush_self = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level) 55756788a33SJinYue val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx) 5589bae7d6eSJay 55956788a33SJinYue val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older 5609bae7d6eSJay 561ba5ba1dcSmy-mayfly /** 562ba5ba1dcSmy-mayfly ********************************************************************************** 563ba5ba1dcSmy-mayfly * We want to defer instruction fetching when encountering MMIO instructions to ensure that the MMIO region is not negatively impacted. 564ba5ba1dcSmy-mayfly * This is the exception when the first instruction is an MMIO instruction. 565ba5ba1dcSmy-mayfly ********************************************************************************** 566ba5ba1dcSmy-mayfly */ 567ba5ba1dcSmy-mayfly when(is_first_instr && f3_fire){ 5681d1e6d4dSJenius is_first_instr := false.B 5691d1e6d4dSJenius } 5701d1e6d4dSJenius 5714a74a727SJenius when(f3_flush && !f3_req_is_mmio) {f3_valid := false.B} 5724a74a727SJenius .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush) {f3_valid := false.B} 573a37fbf10SJay .elsewhen(f2_fire && !f2_flush ) {f3_valid := true.B } 574935edac4STang Haojin .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio) {f3_valid := false.B} 575a37fbf10SJay .elsewhen{f3_req_is_mmio && f3_mmio_req_commit} {f3_valid := false.B} 576a37fbf10SJay 577a37fbf10SJay val f3_mmio_use_seq_pc = RegInit(false.B) 578a37fbf10SJay 57956788a33SJinYue val (redirect_ftqIdx, redirect_ftqOffset) = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset) 58056788a33SJinYue val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U 581a37fbf10SJay 582a37fbf10SJay when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio) { f3_mmio_use_seq_pc := true.B } 583a37fbf10SJay .elsewhen(redirect_mmio_req) { f3_mmio_use_seq_pc := false.B } 584a37fbf10SJay 585a37fbf10SJay f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid) 586a37fbf10SJay 5871d1e6d4dSJenius // mmio state machine 588a37fbf10SJay switch(mmio_state){ 589ee175d78SJay is(m_idle){ 5909bae7d6eSJay when(f3_req_is_mmio){ 5911d1e6d4dSJenius mmio_state := m_waitLastCmt 5921d1e6d4dSJenius } 5931d1e6d4dSJenius } 5941d1e6d4dSJenius 5951d1e6d4dSJenius is(m_waitLastCmt){ 5961d1e6d4dSJenius when(is_first_instr){ 597ee175d78SJay mmio_state := m_sendReq 5981d1e6d4dSJenius }.otherwise{ 5991d1e6d4dSJenius mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt) 600a37fbf10SJay } 601a37fbf10SJay } 602a37fbf10SJay 603ee175d78SJay is(m_sendReq){ 604935edac4STang Haojin mmio_state := Mux(toUncache.fire, m_waitResp, m_sendReq ) 605a37fbf10SJay } 606a37fbf10SJay 607ee175d78SJay is(m_waitResp){ 608935edac4STang Haojin when(fromUncache.fire){ 609a37fbf10SJay val isRVC = fromUncache.bits.data(1,0) =/= 3.U 610d7ac23a3SEaston Man val needResend = !isRVC && f3_paddrs(0)(2,1) === 3.U 611ee175d78SJay mmio_state := Mux(needResend, m_sendTLB , m_waitCommit) 612ee175d78SJay 613ee175d78SJay mmio_is_RVC := isRVC 614ee175d78SJay f3_mmio_data(0) := fromUncache.bits.data(15,0) 615ee175d78SJay f3_mmio_data(1) := fromUncache.bits.data(31,16) 616a37fbf10SJay } 617a37fbf10SJay } 618a37fbf10SJay 619ee175d78SJay is(m_sendTLB){ 620c3b2d83aSJay when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){ 621ee175d78SJay mmio_state := m_tlbResp 622a37fbf10SJay } 623c3b2d83aSJay } 624a37fbf10SJay 625ee175d78SJay is(m_tlbResp){ 62603efd994Shappy-lx val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr || 627d0de7e4aSpeixiaokun io.iTLBInter.resp.bits.excp(0).af.instr || 628d0de7e4aSpeixiaokun io.iTLBInter.resp.bits.excp(0).gpf.instr 629c3b2d83aSJay mmio_state := Mux(tlbExept,m_waitCommit,m_sendPMP) 63003efd994Shappy-lx mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0) 631920ca00eSJay mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr 632920ca00eSJay mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr 633d0de7e4aSpeixiaokun mmio_resend_gpf := mmio_resend_gpf || io.iTLBInter.resp.bits.excp(0).gpf.instr 634ee175d78SJay } 635ee175d78SJay 636ee175d78SJay is(m_sendPMP){ 637c3b2d83aSJay val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio 638ee175d78SJay mmio_state := Mux(pmpExcpAF, m_waitCommit , m_resendReq) 639ee175d78SJay mmio_resend_af := pmpExcpAF 640ee175d78SJay } 641ee175d78SJay 642ee175d78SJay is(m_resendReq){ 643935edac4STang Haojin mmio_state := Mux(toUncache.fire, m_waitResendResp, m_resendReq ) 644ee175d78SJay } 645ee175d78SJay 646ee175d78SJay is(m_waitResendResp){ 647935edac4STang Haojin when(fromUncache.fire){ 648ee175d78SJay mmio_state := m_waitCommit 649ee175d78SJay f3_mmio_data(1) := fromUncache.bits.data(15,0) 650a37fbf10SJay } 651a37fbf10SJay } 652a37fbf10SJay 653ee175d78SJay is(m_waitCommit){ 6542a3050c2SJay when(mmio_commit){ 655ee175d78SJay mmio_state := m_commited 656a37fbf10SJay } 657a37fbf10SJay } 6582a3050c2SJay 659ee175d78SJay //normal mmio instruction 660ee175d78SJay is(m_commited){ 661ee175d78SJay mmio_state := m_idle 662ee175d78SJay mmio_is_RVC := false.B 663ee175d78SJay mmio_resend_addr := 0.U 6642a3050c2SJay } 665a37fbf10SJay } 666a37fbf10SJay 6678abe1810SEaston Man // Exception or flush by older branch prediction 6688abe1810SEaston Man // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect 669167bcd01SJay when(f3_ftq_flush_self || f3_ftq_flush_by_older) { 670ee175d78SJay mmio_state := m_idle 671ee175d78SJay mmio_is_RVC := false.B 672ee175d78SJay mmio_resend_addr := 0.U 673ee175d78SJay mmio_resend_af := false.B 674ee175d78SJay f3_mmio_data.map(_ := 0.U) 6759bae7d6eSJay } 6769bae7d6eSJay 677ee175d78SJay toUncache.valid := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio 678d7ac23a3SEaston Man toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_paddrs(0)) 679a37fbf10SJay fromUncache.ready := true.B 680a37fbf10SJay 681ee175d78SJay io.iTLBInter.req.valid := (mmio_state === m_sendTLB) && f3_req_is_mmio 682ee175d78SJay io.iTLBInter.req.bits.size := 3.U 683ee175d78SJay io.iTLBInter.req.bits.vaddr := f3_resend_vaddr 684ee175d78SJay io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr 685d0de7e4aSpeixiaokun io.iTLBInter.req.bits.hyperinst:= DontCare 686d0de7e4aSpeixiaokun io.iTLBInter.req.bits.hlvx := DontCare 687ee175d78SJay 688f1fe8698SLemover io.iTLBInter.req.bits.kill := false.B // IFU use itlb for mmio, doesn't need sync, set it to false 689ee175d78SJay io.iTLBInter.req.bits.cmd := TlbCmd.exec 6908744445eSMaxpicca-Li io.iTLBInter.req.bits.memidx := DontCare 691f1fe8698SLemover io.iTLBInter.req.bits.debug.robIdx := DontCare 692b52348aeSWilliam Wang io.iTLBInter.req.bits.no_translate := false.B 693ee175d78SJay io.iTLBInter.req.bits.debug.isFirstIssue := DontCare 694ee175d78SJay 695ee175d78SJay io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio 696ee175d78SJay io.pmp.req.bits.addr := mmio_resend_addr 697ee175d78SJay io.pmp.req.bits.size := 3.U 698ee175d78SJay io.pmp.req.bits.cmd := TlbCmd.exec 699f7c29b0aSJinYue 7002a3050c2SJay val f3_lastHalf = RegInit(0.U.asTypeOf(new LastHalfInfo)) 70109c6f1ddSLingrui98 70209c6f1ddSLingrui98 val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt 7030be662e4SJay val f3_mmio_range = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B)) 7042a3050c2SJay val f3_instr_valid = Wire(Vec(PredictWidth, Bool())) 70509c6f1ddSLingrui98 7062a3050c2SJay /*** prediction result check ***/ 7072a3050c2SJay checkerIn.ftqOffset := f3_ftq_req.ftqOffset 7082a3050c2SJay checkerIn.jumpOffset := f3_jump_offset 7096ce52296SJinYue checkerIn.target := f3_ftq_req.nextStartAddr 7102a3050c2SJay checkerIn.instrRange := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 7112a3050c2SJay checkerIn.instrValid := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool())) 7122a3050c2SJay checkerIn.pds := f3_pd 7132a3050c2SJay checkerIn.pc := f3_pc 7140c70648eSEaston Man checkerIn.fire_in := RegNext(f2_fire, init = false.B) 7152a3050c2SJay 71658dbdfc2SJay /*** handle half RVI in the last 2 Bytes ***/ 7172a3050c2SJay 7182a3050c2SJay def hasLastHalf(idx: UInt) = { 7195995c9e7SJenius //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio 7205995c9e7SJenius !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio 7212a3050c2SJay } 7222a3050c2SJay 723b665b650STang Haojin val f3_last_validIdx = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange) 7242a3050c2SJay 7252a3050c2SJay val f3_hasLastHalf = hasLastHalf((PredictWidth - 1).U) 7262a3050c2SJay val f3_false_lastHalf = hasLastHalf(f3_last_validIdx) 7272a3050c2SJay val f3_false_snpc = f3_half_snpc(f3_last_validIdx) 7282a3050c2SJay 729935edac4STang Haojin val f3_lastHalf_mask = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt 7303f785aa3SJenius val f3_lastHalf_disable = RegInit(false.B) 7312a3050c2SJay 732804985a5SJenius when(f3_flush || (f3_fire && f3_lastHalf_disable)){ 733804985a5SJenius f3_lastHalf_disable := false.B 734804985a5SJenius } 735804985a5SJenius 7362a3050c2SJay when (f3_flush) { 7372a3050c2SJay f3_lastHalf.valid := false.B 7382a3050c2SJay }.elsewhen (f3_fire) { 7393f785aa3SJenius f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable 7406ce52296SJinYue f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr 7412a3050c2SJay } 7422a3050c2SJay 7432a3050c2SJay f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid))) 7442a3050c2SJay 7452a3050c2SJay /*** frontend Trigger ***/ 7462a3050c2SJay frontendTrigger.io.pds := f3_pd 7472a3050c2SJay frontendTrigger.io.pc := f3_pc 7482a3050c2SJay frontendTrigger.io.data := f3_cut_data 7492a3050c2SJay 7502a3050c2SJay frontendTrigger.io.frontendTrigger := io.frontendTrigger 7512a3050c2SJay 7522a3050c2SJay val f3_triggered = frontendTrigger.io.triggered 7532a3050c2SJay 7542a3050c2SJay /*** send to Ibuffer ***/ 7552a3050c2SJay io.toIbuffer.valid := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush 7562a3050c2SJay io.toIbuffer.bits.instrs := f3_expd_instr 7572a3050c2SJay io.toIbuffer.bits.valid := f3_instr_valid.asUInt 7585995c9e7SJenius io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt 7592a3050c2SJay io.toIbuffer.bits.pd := f3_pd 76009c6f1ddSLingrui98 io.toIbuffer.bits.ftqPtr := f3_ftq_req.ftqIdx 7612a3050c2SJay io.toIbuffer.bits.pc := f3_pc 7625995c9e7SJenius io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio} 7632a3050c2SJay io.toIbuffer.bits.foldpc := f3_foldpc 7643908fff2SJay io.toIbuffer.bits.ipf := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF}) 765d0de7e4aSpeixiaokun io.toIbuffer.bits.igpf := VecInit(f3_gpf_vec.zip(f3_crossGuestPageFault).map{case (gpf, crossGPF) => gpf || crossGPF}) 7662a3050c2SJay io.toIbuffer.bits.acf := f3_af_vec 767d0de7e4aSpeixiaokun io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i)) 7682a3050c2SJay io.toIbuffer.bits.triggered := f3_triggered 7692a3050c2SJay 7702a3050c2SJay when(f3_lastHalf.valid){ 7715995c9e7SJenius io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask 7722a3050c2SJay io.toIbuffer.bits.valid := f3_lastHalf_mask & f3_instr_valid.asUInt 7732a3050c2SJay } 7742a3050c2SJay 775d7ac23a3SEaston Man /** to backend */ 776d7ac23a3SEaston Man io.toBackend.gpaddrMem_wen := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush // same as toIbuffer 777d7ac23a3SEaston Man io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value 778bad60841SXiaokun-Pei io.toBackend.gpaddrMem_wdata := f3_gpaddrs(0) 7792a3050c2SJay 78009c6f1ddSLingrui98 78109c6f1ddSLingrui98 //Write back to Ftq 782a37fbf10SJay val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush) 783a37fbf10SJay val finishFetchMaskReg = RegNext(f3_cache_fetch) 784a37fbf10SJay 7852a3050c2SJay val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 7860be662e4SJay val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))) 787a37fbf10SJay f3_mmio_missOffset.valid := f3_req_is_mmio 7880be662e4SJay f3_mmio_missOffset.bits := 0.U 7890be662e4SJay 7908abe1810SEaston Man // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return 7918abe1810SEaston Man // When backend redirect, mmio_state reset after 1 cycle. 7928abe1810SEaston Man // In this case, mask .valid to avoid overriding backend redirect 7938abe1810SEaston Man mmioFlushWb.valid := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && 7948abe1810SEaston Man f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older) 7952a3050c2SJay mmioFlushWb.bits.pc := f3_pc 7962a3050c2SJay mmioFlushWb.bits.pd := f3_pd 7972a3050c2SJay mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := f3_mmio_range(i)} 7982a3050c2SJay mmioFlushWb.bits.ftqIdx := f3_ftq_req.ftqIdx 7992a3050c2SJay mmioFlushWb.bits.ftqOffset := f3_ftq_req.ftqOffset.bits 8002a3050c2SJay mmioFlushWb.bits.misOffset := f3_mmio_missOffset 8012a3050c2SJay mmioFlushWb.bits.cfiOffset := DontCare 802ee175d78SJay mmioFlushWb.bits.target := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U) 8032a3050c2SJay mmioFlushWb.bits.jalTarget := DontCare 8042a3050c2SJay mmioFlushWb.bits.instrRange := f3_mmio_range 80509c6f1ddSLingrui98 8062dfa9e76SJenius /** external predecode for MMIO instruction */ 8072dfa9e76SJenius when(f3_req_is_mmio){ 8082dfa9e76SJenius val inst = Cat(f3_mmio_data(1), f3_mmio_data(0)) 8092dfa9e76SJenius val currentIsRVC = isRVC(inst) 8102dfa9e76SJenius 8112dfa9e76SJenius val brType::isCall::isRet::Nil = brInfo(inst) 8122dfa9e76SJenius val jalOffset = jal_offset(inst, currentIsRVC) 8132dfa9e76SJenius val brOffset = br_offset(inst, currentIsRVC) 8142dfa9e76SJenius 815084afb77STang Haojin io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, useAddiForMv = true).decode.bits 8162dfa9e76SJenius 8172dfa9e76SJenius 8182dfa9e76SJenius io.toIbuffer.bits.pd(0).valid := true.B 8192dfa9e76SJenius io.toIbuffer.bits.pd(0).isRVC := currentIsRVC 8202dfa9e76SJenius io.toIbuffer.bits.pd(0).brType := brType 8212dfa9e76SJenius io.toIbuffer.bits.pd(0).isCall := isCall 8222dfa9e76SJenius io.toIbuffer.bits.pd(0).isRet := isRet 8232dfa9e76SJenius 8242dfa9e76SJenius io.toIbuffer.bits.acf(0) := mmio_resend_af 8252dfa9e76SJenius io.toIbuffer.bits.ipf(0) := mmio_resend_pf 8262dfa9e76SJenius io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf 8272dfa9e76SJenius 8282dfa9e76SJenius io.toIbuffer.bits.enqEnable := f3_mmio_range.asUInt 8292dfa9e76SJenius 8302dfa9e76SJenius mmioFlushWb.bits.pd(0).valid := true.B 8312dfa9e76SJenius mmioFlushWb.bits.pd(0).isRVC := currentIsRVC 8322dfa9e76SJenius mmioFlushWb.bits.pd(0).brType := brType 8332dfa9e76SJenius mmioFlushWb.bits.pd(0).isCall := isCall 8342dfa9e76SJenius mmioFlushWb.bits.pd(0).isRet := isRet 8352dfa9e76SJenius } 8362dfa9e76SJenius 837935edac4STang Haojin mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) && f3_mmio_use_seq_pc) 83809c6f1ddSLingrui98 83900240ba6SJay XSPerfAccumulate("fetch_bubble_ibuffer_not_ready", io.toIbuffer.valid && !io.toIbuffer.ready ) 84000240ba6SJay 84100240ba6SJay 84258dbdfc2SJay /** 84358dbdfc2SJay ****************************************************************************** 84458dbdfc2SJay * IFU Write Back Stage 84558dbdfc2SJay * - write back predecode information to Ftq to update 84658dbdfc2SJay * - redirect if found fault prediction 84758dbdfc2SJay * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction) 84858dbdfc2SJay ****************************************************************************** 8492a3050c2SJay */ 8500c70648eSEaston Man val wb_enable = RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush 8510c70648eSEaston Man val wb_valid = RegNext(wb_enable, init = false.B) 8520c70648eSEaston Man val wb_ftq_req = RegEnable(f3_ftq_req, wb_enable) 85358dbdfc2SJay 8540c70648eSEaston Man val wb_check_result_stage1 = RegEnable(checkerOutStage1, wb_enable) 8555995c9e7SJenius val wb_check_result_stage2 = checkerOutStage2 8560c70648eSEaston Man val wb_instr_range = RegEnable(io.toIbuffer.bits.enqEnable, wb_enable) 8570c70648eSEaston Man val wb_pc = RegEnable(f3_pc, wb_enable) 8580c70648eSEaston Man val wb_pd = RegEnable(f3_pd, wb_enable) 8590c70648eSEaston Man val wb_instr_valid = RegEnable(f3_instr_valid, wb_enable) 8602a3050c2SJay 8612a3050c2SJay /* false hit lastHalf */ 8620c70648eSEaston Man val wb_lastIdx = RegEnable(f3_last_validIdx, wb_enable) 8630c70648eSEaston Man val wb_false_lastHalf = RegEnable(f3_false_lastHalf, wb_enable) && wb_lastIdx =/= (PredictWidth - 1).U 8640c70648eSEaston Man val wb_false_target = RegEnable(f3_false_snpc, wb_enable) 8652a3050c2SJay 8662a3050c2SJay val wb_half_flush = wb_false_lastHalf 8672a3050c2SJay val wb_half_target = wb_false_target 8682a3050c2SJay 869a1351e5dSJay /* false oversize */ 870a1351e5dSJay val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last && wb_pd.last.isRVC 871a1351e5dSJay val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC 8725995c9e7SJenius val lastTaken = wb_check_result_stage1.fixedTaken.last 873a1351e5dSJay 8742a3050c2SJay f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid 8752a3050c2SJay 8763f785aa3SJenius /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls, 8773f785aa3SJenius * we set a flag to notify f3 that the last half flag need not to be set. 8783f785aa3SJenius */ 879804985a5SJenius //f3_fire is after wb_valid 880076dea5fSJenius when(wb_valid && RegNext(f3_hasLastHalf,init = false.B) 881251a37e4SJenius && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire && !RegNext(f3_fire,init = false.B) && !f3_flush 8823f785aa3SJenius ){ 8833f785aa3SJenius f3_lastHalf_disable := true.B 884ab6202e2SJenius } 885ab6202e2SJenius 886804985a5SJenius //wb_valid and f3_fire are in same cycle 887076dea5fSJenius when(wb_valid && RegNext(f3_hasLastHalf,init = false.B) 888076dea5fSJenius && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire 889804985a5SJenius ){ 890804985a5SJenius f3_lastHalf.valid := false.B 891804985a5SJenius } 892804985a5SJenius 8932a3050c2SJay val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 894b665b650STang Haojin val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal })) 895b665b650STang Haojin val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 8962a3050c2SJay checkFlushWb.valid := wb_valid 8972a3050c2SJay checkFlushWb.bits.pc := wb_pc 8982a3050c2SJay checkFlushWb.bits.pd := wb_pd 8992a3050c2SJay checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)} 9002a3050c2SJay checkFlushWb.bits.ftqIdx := wb_ftq_req.ftqIdx 9012a3050c2SJay checkFlushWb.bits.ftqOffset := wb_ftq_req.ftqOffset.bits 9025995c9e7SJenius checkFlushWb.bits.misOffset.valid := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush 9035995c9e7SJenius checkFlushWb.bits.misOffset.bits := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)) 9045995c9e7SJenius checkFlushWb.bits.cfiOffset.valid := ParallelOR(wb_check_result_stage1.fixedTaken) 9055995c9e7SJenius checkFlushWb.bits.cfiOffset.bits := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken) 906b665b650STang Haojin checkFlushWb.bits.target := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx)) 907d10ddd67SGuokai Chen checkFlushWb.bits.jalTarget := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx) 9082a3050c2SJay checkFlushWb.bits.instrRange := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 9092a3050c2SJay 910bccc5520SJenius toFtq.pdWb := Mux(wb_valid, checkFlushWb, mmioFlushWb) 9112a3050c2SJay 9122a3050c2SJay wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid 91309c6f1ddSLingrui98 9145b3c20f7SJinYue /*write back flush type*/ 9155995c9e7SJenius val checkFaultType = wb_check_result_stage2.faultType 9165b3c20f7SJinYue val checkJalFault = wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_) 9175b3c20f7SJinYue val checkRetFault = wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_) 9185b3c20f7SJinYue val checkTargetFault = wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_) 9195b3c20f7SJinYue val checkNotCFIFault = wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_) 9205b3c20f7SJinYue val checkInvalidTaken = wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_) 9215b3c20f7SJinYue 9225b3c20f7SJinYue 9235b3c20f7SJinYue XSPerfAccumulate("predecode_flush_jalFault", checkJalFault ) 9245b3c20f7SJinYue XSPerfAccumulate("predecode_flush_retFault", checkRetFault ) 9255b3c20f7SJinYue XSPerfAccumulate("predecode_flush_targetFault", checkTargetFault ) 9265b3c20f7SJinYue XSPerfAccumulate("predecode_flush_notCFIFault", checkNotCFIFault ) 9275b3c20f7SJinYue XSPerfAccumulate("predecode_flush_incalidTakenFault", checkInvalidTaken ) 9285b3c20f7SJinYue 9295b3c20f7SJinYue when(checkRetFault){ 9305b3c20f7SJinYue XSDebug("startAddr:%x nextstartAddr:%x taken:%d takenIdx:%d\n", 9315b3c20f7SJinYue wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits) 9325b3c20f7SJinYue } 9335b3c20f7SJinYue 93451532d8bSGuokai Chen 9351d8f4dcbSJay /** performance counter */ 936005e809bSJiuyang Liu val f3_perf_info = RegEnable(f2_perf_info, f2_fire) 937935edac4STang Haojin val f3_req_0 = io.toIbuffer.fire 938935edac4STang Haojin val f3_req_1 = io.toIbuffer.fire && f3_doubleLine 939935edac4STang Haojin val f3_hit_0 = io.toIbuffer.fire && f3_perf_info.bank_hit(0) 940935edac4STang Haojin val f3_hit_1 = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1) 9411d8f4dcbSJay val f3_hit = f3_perf_info.hit 942cd365d4cSrvcoresjw val perfEvents = Seq( 9432a3050c2SJay ("frontendFlush ", wb_redirect ), 944935edac4STang Haojin ("ifu_req ", io.toIbuffer.fire ), 945935edac4STang Haojin ("ifu_miss ", io.toIbuffer.fire && !f3_perf_info.hit ), 946cd365d4cSrvcoresjw ("ifu_req_cacheline_0 ", f3_req_0 ), 947cd365d4cSrvcoresjw ("ifu_req_cacheline_1 ", f3_req_1 ), 948cd365d4cSrvcoresjw ("ifu_req_cacheline_0_hit ", f3_hit_1 ), 949cd365d4cSrvcoresjw ("ifu_req_cacheline_1_hit ", f3_hit_1 ), 950935edac4STang Haojin ("only_0_hit ", f3_perf_info.only_0_hit && io.toIbuffer.fire ), 951935edac4STang Haojin ("only_0_miss ", f3_perf_info.only_0_miss && io.toIbuffer.fire ), 952935edac4STang Haojin ("hit_0_hit_1 ", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire ), 953935edac4STang Haojin ("hit_0_miss_1 ", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire ), 954935edac4STang Haojin ("miss_0_hit_1 ", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire ), 955935edac4STang Haojin ("miss_0_miss_1 ", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire ), 956cd365d4cSrvcoresjw ) 9571ca0e4f3SYinan Xu generatePerfEvent() 95809c6f1ddSLingrui98 959935edac4STang Haojin XSPerfAccumulate("ifu_req", io.toIbuffer.fire ) 960935edac4STang Haojin XSPerfAccumulate("ifu_miss", io.toIbuffer.fire && !f3_hit ) 961f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0 ) 962f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1 ) 963f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_0_hit", f3_hit_0 ) 964f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_1_hit", f3_hit_1 ) 9652a3050c2SJay XSPerfAccumulate("frontendFlush", wb_redirect ) 966935edac4STang Haojin XSPerfAccumulate("only_0_hit", f3_perf_info.only_0_hit && io.toIbuffer.fire ) 967935edac4STang Haojin XSPerfAccumulate("only_0_miss", f3_perf_info.only_0_miss && io.toIbuffer.fire ) 968935edac4STang Haojin XSPerfAccumulate("hit_0_hit_1", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire ) 969935edac4STang Haojin XSPerfAccumulate("hit_0_miss_1", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire ) 970935edac4STang Haojin XSPerfAccumulate("miss_0_hit_1", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire ) 971935edac4STang Haojin XSPerfAccumulate("miss_0_miss_1", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire ) 972935edac4STang Haojin XSPerfAccumulate("hit_0_except_1", f3_perf_info.hit_0_except_1 && io.toIbuffer.fire ) 973935edac4STang Haojin XSPerfAccumulate("miss_0_except_1", f3_perf_info.miss_0_except_1 && io.toIbuffer.fire ) 974935edac4STang Haojin XSPerfAccumulate("except_0", f3_perf_info.except_0 && io.toIbuffer.fire ) 975eb163ef0SHaojin Tang XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1) 97651532d8bSGuokai Chen 977c686adcdSYinan Xu val hartId = p(XSCoreParamsKey).HartId 978c686adcdSYinan Xu val isWriteFetchToIBufferTable = Constantin.createRecord(s"isWriteFetchToIBufferTable$hartId") 979c686adcdSYinan Xu val isWriteIfuWbToFtqTable = Constantin.createRecord(s"isWriteIfuWbToFtqTable$hartId") 980c686adcdSYinan Xu val fetchToIBufferTable = ChiselDB.createTable(s"FetchToIBuffer$hartId", new FetchToIBufferDB) 981c686adcdSYinan Xu val ifuWbToFtqTable = ChiselDB.createTable(s"IfuWbToFtq$hartId", new IfuWbToFtqDB) 98251532d8bSGuokai Chen 98351532d8bSGuokai Chen val fetchIBufferDumpData = Wire(new FetchToIBufferDB) 98451532d8bSGuokai Chen fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr 98551532d8bSGuokai Chen fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable) 986935edac4STang Haojin fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire) 98751532d8bSGuokai Chen fetchIBufferDumpData.is_cache_hit := f3_hit 98851532d8bSGuokai Chen 98951532d8bSGuokai Chen val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB) 99051532d8bSGuokai Chen ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr 99151532d8bSGuokai Chen ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid 99251532d8bSGuokai Chen ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits 99351532d8bSGuokai Chen ifuWbToFtqDumpData.checkJalFault := checkJalFault 99451532d8bSGuokai Chen ifuWbToFtqDumpData.checkRetFault := checkRetFault 99551532d8bSGuokai Chen ifuWbToFtqDumpData.checkTargetFault := checkTargetFault 99651532d8bSGuokai Chen ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault 99751532d8bSGuokai Chen ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken 99851532d8bSGuokai Chen 99951532d8bSGuokai Chen fetchToIBufferTable.log( 100051532d8bSGuokai Chen data = fetchIBufferDumpData, 1001da3bf434SMaxpicca-Li en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire, 100251532d8bSGuokai Chen site = "IFU" + p(XSCoreParamsKey).HartId.toString, 100351532d8bSGuokai Chen clock = clock, 100451532d8bSGuokai Chen reset = reset 100551532d8bSGuokai Chen ) 100651532d8bSGuokai Chen ifuWbToFtqTable.log( 100751532d8bSGuokai Chen data = ifuWbToFtqDumpData, 1008da3bf434SMaxpicca-Li en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid, 100951532d8bSGuokai Chen site = "IFU" + p(XSCoreParamsKey).HartId.toString, 101051532d8bSGuokai Chen clock = clock, 101151532d8bSGuokai Chen reset = reset 101251532d8bSGuokai Chen ) 101351532d8bSGuokai Chen 101409c6f1ddSLingrui98} 1015