xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 7b7232f9835c5d30c12e3212e9676f79b283dccd)
109c6f1ddSLingrui98/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
409c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
509c6f1ddSLingrui98*
609c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
709c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
809c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
909c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
1009c6f1ddSLingrui98*
1109c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1209c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1309c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1409c6f1ddSLingrui98*
1509c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1609c6f1ddSLingrui98***************************************************************************************/
1709c6f1ddSLingrui98
1809c6f1ddSLingrui98package xiangshan.frontend
1909c6f1ddSLingrui98
208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2109c6f1ddSLingrui98import chisel3._
2209c6f1ddSLingrui98import chisel3.util._
232a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder
2409c6f1ddSLingrui98import xiangshan._
2509c6f1ddSLingrui98import xiangshan.cache.mmu._
261d8f4dcbSJayimport xiangshan.frontend.icache._
2709c6f1ddSLingrui98import utils._
283c02ee8fSwakafaimport utility._
29b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
303c02ee8fSwakafaimport utility.ChiselDB
3109c6f1ddSLingrui98
3209c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
3309c6f1ddSLingrui98  def mmioBusWidth = 64
3409c6f1ddSLingrui98  def mmioBusBytes = mmioBusWidth / 8
350be662e4SJay  def maxInstrLen = 32
3609c6f1ddSLingrui98}
3709c6f1ddSLingrui98
3809c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{
391d8f4dcbSJay  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
401d8f4dcbSJay  def fetchQueueSize = 2
411d8f4dcbSJay
422a3050c2SJay  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
432a3050c2SJay    val byteOffset = pc - start
442a3050c2SJay    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
451d8f4dcbSJay  }
4609c6f1ddSLingrui98}
4709c6f1ddSLingrui98
4809c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
4909c6f1ddSLingrui98  val pdWb = Valid(new PredecodeWritebackBundle)
5009c6f1ddSLingrui98}
5109c6f1ddSLingrui98
52d7ac23a3SEaston Manclass IfuToBackendIO(implicit p:Parameters) extends XSBundle {
53d7ac23a3SEaston Man  // write to backend gpaddr mem
54d7ac23a3SEaston Man  val gpaddrMem_wen = Output(Bool())
55d7ac23a3SEaston Man  val gpaddrMem_waddr = Output(UInt(log2Ceil(FtqSize).W)) // Ftq Ptr
56d7ac23a3SEaston Man  // 2 gpaddrs, correspond to startAddr & nextLineAddr in bundle FtqICacheInfo
57d7ac23a3SEaston Man  // TODO: avoid cross page entry in Ftq
58bad60841SXiaokun-Pei  val gpaddrMem_wdata = Output(UInt(GPAddrBits.W))
59d7ac23a3SEaston Man}
60d7ac23a3SEaston Man
6109c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle {
6209c6f1ddSLingrui98  val fromFtq = Flipped(new FtqToIfuIO)
6309c6f1ddSLingrui98  val toFtq   = new IfuToFtqIO
6409c6f1ddSLingrui98}
6509c6f1ddSLingrui98
660be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle {
670be662e4SJay  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
680be662e4SJay  val toUncache   = DecoupledIO( new InsUncacheReq )
690be662e4SJay}
701d1e6d4dSJenius
7109c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle {
7209c6f1ddSLingrui98  val ftqInter         = new FtqInterface
7350780602SJenius  val icacheInter      = Flipped(new IFUICacheIO)
741d8f4dcbSJay  val icacheStop       = Output(Bool())
751d8f4dcbSJay  val icachePerfInfo   = Input(new ICachePerfInfo)
7609c6f1ddSLingrui98  val toIbuffer        = Decoupled(new FetchToIBuffer)
77d7ac23a3SEaston Man  val toBackend        = new IfuToBackendIO
780be662e4SJay  val uncacheInter     = new UncacheInterface
7972951335SLi Qianruo  val frontendTrigger  = Flipped(new FrontendTdataDistributeIO)
80a37fbf10SJay  val rob_commits      = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
81f1fe8698SLemover  val iTLBInter        = new TlbRequestIO
8256788a33SJinYue  val pmp              = new ICachePMPBundle
831d1e6d4dSJenius  val mmioCommitRead   = new mmioCommitRead
8409c6f1ddSLingrui98}
8509c6f1ddSLingrui98
8609c6f1ddSLingrui98// record the situation in which fallThruAddr falls into
8709c6f1ddSLingrui98// the middle of an RVI inst
8809c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle {
8909c6f1ddSLingrui98  val valid = Bool()
9009c6f1ddSLingrui98  val middlePC = UInt(VAddrBits.W)
9109c6f1ddSLingrui98  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
9209c6f1ddSLingrui98}
9309c6f1ddSLingrui98
9409c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
9509c6f1ddSLingrui98  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
9672951335SLi Qianruo  val frontendTrigger     = new FrontendTdataDistributeIO
972a3050c2SJay  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
9809c6f1ddSLingrui98}
9909c6f1ddSLingrui98
1002a3050c2SJay
1012a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle {
1022a3050c2SJay  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
1032a3050c2SJay  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
1042a3050c2SJay  val target        = UInt(VAddrBits.W)
1052a3050c2SJay  val instrRange    = Vec(PredictWidth, Bool())
1062a3050c2SJay  val instrValid    = Vec(PredictWidth, Bool())
1072a3050c2SJay  val pds           = Vec(PredictWidth, new PreDecodeInfo)
1082a3050c2SJay  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
1090c70648eSEaston Man  val fire_in       = Bool()
1102a3050c2SJay}
1112a3050c2SJay
11251532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle {
11351532d8bSGuokai Chen  val start_addr = UInt(39.W)
11451532d8bSGuokai Chen  val instr_count = UInt(32.W)
11551532d8bSGuokai Chen  val exception = Bool()
11651532d8bSGuokai Chen  val is_cache_hit = Bool()
11751532d8bSGuokai Chen}
11851532d8bSGuokai Chen
11951532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle {
12051532d8bSGuokai Chen  val start_addr = UInt(39.W)
12151532d8bSGuokai Chen  val is_miss_pred = Bool()
12251532d8bSGuokai Chen  val miss_pred_offset = UInt(32.W)
12351532d8bSGuokai Chen  val checkJalFault = Bool()
12451532d8bSGuokai Chen  val checkRetFault = Bool()
12551532d8bSGuokai Chen  val checkTargetFault = Bool()
12651532d8bSGuokai Chen  val checkNotCFIFault = Bool()
12751532d8bSGuokai Chen  val checkInvalidTaken = Bool()
12851532d8bSGuokai Chen}
12951532d8bSGuokai Chen
1302a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule
1312a3050c2SJay  with HasICacheParameters
1322a3050c2SJay  with HasIFUConst
1332a3050c2SJay  with HasPdConst
134167bcd01SJay  with HasCircularQueuePtrHelper
1352a3050c2SJay  with HasPerfEvents
13621ae6bc4Speixiaokun  with HasTlbConst
13709c6f1ddSLingrui98{
13809c6f1ddSLingrui98  val io = IO(new NewIFUIO)
13909c6f1ddSLingrui98  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
140c5c5edaeSJenius  val fromICache = io.icacheInter.resp
1410be662e4SJay  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
14209c6f1ddSLingrui98
14309c6f1ddSLingrui98  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
14409c6f1ddSLingrui98
145d2b20d1aSTang Haojin  def numOfStage = 3
146e4d2f6a9Smy-mayfly  // equal lower_result overflow bit
147e4d2f6a9Smy-mayfly  def PcCutPoint = (VAddrBits/4) - 1
148e4d2f6a9Smy-mayfly  def CatPC(low: UInt, high: UInt, high1: UInt): UInt = {
149e4d2f6a9Smy-mayfly    Mux(
150e4d2f6a9Smy-mayfly      low(PcCutPoint),
151e4d2f6a9Smy-mayfly      Cat(high1, low(PcCutPoint-1, 0)),
152e4d2f6a9Smy-mayfly      Cat(high, low(PcCutPoint-1, 0))
153e4d2f6a9Smy-mayfly    )
154e4d2f6a9Smy-mayfly  }
155e4d2f6a9Smy-mayfly  def CatPC(lowVec: Vec[UInt], high: UInt, high1: UInt): Vec[UInt] = VecInit(lowVec.map(CatPC(_, high, high1)))
156d2b20d1aSTang Haojin  require(numOfStage > 1, "BPU numOfStage must be greater than 1")
157d2b20d1aSTang Haojin  val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle))))
158d2b20d1aSTang Haojin  // bubble events in IFU, only happen in stage 1
159d2b20d1aSTang Haojin  val icacheMissBubble = Wire(Bool())
160d2b20d1aSTang Haojin  val itlbMissBubble =Wire(Bool())
161d2b20d1aSTang Haojin
162d2b20d1aSTang Haojin  // only driven by clock, not valid-ready
163d2b20d1aSTang Haojin  topdown_stages(0) := fromFtq.req.bits.topdown_info
164d2b20d1aSTang Haojin  for (i <- 1 until numOfStage) {
165d2b20d1aSTang Haojin    topdown_stages(i) := topdown_stages(i - 1)
166d2b20d1aSTang Haojin  }
167d2b20d1aSTang Haojin  when (icacheMissBubble) {
168d2b20d1aSTang Haojin    topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B
169d2b20d1aSTang Haojin  }
170d2b20d1aSTang Haojin  when (itlbMissBubble) {
171d2b20d1aSTang Haojin    topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B
172d2b20d1aSTang Haojin  }
173d2b20d1aSTang Haojin  io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1)
174d2b20d1aSTang Haojin  when (fromFtq.topdown_redirect.valid) {
175d2b20d1aSTang Haojin    // only redirect from backend, IFU redirect itself is handled elsewhere
176d2b20d1aSTang Haojin    when (fromFtq.topdown_redirect.bits.debugIsCtrl) {
177d2b20d1aSTang Haojin      /*
178d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
179d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
180d2b20d1aSTang Haojin      }
181d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B
182d2b20d1aSTang Haojin      */
183d2b20d1aSTang Haojin      when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) {
184d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
185d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
186d2b20d1aSTang Haojin        }
187d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B
188d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) {
189d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
190d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B
191d2b20d1aSTang Haojin        }
192d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B
193d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) {
194d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
195d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B
196d2b20d1aSTang Haojin        }
197d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B
198d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) {
199d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
200d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
201d2b20d1aSTang Haojin        }
202d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B
203d2b20d1aSTang Haojin      } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) {
204d2b20d1aSTang Haojin        for (i <- 0 until numOfStage) {
205d2b20d1aSTang Haojin          topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B
206d2b20d1aSTang Haojin        }
207d2b20d1aSTang Haojin        io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B
208d2b20d1aSTang Haojin      }
209d2b20d1aSTang Haojin    } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) {
210d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
211d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
212d2b20d1aSTang Haojin      }
213d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B
214d2b20d1aSTang Haojin    } .otherwise {
215d2b20d1aSTang Haojin      for (i <- 0 until numOfStage) {
216d2b20d1aSTang Haojin        topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
217d2b20d1aSTang Haojin      }
218d2b20d1aSTang Haojin      io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B
219d2b20d1aSTang Haojin    }
220d2b20d1aSTang Haojin  }
221d2b20d1aSTang Haojin
2221d8f4dcbSJay  class TlbExept(implicit p: Parameters) extends XSBundle{
2231d8f4dcbSJay    val pageFault = Bool()
2241d8f4dcbSJay    val accessFault = Bool()
2251d8f4dcbSJay    val mmio = Bool()
226b005f7c6SJay  }
22709c6f1ddSLingrui98
228a61a35e0Sssszwic  val preDecoder       = Module(new PreDecode)
229dc270d3bSJenius
2302a3050c2SJay  val predChecker     = Module(new PredChecker)
2312a3050c2SJay  val frontendTrigger = Module(new FrontendTrigger)
2325995c9e7SJenius  val (checkerIn, checkerOutStage1, checkerOutStage2)         = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out)
2331d8f4dcbSJay
23458dbdfc2SJay  /**
23558dbdfc2SJay    ******************************************************************************
23658dbdfc2SJay    * IFU Stage 0
23758dbdfc2SJay    * - send cacheline fetch request to ICacheMainPipe
23858dbdfc2SJay    ******************************************************************************
23958dbdfc2SJay    */
24009c6f1ddSLingrui98
24109c6f1ddSLingrui98  val f0_valid                             = fromFtq.req.valid
24209c6f1ddSLingrui98  val f0_ftq_req                           = fromFtq.req.bits
2436ce52296SJinYue  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
24434a88126SJinYue  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
245935edac4STang Haojin  val f0_fire                              = fromFtq.req.fire
24609c6f1ddSLingrui98
24709c6f1ddSLingrui98  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
24809c6f1ddSLingrui98  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
24909c6f1ddSLingrui98
250cb4f77ceSLingrui98  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
251cb4f77ceSLingrui98                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
25209c6f1ddSLingrui98
2532a3050c2SJay  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
2542a3050c2SJay  val f3_wb_not_flush = WireInit(false.B)
2552a3050c2SJay
2562a3050c2SJay  backend_redirect := fromFtq.redirect.valid
2572a3050c2SJay  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
2582a3050c2SJay  f2_flush := backend_redirect || mmio_redirect || wb_redirect
25909c6f1ddSLingrui98  f1_flush := f2_flush || from_bpu_f1_flush
26009c6f1ddSLingrui98  f0_flush := f1_flush || from_bpu_f0_flush
26109c6f1ddSLingrui98
26209c6f1ddSLingrui98  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
26309c6f1ddSLingrui98
26450780602SJenius  fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady
26509c6f1ddSLingrui98
266d2b20d1aSTang Haojin
267d2b20d1aSTang Haojin  when (wb_redirect) {
268d2b20d1aSTang Haojin    when (f3_wb_not_flush) {
269d2b20d1aSTang Haojin      topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B
270d2b20d1aSTang Haojin    }
271d2b20d1aSTang Haojin    for (i <- 0 until numOfStage - 1) {
272d2b20d1aSTang Haojin      topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B
273d2b20d1aSTang Haojin    }
274d2b20d1aSTang Haojin  }
275d2b20d1aSTang Haojin
27658dbdfc2SJay  /** <PERF> f0 fetch bubble */
277f7c29b0aSJinYue
27800240ba6SJay  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
279c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
280c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
281c5c5edaeSJenius  // XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
28200240ba6SJay  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
28300240ba6SJay  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
28400240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
28500240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
28658dbdfc2SJay
28758dbdfc2SJay
28858dbdfc2SJay  /**
28958dbdfc2SJay    ******************************************************************************
29058dbdfc2SJay    * IFU Stage 1
29158dbdfc2SJay    * - calculate pc/half_pc/cut_ptr for every instruction
29258dbdfc2SJay    ******************************************************************************
29358dbdfc2SJay    */
29409c6f1ddSLingrui98
29509c6f1ddSLingrui98  val f1_valid      = RegInit(false.B)
296005e809bSJiuyang Liu  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
297005e809bSJiuyang Liu  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
298005e809bSJiuyang Liu  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
299005e809bSJiuyang Liu  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
300625ecd17SJenius  val f1_fire       = f1_valid && f2_ready
30109c6f1ddSLingrui98
302625ecd17SJenius  f1_ready := f1_fire || !f1_valid
30309c6f1ddSLingrui98
3040d756c48SJinYue  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
305cb4f77ceSLingrui98  // from_bpu_f1_flush := false.B
30609c6f1ddSLingrui98
30709c6f1ddSLingrui98  when(f1_flush)                  {f1_valid  := false.B}
30809c6f1ddSLingrui98  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
30909c6f1ddSLingrui98  .elsewhen(f1_fire)              {f1_valid  := false.B}
31009c6f1ddSLingrui98
311e4d2f6a9Smy-mayfly  val f1_pc_high            = f1_ftq_req.startAddr(VAddrBits-1, PcCutPoint)
312f2f493deSstride  val f1_pc_high_plus1      = f1_pc_high + 1.U
313f2f493deSstride
314e4d2f6a9Smy-mayfly  /**
315e4d2f6a9Smy-mayfly   * In order to reduce power consumption, avoid calculating the full PC value in the first level.
316e4d2f6a9Smy-mayfly   * code of original logic, this code has been deprecated
317e4d2f6a9Smy-mayfly   * val f1_pc                 = VecInit(f1_pc_lower_result.map{ i =>
318e4d2f6a9Smy-mayfly   *  Mux(i(f1_pc_adder_cut_point), Cat(f1_pc_high_plus1,i(f1_pc_adder_cut_point-1,0)), Cat(f1_pc_high,i(f1_pc_adder_cut_point-1,0)))})
319e4d2f6a9Smy-mayfly   *
320e4d2f6a9Smy-mayfly   */
321e4d2f6a9Smy-mayfly  val f1_pc_lower_result    = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint-1, 0)) + (i * 2).U)) // cat with overflow bit
322f2f493deSstride
323e4d2f6a9Smy-mayfly  val f1_pc                 = CatPC(f1_pc_lower_result, f1_pc_high, f1_pc_high_plus1)
324e4d2f6a9Smy-mayfly
325e4d2f6a9Smy-mayfly  val f1_half_snpc_lower_result = VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(PcCutPoint-1, 0)) + ((i+2) * 2).U)) // cat with overflow bit
326e4d2f6a9Smy-mayfly  val f1_half_snpc            = CatPC(f1_half_snpc_lower_result, f1_pc_high, f1_pc_high_plus1)
327f2f493deSstride
328f2f493deSstride  if (env.FPGAPlatform){
329f2f493deSstride    val f1_pc_diff          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
330f2f493deSstride    val f1_half_snpc_diff   = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
331f2f493deSstride
332f2f493deSstride    XSError(f1_pc.zip(f1_pc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_), "f1_half_snpc adder cut fail")
333f2f493deSstride    XSError(f1_half_snpc.zip(f1_half_snpc_diff).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_),  "f1_half_snpc adder cut fail")
334f2f493deSstride  }
335f2f493deSstride
336b92f8445Sssszwic  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
337b92f8445Sssszwic                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(2.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
33809c6f1ddSLingrui98
33958dbdfc2SJay  /**
34058dbdfc2SJay    ******************************************************************************
34158dbdfc2SJay    * IFU Stage 2
34258dbdfc2SJay    * - icache response data (latched for pipeline stop)
34358dbdfc2SJay    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
34458dbdfc2SJay    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
34558dbdfc2SJay    * - cut data from cachlines to packet instruction code
34658dbdfc2SJay    * - instruction predecode and RVC expand
34758dbdfc2SJay    ******************************************************************************
34858dbdfc2SJay    */
34958dbdfc2SJay
3501d8f4dcbSJay  val icacheRespAllValid = WireInit(false.B)
35109c6f1ddSLingrui98
35209c6f1ddSLingrui98  val f2_valid      = RegInit(false.B)
353005e809bSJiuyang Liu  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
354005e809bSJiuyang Liu  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
355005e809bSJiuyang Liu  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
356005e809bSJiuyang Liu  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
357625ecd17SJenius  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
3581d8f4dcbSJay
359625ecd17SJenius  f2_ready := f2_fire || !f2_valid
3601d8f4dcbSJay  //TODO: addr compare may be timing critical
36134a88126SJinYue  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
3621d8f4dcbSJay  val f2_icache_all_resp_reg        = RegInit(false.B)
3631d8f4dcbSJay
3641d8f4dcbSJay  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
3651d8f4dcbSJay
366d2b20d1aSTang Haojin  icacheMissBubble := io.icacheInter.topdownIcacheMiss
367d2b20d1aSTang Haojin  itlbMissBubble   := io.icacheInter.topdownItlbMiss
368d2b20d1aSTang Haojin
3691d8f4dcbSJay  io.icacheStop := !f3_ready
3701d8f4dcbSJay
3711d8f4dcbSJay  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
3721d8f4dcbSJay  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
3731d8f4dcbSJay  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
37409c6f1ddSLingrui98
37509c6f1ddSLingrui98  when(f2_flush)                  {f2_valid := false.B}
37609c6f1ddSLingrui98  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
37709c6f1ddSLingrui98  .elsewhen(f2_fire)              {f2_valid := false.B}
37809c6f1ddSLingrui98
3791d8f4dcbSJay  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
380d0de7e4aSpeixiaokun  val f2_except_gpf   = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.guestPageFault))
3811d8f4dcbSJay  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
382d7ac23a3SEaston Man  // paddr and gpaddr of [startAddr, nextLineAddr]
383d7ac23a3SEaston Man  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
38491946104Sxu_zh  val f2_gpaddr       = fromICache(0).bits.gpaddr
385d0de7e4aSpeixiaokun  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio &&
386d0de7e4aSpeixiaokun    !fromICache(0).bits.tlbExcp.accessFault &&
387d0de7e4aSpeixiaokun    !fromICache(0).bits.tlbExcp.pageFault   &&
388d0de7e4aSpeixiaokun    !fromICache(0).bits.tlbExcp.guestPageFault
3890be662e4SJay
390e4d2f6a9Smy-mayfly  /**
391e4d2f6a9Smy-mayfly    * reduce the number of registers, origin code
392e4d2f6a9Smy-mayfly    * f2_pc = RegEnable(f1_pc, f1_fire)
393e4d2f6a9Smy-mayfly    */
394e4d2f6a9Smy-mayfly  val f2_pc_lower_result        = RegEnable(f1_pc_lower_result, f1_fire)
395e4d2f6a9Smy-mayfly  val f2_pc_high                = RegEnable(f1_pc_high, f1_fire)
396e4d2f6a9Smy-mayfly  val f2_pc_high_plus1          = RegEnable(f1_pc_high_plus1, f1_fire)
397e4d2f6a9Smy-mayfly  val f2_pc                     = CatPC(f2_pc_lower_result, f2_pc_high, f2_pc_high_plus1)
398a37fbf10SJay
399e4d2f6a9Smy-mayfly  val f2_cut_ptr                = RegEnable(f1_cut_ptr, f1_fire)
400005e809bSJiuyang Liu  val f2_resend_vaddr           = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire)
4012a3050c2SJay
4022a3050c2SJay  def isNextLine(pc: UInt, startAddr: UInt) = {
4032a3050c2SJay    startAddr(blockOffBits) ^ pc(blockOffBits)
404b6982e83SLemover  }
40509c6f1ddSLingrui98
4062a3050c2SJay  def isLastInLine(pc: UInt) = {
4072a3050c2SJay    pc(blockOffBits - 1, 0) === "b111110".U
40809c6f1ddSLingrui98  }
40909c6f1ddSLingrui98
4102a3050c2SJay  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
4112a3050c2SJay  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
4121d011975SJinYue  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
4132a3050c2SJay  val f2_instr_range = f2_jump_range & f2_ftr_range
4142a3050c2SJay  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
4152a3050c2SJay  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
416d0de7e4aSpeixiaokun  val f2_gpf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_gpf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_gpf(1))))
4171d8f4dcbSJay  val f2_perf_info    = io.icachePerfInfo
41809c6f1ddSLingrui98
4192a3050c2SJay  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
420d558bd61SJenius    require(HasCExtension)
421d558bd61SJenius    // if(HasCExtension){
42209c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
423b92f8445Sssszwic      val dataVec  = cacheline.asTypeOf(Vec(blockBytes, UInt(16.W))) //32 16-bit data vector
42409c6f1ddSLingrui98      (0 until PredictWidth + 1).foreach( i =>
425d558bd61SJenius        result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1
42609c6f1ddSLingrui98      )
42709c6f1ddSLingrui98      result
428d558bd61SJenius    // } else {
429d558bd61SJenius    //   val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
430d558bd61SJenius    //   val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
431d558bd61SJenius    //   (0 until PredictWidth).foreach( i =>
432d558bd61SJenius    //     result(i) := dataVec(cutPtr(i))
433d558bd61SJenius    //   )
434d558bd61SJenius    //   result
435d558bd61SJenius    // }
43609c6f1ddSLingrui98  }
43709c6f1ddSLingrui98
438a61a35e0Sssszwic  val f2_cache_response_data = fromICache.map(_.bits.data)
439b92f8445Sssszwic  val f2_data_2_cacheline = Cat(f2_cache_response_data(0), f2_cache_response_data(0))
440dc270d3bSJenius
441a61a35e0Sssszwic  val f2_cut_data   = cut(f2_data_2_cacheline, f2_cut_ptr)
44209c6f1ddSLingrui98
44358dbdfc2SJay  /** predecode (include RVC expander) */
444dc270d3bSJenius  // preDecoderRegIn.data := f2_reg_cut_data
445dc270d3bSJenius  // preDecoderRegInIn.frontendTrigger := io.frontendTrigger
446dc270d3bSJenius  // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable
447dc270d3bSJenius  // preDecoderRegIn.pc  := f2_pc
448dc270d3bSJenius
449a61a35e0Sssszwic  val preDecoderIn  = preDecoder.io.in
4509afa8a47STang Haojin  preDecoderIn.valid := f2_valid
4519afa8a47STang Haojin  preDecoderIn.bits.data := f2_cut_data
4529afa8a47STang Haojin  preDecoderIn.bits.frontendTrigger := io.frontendTrigger
4539afa8a47STang Haojin  preDecoderIn.bits.pc  := f2_pc
454a61a35e0Sssszwic  val preDecoderOut = preDecoder.io.out
45509c6f1ddSLingrui98
45648a62719SJenius  //val f2_expd_instr     = preDecoderOut.expInstr
45748a62719SJenius  val f2_instr          = preDecoderOut.instr
4582a3050c2SJay  val f2_pd             = preDecoderOut.pd
4592a3050c2SJay  val f2_jump_offset    = preDecoderOut.jumpOffset
4602a3050c2SJay  val f2_hasHalfValid   =  preDecoderOut.hasHalfValid
4612a3050c2SJay  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
462d0de7e4aSpeixiaokun  val f2_crossGuestPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_gpf(0) && f2_doubleLine && f2_except_gpf(1) && !f2_pd(i).isRVC ))
46300240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
46400240ba6SJay
46509c6f1ddSLingrui98
46658dbdfc2SJay  /**
46758dbdfc2SJay    ******************************************************************************
46858dbdfc2SJay    * IFU Stage 3
46958dbdfc2SJay    * - handle MMIO instruciton
47058dbdfc2SJay    *  -send request to Uncache fetch Unit
47158dbdfc2SJay    *  -every packet include 1 MMIO instruction
47258dbdfc2SJay    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
47358dbdfc2SJay    *  -flush to snpc (send ifu_redirect to Ftq)
47458dbdfc2SJay    * - Ibuffer enqueue
47558dbdfc2SJay    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
47658dbdfc2SJay    * - handle last half RVI instruction
47758dbdfc2SJay    ******************************************************************************
47858dbdfc2SJay    */
47958dbdfc2SJay
48009c6f1ddSLingrui98  val f3_valid          = RegInit(false.B)
481005e809bSJiuyang Liu  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
482005e809bSJiuyang Liu  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
483005e809bSJiuyang Liu  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
484935edac4STang Haojin  val f3_fire           = io.toIbuffer.fire
4851d8f4dcbSJay
486a61a35e0Sssszwic  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
4871d8f4dcbSJay
488005e809bSJiuyang Liu  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
489005e809bSJiuyang Liu  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
490d0de7e4aSpeixiaokun  val f3_except_gpf     = RegEnable(f2_except_gpf,  f2_fire)
491005e809bSJiuyang Liu  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
49209c6f1ddSLingrui98
493935edac4STang Haojin  //val f3_expd_instr     = RegEnable(f2_expd_instr,  f2_fire)
494935edac4STang Haojin  val f3_instr          = RegEnable(f2_instr, f2_fire)
49548a62719SJenius  val f3_expd_instr     = VecInit((0 until PredictWidth).map{ i =>
49648a62719SJenius    val expander       = Module(new RVCExpander)
49748a62719SJenius    expander.io.in := f3_instr(i)
49848a62719SJenius    expander.io.out.bits
49948a62719SJenius  })
50048a62719SJenius
501935edac4STang Haojin  val f3_pd_wire        = RegEnable(f2_pd,          f2_fire)
502330aad7fSGuokai Chen  val f3_pd             = WireInit(f3_pd_wire)
503935edac4STang Haojin  val f3_jump_offset    = RegEnable(f2_jump_offset, f2_fire)
504935edac4STang Haojin  val f3_af_vec         = RegEnable(f2_af_vec,      f2_fire)
505935edac4STang Haojin  val f3_pf_vec         = RegEnable(f2_pf_vec ,     f2_fire)
506b436d3b6Speixiaokun  val f3_gpf_vec        = RegEnable(f2_gpf_vec,     f2_fire)
507e4d2f6a9Smy-mayfly
508e4d2f6a9Smy-mayfly  val f3_pc_lower_result        = RegEnable(f2_pc_lower_result, f2_fire)
509e4d2f6a9Smy-mayfly  val f3_pc_high                = RegEnable(f2_pc_high, f2_fire)
510e4d2f6a9Smy-mayfly  val f3_pc_high_plus1          = RegEnable(f2_pc_high_plus1, f2_fire)
511e4d2f6a9Smy-mayfly  val f3_pc             = CatPC(f3_pc_lower_result, f3_pc_high, f3_pc_high_plus1)
512e4d2f6a9Smy-mayfly
513e4d2f6a9Smy-mayfly  val f3_pc_last_lower_result_plus2 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 2.U, f2_fire)
514e4d2f6a9Smy-mayfly  val f3_pc_last_lower_result_plus4 = RegEnable(f2_pc_lower_result(PredictWidth - 1) + 4.U, f2_fire)
515e4d2f6a9Smy-mayfly  //val f3_half_snpc      = RegEnable(f2_half_snpc,   f2_fire)
516e4d2f6a9Smy-mayfly
517e4d2f6a9Smy-mayfly  /**
518e4d2f6a9Smy-mayfly    ***********************************************************************
519e4d2f6a9Smy-mayfly    * Half snpc(i) is larger than pc(i) by 4. Using pc to calculate half snpc may be a good choice.
520e4d2f6a9Smy-mayfly    ***********************************************************************
521e4d2f6a9Smy-mayfly    */
522e4d2f6a9Smy-mayfly  val f3_half_snpc      = Wire(Vec(PredictWidth,UInt(VAddrBits.W)))
523e4d2f6a9Smy-mayfly  for(i <- 0 until PredictWidth){
524e4d2f6a9Smy-mayfly    if(i == (PredictWidth - 2)){
525e4d2f6a9Smy-mayfly      f3_half_snpc(i)   := CatPC(f3_pc_last_lower_result_plus2, f3_pc_high, f3_pc_high_plus1)
526e4d2f6a9Smy-mayfly    } else if (i == (PredictWidth - 1)){
527e4d2f6a9Smy-mayfly      f3_half_snpc(i)   := CatPC(f3_pc_last_lower_result_plus4, f3_pc_high, f3_pc_high_plus1)
528e4d2f6a9Smy-mayfly    } else {
529e4d2f6a9Smy-mayfly      f3_half_snpc(i)   := f3_pc(i+2)
530e4d2f6a9Smy-mayfly    }
531e4d2f6a9Smy-mayfly  }
532e4d2f6a9Smy-mayfly
533935edac4STang Haojin  val f3_instr_range    = RegEnable(f2_instr_range, f2_fire)
534935edac4STang Haojin  val f3_foldpc         = RegEnable(f2_foldpc,      f2_fire)
535935edac4STang Haojin  val f3_crossPageFault = RegEnable(f2_crossPageFault,           f2_fire)
5360214776eSpeixiaokun  val f3_crossGuestPageFault = RegEnable(f2_crossGuestPageFault, f2_fire)
537935edac4STang Haojin  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,             f2_fire)
538d0de7e4aSpeixiaokun  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i) || f3_except_gpf(i)})
539d0de7e4aSpeixiaokun  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_) || f3_except_gpf.reduce(_||_))
540d7ac23a3SEaston Man  val f3_paddrs         = RegEnable(f2_paddrs,  f2_fire)
54191946104Sxu_zh  val f3_gpaddr         = RegEnable(f2_gpaddr,  f2_fire)
542005e809bSJiuyang Liu  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,             f2_fire)
543ee175d78SJay
544cb6e5d3cSssszwic  // Expand 1 bit to prevent overflow when assert
545cb6e5d3cSssszwic  val f3_ftq_req_startAddr      = Cat(0.U(1.W), f3_ftq_req.startAddr)
546cb6e5d3cSssszwic  val f3_ftq_req_nextStartAddr  = Cat(0.U(1.W), f3_ftq_req.nextStartAddr)
547330aad7fSGuokai Chen  // brType, isCall and isRet generation is delayed to f3 stage
548330aad7fSGuokai Chen  val f3Predecoder = Module(new F3Predecoder)
549330aad7fSGuokai Chen
550330aad7fSGuokai Chen  f3Predecoder.io.in.instr := f3_instr
551330aad7fSGuokai Chen
552330aad7fSGuokai Chen  f3_pd.zipWithIndex.map{ case (pd,i) =>
553330aad7fSGuokai Chen    pd.brType := f3Predecoder.io.out.pd(i).brType
554330aad7fSGuokai Chen    pd.isCall := f3Predecoder.io.out.pd(i).isCall
555330aad7fSGuokai Chen    pd.isRet  := f3Predecoder.io.out.pd(i).isRet
556330aad7fSGuokai Chen  }
557330aad7fSGuokai Chen
558330aad7fSGuokai Chen  val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_)
559330aad7fSGuokai Chen  XSError(f3_valid && f3PdDiff, "f3 pd diff")
560330aad7fSGuokai Chen
5611d011975SJinYue  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
562cb6e5d3cSssszwic    assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!")
5631d011975SJinYue  }
564a1351e5dSJay
5652a3050c2SJay  /*** MMIO State Machine***/
566ee175d78SJay  val f3_mmio_data       = Reg(Vec(2, UInt(16.W)))
567ee175d78SJay  val mmio_is_RVC        = RegInit(false.B)
568ee175d78SJay  val mmio_resend_addr   = RegInit(0.U(PAddrBits.W))
569ee175d78SJay  val mmio_resend_af     = RegInit(false.B)
570c3b2d83aSJay  val mmio_resend_pf     = RegInit(false.B)
571d0de7e4aSpeixiaokun  val mmio_resend_gpf    = RegInit(false.B)
572b5a614b9Sxu_zh  val mmio_resend_gpaddr = RegInit(0.U(GPAddrBits.W))
573c3b2d83aSJay
5741d1e6d4dSJenius  //last instuction finish
5751d1e6d4dSJenius  val is_first_instr = RegInit(true.B)
576ba5ba1dcSmy-mayfly  /*** Determine whether the MMIO instruction is executable based on the previous prediction block ***/
577ba5ba1dcSmy-mayfly  io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx - 1.U)
578a37fbf10SJay
5791d1e6d4dSJenius  val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11)
580ee175d78SJay  val mmio_state = RegInit(m_idle)
581a37fbf10SJay
5829bae7d6eSJay  val f3_req_is_mmio     = f3_mmio && f3_valid
5832a3050c2SJay  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
584ee175d78SJay  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
585a37fbf10SJay
586ee175d78SJay  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
587a37fbf10SJay  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
588a37fbf10SJay  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
589a37fbf10SJay
5900c70648eSEaston Man  val fromFtqRedirectReg = Wire(fromFtq.redirect.cloneType)
5910c70648eSEaston Man  fromFtqRedirectReg.bits := RegEnable(fromFtq.redirect.bits, 0.U.asTypeOf(fromFtq.redirect.bits), fromFtq.redirect.valid)
5920c70648eSEaston Man  fromFtqRedirectReg.valid := RegNext(fromFtq.redirect.valid, init = false.B)
5934a74a727SJenius  val mmioF3Flush           = RegNext(f3_flush,init = false.B)
59456788a33SJinYue  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
59556788a33SJinYue  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
5969bae7d6eSJay
59756788a33SJinYue  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
5989bae7d6eSJay
599ba5ba1dcSmy-mayfly  /**
600ba5ba1dcSmy-mayfly    **********************************************************************************
601ba5ba1dcSmy-mayfly    * We want to defer instruction fetching when encountering MMIO instructions to ensure that the MMIO region is not negatively impacted.
602ba5ba1dcSmy-mayfly    * This is the exception when the first instruction is an MMIO instruction.
603ba5ba1dcSmy-mayfly    **********************************************************************************
604ba5ba1dcSmy-mayfly    */
605ba5ba1dcSmy-mayfly  when(is_first_instr && f3_fire){
6061d1e6d4dSJenius    is_first_instr := false.B
6071d1e6d4dSJenius  }
6081d1e6d4dSJenius
6094a74a727SJenius  when(f3_flush && !f3_req_is_mmio)                                                 {f3_valid := false.B}
6104a74a727SJenius  .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush)                    {f3_valid := false.B}
611a37fbf10SJay  .elsewhen(f2_fire && !f2_flush )                                                  {f3_valid := true.B }
612935edac4STang Haojin  .elsewhen(io.toIbuffer.fire && !f3_req_is_mmio)                                   {f3_valid := false.B}
613a37fbf10SJay  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}                                   {f3_valid := false.B}
614a37fbf10SJay
615a37fbf10SJay  val f3_mmio_use_seq_pc = RegInit(false.B)
616a37fbf10SJay
61756788a33SJinYue  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
61856788a33SJinYue  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
619a37fbf10SJay
620a37fbf10SJay  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
621a37fbf10SJay  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
622a37fbf10SJay
6238c192ff7Sxu_zh  f3_ready := (io.toIbuffer.ready && (f3_mmio_req_commit || !f3_req_is_mmio)) || !f3_valid
624a37fbf10SJay
6251d1e6d4dSJenius  // mmio state machine
626a37fbf10SJay  switch(mmio_state){
627ee175d78SJay    is(m_idle){
6289bae7d6eSJay      when(f3_req_is_mmio){
6291d1e6d4dSJenius        mmio_state := m_waitLastCmt
6301d1e6d4dSJenius      }
6311d1e6d4dSJenius    }
6321d1e6d4dSJenius
6331d1e6d4dSJenius    is(m_waitLastCmt){
6341d1e6d4dSJenius      when(is_first_instr){
635ee175d78SJay        mmio_state := m_sendReq
6361d1e6d4dSJenius      }.otherwise{
6371d1e6d4dSJenius        mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt)
638a37fbf10SJay      }
639a37fbf10SJay    }
640a37fbf10SJay
641ee175d78SJay    is(m_sendReq){
642935edac4STang Haojin      mmio_state := Mux(toUncache.fire, m_waitResp, m_sendReq)
643a37fbf10SJay    }
644a37fbf10SJay
645ee175d78SJay    is(m_waitResp){
646935edac4STang Haojin      when(fromUncache.fire){
647a37fbf10SJay          val isRVC = fromUncache.bits.data(1,0) =/= 3.U
648d7ac23a3SEaston Man          val needResend = !isRVC && f3_paddrs(0)(2,1) === 3.U
649ee175d78SJay          mmio_state      := Mux(needResend, m_sendTLB, m_waitCommit)
650ee175d78SJay          mmio_is_RVC     := isRVC
651ee175d78SJay          f3_mmio_data(0) := fromUncache.bits.data(15,0)
652ee175d78SJay          f3_mmio_data(1) := fromUncache.bits.data(31,16)
653a37fbf10SJay      }
654a37fbf10SJay    }
655a37fbf10SJay
656ee175d78SJay    is(m_sendTLB){
657*7b7232f9Sxu_zh      mmio_state := Mux(io.iTLBInter.req.fire, m_tlbResp, m_sendTLB)
658c3b2d83aSJay    }
659a37fbf10SJay
660ee175d78SJay    is(m_tlbResp){
661*7b7232f9Sxu_zh      when(io.iTLBInter.resp.fire) {
662*7b7232f9Sxu_zh        // we are using a blocked tlb, so resp.fire must have !resp.bits.miss
663*7b7232f9Sxu_zh        assert(!io.iTLBInter.resp.bits.miss, "blocked mode iTLB miss when resp.fire")
664*7b7232f9Sxu_zh        val tlbExcp = io.iTLBInter.resp.bits.excp(0).pf.instr ||
665d0de7e4aSpeixiaokun                      io.iTLBInter.resp.bits.excp(0).af.instr ||
666d0de7e4aSpeixiaokun                      io.iTLBInter.resp.bits.excp(0).gpf.instr
667*7b7232f9Sxu_zh        // if tlb has exception, abort checking pmp, just send instr & exception to ibuffer and wait for commit
668*7b7232f9Sxu_zh        mmio_state         := Mux(tlbExcp, m_waitCommit, m_sendPMP)
669*7b7232f9Sxu_zh        // also save itlb response
67003efd994Shappy-lx        mmio_resend_addr   := io.iTLBInter.resp.bits.paddr(0)
671920ca00eSJay        mmio_resend_af     := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr
672920ca00eSJay        mmio_resend_pf     := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr
673d0de7e4aSpeixiaokun        mmio_resend_gpf    := mmio_resend_gpf || io.iTLBInter.resp.bits.excp(0).gpf.instr
674b5a614b9Sxu_zh        mmio_resend_gpaddr := io.iTLBInter.resp.bits.gpaddr(0)
675ee175d78SJay      }
676*7b7232f9Sxu_zh    }
677ee175d78SJay
678ee175d78SJay    is(m_sendPMP){
679c3b2d83aSJay      val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
680ee175d78SJay      mmio_state     := Mux(pmpExcpAF, m_waitCommit, m_resendReq)
681*7b7232f9Sxu_zh      mmio_resend_af := mmio_resend_af || pmpExcpAF
682ee175d78SJay    }
683ee175d78SJay
684ee175d78SJay    is(m_resendReq){
685935edac4STang Haojin      mmio_state := Mux(toUncache.fire, m_waitResendResp, m_resendReq)
686ee175d78SJay    }
687ee175d78SJay
688ee175d78SJay    is(m_waitResendResp) {
689935edac4STang Haojin      when(fromUncache.fire) {
690ee175d78SJay        mmio_state      := m_waitCommit
691ee175d78SJay        f3_mmio_data(1) := fromUncache.bits.data(15,0)
692a37fbf10SJay      }
693a37fbf10SJay    }
694a37fbf10SJay
695ee175d78SJay    is(m_waitCommit) {
696*7b7232f9Sxu_zh      mmio_state := Mux(mmio_commit, m_commited, m_waitCommit)
697a37fbf10SJay    }
6982a3050c2SJay
699ee175d78SJay    //normal mmio instruction
700ee175d78SJay    is(m_commited) {
701ee175d78SJay      mmio_state         := m_idle
702ee175d78SJay      mmio_is_RVC        := false.B
703ee175d78SJay      mmio_resend_addr   := 0.U
704b5a614b9Sxu_zh      mmio_resend_af     := false.B
705b5a614b9Sxu_zh      mmio_resend_pf     := false.B
706b5a614b9Sxu_zh      mmio_resend_gpf    := false.B
707b5a614b9Sxu_zh      mmio_resend_gpaddr := 0.U
7082a3050c2SJay    }
709a37fbf10SJay  }
710a37fbf10SJay
7118abe1810SEaston Man  // Exception or flush by older branch prediction
7128abe1810SEaston Man  // Condition is from RegNext(fromFtq.redirect), 1 cycle after backend rediect
713167bcd01SJay  when(f3_ftq_flush_self || f3_ftq_flush_by_older) {
714ee175d78SJay    mmio_state         := m_idle
715ee175d78SJay    mmio_is_RVC        := false.B
716ee175d78SJay    mmio_resend_addr   := 0.U
717ee175d78SJay    mmio_resend_af     := false.B
718b5a614b9Sxu_zh    mmio_resend_pf     := false.B
719b5a614b9Sxu_zh    mmio_resend_gpf    := false.B
720b5a614b9Sxu_zh    mmio_resend_gpaddr := 0.U
721ee175d78SJay    f3_mmio_data.map(_ := 0.U)
7229bae7d6eSJay  }
7239bae7d6eSJay
724ee175d78SJay  toUncache.valid     := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
725d7ac23a3SEaston Man  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_paddrs(0))
726a37fbf10SJay  fromUncache.ready   := true.B
727a37fbf10SJay
728*7b7232f9Sxu_zh  // send itlb request in m_sendTLB state
729ee175d78SJay  io.iTLBInter.req.valid                   := (mmio_state === m_sendTLB) && f3_req_is_mmio
730ee175d78SJay  io.iTLBInter.req.bits.size               := 3.U
731ee175d78SJay  io.iTLBInter.req.bits.vaddr              := f3_resend_vaddr
732ee175d78SJay  io.iTLBInter.req.bits.debug.pc           := f3_resend_vaddr
733*7b7232f9Sxu_zh  io.iTLBInter.req.bits.cmd                := TlbCmd.exec
734*7b7232f9Sxu_zh  io.iTLBInter.req.bits.kill               := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
735*7b7232f9Sxu_zh  io.iTLBInter.req.bits.no_translate       := false.B
736d0de7e4aSpeixiaokun  io.iTLBInter.req.bits.hyperinst          := DontCare
737d0de7e4aSpeixiaokun  io.iTLBInter.req.bits.hlvx               := DontCare
7388744445eSMaxpicca-Li  io.iTLBInter.req.bits.memidx             := DontCare
739f1fe8698SLemover  io.iTLBInter.req.bits.debug.robIdx       := DontCare
740ee175d78SJay  io.iTLBInter.req.bits.debug.isFirstIssue := DontCare
741149a2326Sweiding liu  io.iTLBInter.req.bits.pmp_addr           := DontCare
742*7b7232f9Sxu_zh  // whats the difference between req_kill and req.bits.kill?
743*7b7232f9Sxu_zh  io.iTLBInter.req_kill := false.B
744*7b7232f9Sxu_zh  // wait for itlb response in m_tlbResp state
745*7b7232f9Sxu_zh  io.iTLBInter.resp.ready := (mmio_state === m_tlbResp) && f3_req_is_mmio
746ee175d78SJay
747ee175d78SJay  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
748ee175d78SJay  io.pmp.req.bits.addr  := mmio_resend_addr
749ee175d78SJay  io.pmp.req.bits.size  := 3.U
750ee175d78SJay  io.pmp.req.bits.cmd   := TlbCmd.exec
751f7c29b0aSJinYue
7522a3050c2SJay  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
75309c6f1ddSLingrui98
75409c6f1ddSLingrui98  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
7550be662e4SJay  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
7562a3050c2SJay  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
75709c6f1ddSLingrui98
7582a3050c2SJay  /*** prediction result check   ***/
7592a3050c2SJay  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
7602a3050c2SJay  checkerIn.jumpOffset  := f3_jump_offset
7616ce52296SJinYue  checkerIn.target      := f3_ftq_req.nextStartAddr
7622a3050c2SJay  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
7632a3050c2SJay  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
7642a3050c2SJay  checkerIn.pds         := f3_pd
7652a3050c2SJay  checkerIn.pc          := f3_pc
7660c70648eSEaston Man  checkerIn.fire_in     := RegNext(f2_fire, init = false.B)
7672a3050c2SJay
76858dbdfc2SJay  /*** handle half RVI in the last 2 Bytes  ***/
7692a3050c2SJay
7702a3050c2SJay  def hasLastHalf(idx: UInt) = {
7715995c9e7SJenius    //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio
7725995c9e7SJenius    !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio
7732a3050c2SJay  }
7742a3050c2SJay
775b665b650STang Haojin  val f3_last_validIdx       = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange)
7762a3050c2SJay
7772a3050c2SJay  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
7782a3050c2SJay  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
7792a3050c2SJay  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
7802a3050c2SJay
781935edac4STang Haojin  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt
7823f785aa3SJenius  val f3_lastHalf_disable = RegInit(false.B)
7832a3050c2SJay
784804985a5SJenius  when(f3_flush || (f3_fire && f3_lastHalf_disable)){
785804985a5SJenius    f3_lastHalf_disable := false.B
786804985a5SJenius  }
787804985a5SJenius
7882a3050c2SJay  when (f3_flush) {
7892a3050c2SJay    f3_lastHalf.valid := false.B
7902a3050c2SJay  }.elsewhen (f3_fire) {
7913f785aa3SJenius    f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable
7926ce52296SJinYue    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
7932a3050c2SJay  }
7942a3050c2SJay
7952a3050c2SJay  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
7962a3050c2SJay
7972a3050c2SJay  /*** frontend Trigger  ***/
7982a3050c2SJay  frontendTrigger.io.pds  := f3_pd
7992a3050c2SJay  frontendTrigger.io.pc   := f3_pc
8002a3050c2SJay  frontendTrigger.io.data   := f3_cut_data
8012a3050c2SJay
8022a3050c2SJay  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
8032a3050c2SJay
8042a3050c2SJay  val f3_triggered = frontendTrigger.io.triggered
80591946104Sxu_zh  val f3_toIbuffer_valid = f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
8062a3050c2SJay
8072a3050c2SJay  /*** send to Ibuffer  ***/
80891946104Sxu_zh  io.toIbuffer.valid            := f3_toIbuffer_valid
8092a3050c2SJay  io.toIbuffer.bits.instrs      := f3_expd_instr
8102a3050c2SJay  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
8115995c9e7SJenius  io.toIbuffer.bits.enqEnable   := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt
8122a3050c2SJay  io.toIbuffer.bits.pd          := f3_pd
81309c6f1ddSLingrui98  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
8142a3050c2SJay  io.toIbuffer.bits.pc          := f3_pc
8155995c9e7SJenius  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio}
8162a3050c2SJay  io.toIbuffer.bits.foldpc      := f3_foldpc
817e3da8badSTang Haojin  io.toIbuffer.bits.exceptionType := (0 until PredictWidth).map(i => MuxCase(ExceptionType.none, Seq(
8186b46af8dSMuzi    (f3_pf_vec(i) || f3_crossPageFault(i)) -> ExceptionType.ipf,
8196b46af8dSMuzi    (f3_gpf_vec(i) || f3_crossGuestPageFault(i)) -> ExceptionType.igpf,
8206b46af8dSMuzi    f3_af_vec(i) -> ExceptionType.acf
8216b46af8dSMuzi  )))
822d0de7e4aSpeixiaokun  io.toIbuffer.bits.crossPageIPFFix := (0 until PredictWidth).map(i => f3_crossPageFault(i) || f3_crossGuestPageFault(i))
8232a3050c2SJay  io.toIbuffer.bits.triggered   := f3_triggered
8242a3050c2SJay
8252a3050c2SJay  when(f3_lastHalf.valid){
8265995c9e7SJenius    io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask
8272a3050c2SJay    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
8282a3050c2SJay  }
8292a3050c2SJay
830d7ac23a3SEaston Man  /** to backend */
83191946104Sxu_zh  // f3_gpaddr is valid iff gpf is detected
832b5a614b9Sxu_zh  io.toBackend.gpaddrMem_wen   := f3_toIbuffer_valid && Mux(
833b5a614b9Sxu_zh    f3_req_is_mmio,
834b5a614b9Sxu_zh    mmio_resend_gpf,
835b5a614b9Sxu_zh    f3_gpf_vec.asUInt.orR || f3_crossGuestPageFault.asUInt.orR
836b5a614b9Sxu_zh  )
837d7ac23a3SEaston Man  io.toBackend.gpaddrMem_waddr := f3_ftq_req.ftqIdx.value
838b5a614b9Sxu_zh  io.toBackend.gpaddrMem_wdata := Mux(f3_req_is_mmio, mmio_resend_gpaddr, f3_gpaddr)
83909c6f1ddSLingrui98
84009c6f1ddSLingrui98  //Write back to Ftq
841a37fbf10SJay  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
842a37fbf10SJay  val finishFetchMaskReg = RegNext(f3_cache_fetch)
843a37fbf10SJay
8442a3050c2SJay  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
8450be662e4SJay  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
846a37fbf10SJay  f3_mmio_missOffset.valid := f3_req_is_mmio
8470be662e4SJay  f3_mmio_missOffset.bits  := 0.U
8480be662e4SJay
8498abe1810SEaston Man  // Send mmioFlushWb back to FTQ 1 cycle after uncache fetch return
8508abe1810SEaston Man  // When backend redirect, mmio_state reset after 1 cycle.
8518abe1810SEaston Man  // In this case, mask .valid to avoid overriding backend redirect
8528abe1810SEaston Man  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire) &&
8538abe1810SEaston Man    f3_mmio_use_seq_pc && !f3_ftq_flush_self && !f3_ftq_flush_by_older)
8542a3050c2SJay  mmioFlushWb.bits.pc         := f3_pc
8552a3050c2SJay  mmioFlushWb.bits.pd         := f3_pd
8562a3050c2SJay  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
8572a3050c2SJay  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
8582a3050c2SJay  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
8592a3050c2SJay  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
8602a3050c2SJay  mmioFlushWb.bits.cfiOffset  := DontCare
861ee175d78SJay  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
8622a3050c2SJay  mmioFlushWb.bits.jalTarget  := DontCare
8632a3050c2SJay  mmioFlushWb.bits.instrRange := f3_mmio_range
86409c6f1ddSLingrui98
8652dfa9e76SJenius  /** external predecode for MMIO instruction */
8662dfa9e76SJenius  when(f3_req_is_mmio){
8672dfa9e76SJenius    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
8682dfa9e76SJenius    val currentIsRVC   = isRVC(inst)
8692dfa9e76SJenius
8702dfa9e76SJenius    val brType::isCall::isRet::Nil = brInfo(inst)
8712dfa9e76SJenius    val jalOffset = jal_offset(inst, currentIsRVC)
8722dfa9e76SJenius    val brOffset  = br_offset(inst, currentIsRVC)
8732dfa9e76SJenius
874195ef4a5STang Haojin    io.toIbuffer.bits.instrs(0) := new RVCDecoder(inst, XLEN, fLen, useAddiForMv = true).decode.bits
8752dfa9e76SJenius
8762dfa9e76SJenius
8772dfa9e76SJenius    io.toIbuffer.bits.pd(0).valid   := true.B
8782dfa9e76SJenius    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
8792dfa9e76SJenius    io.toIbuffer.bits.pd(0).brType  := brType
8802dfa9e76SJenius    io.toIbuffer.bits.pd(0).isCall  := isCall
8812dfa9e76SJenius    io.toIbuffer.bits.pd(0).isRet   := isRet
8822dfa9e76SJenius
8836b46af8dSMuzi    when (mmio_resend_af) {
8846b46af8dSMuzi      io.toIbuffer.bits.exceptionType(0) := ExceptionType.acf
8856b46af8dSMuzi    } .elsewhen (mmio_resend_pf) {
8866b46af8dSMuzi      io.toIbuffer.bits.exceptionType(0) := ExceptionType.ipf
887b5a614b9Sxu_zh    } .elsewhen (mmio_resend_gpf) {
888b5a614b9Sxu_zh      io.toIbuffer.bits.exceptionType(0) := ExceptionType.igpf
8896b46af8dSMuzi    }
8902dfa9e76SJenius    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
8912dfa9e76SJenius
8922dfa9e76SJenius    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
8932dfa9e76SJenius
8942dfa9e76SJenius    mmioFlushWb.bits.pd(0).valid   := true.B
8952dfa9e76SJenius    mmioFlushWb.bits.pd(0).isRVC   := currentIsRVC
8962dfa9e76SJenius    mmioFlushWb.bits.pd(0).brType  := brType
8972dfa9e76SJenius    mmioFlushWb.bits.pd(0).isCall  := isCall
8982dfa9e76SJenius    mmioFlushWb.bits.pd(0).isRet   := isRet
8992dfa9e76SJenius  }
9002dfa9e76SJenius
901935edac4STang Haojin  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire)  && f3_mmio_use_seq_pc)
90209c6f1ddSLingrui98
90300240ba6SJay  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
90400240ba6SJay
90500240ba6SJay
90658dbdfc2SJay  /**
90758dbdfc2SJay    ******************************************************************************
90858dbdfc2SJay    * IFU Write Back Stage
90958dbdfc2SJay    * - write back predecode information to Ftq to update
91058dbdfc2SJay    * - redirect if found fault prediction
91158dbdfc2SJay    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
91258dbdfc2SJay    ******************************************************************************
9132a3050c2SJay    */
9140c70648eSEaston Man  val wb_enable         = RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush
9150c70648eSEaston Man  val wb_valid          = RegNext(wb_enable, init = false.B)
9160c70648eSEaston Man  val wb_ftq_req        = RegEnable(f3_ftq_req, wb_enable)
91758dbdfc2SJay
9180c70648eSEaston Man  val wb_check_result_stage1   = RegEnable(checkerOutStage1, wb_enable)
9195995c9e7SJenius  val wb_check_result_stage2   = checkerOutStage2
9200c70648eSEaston Man  val wb_instr_range    = RegEnable(io.toIbuffer.bits.enqEnable, wb_enable)
921e4d2f6a9Smy-mayfly
922e4d2f6a9Smy-mayfly  val wb_pc_lower_result        = RegEnable(f3_pc_lower_result, wb_enable)
923e4d2f6a9Smy-mayfly  val wb_pc_high                = RegEnable(f3_pc_high, wb_enable)
924e4d2f6a9Smy-mayfly  val wb_pc_high_plus1          = RegEnable(f3_pc_high_plus1, wb_enable)
925e4d2f6a9Smy-mayfly  val wb_pc                     = CatPC(wb_pc_lower_result, wb_pc_high, wb_pc_high_plus1)
926e4d2f6a9Smy-mayfly
927e4d2f6a9Smy-mayfly  //val wb_pc             = RegEnable(f3_pc, wb_enable)
9280c70648eSEaston Man  val wb_pd             = RegEnable(f3_pd, wb_enable)
9290c70648eSEaston Man  val wb_instr_valid    = RegEnable(f3_instr_valid, wb_enable)
9302a3050c2SJay
9312a3050c2SJay  /* false hit lastHalf */
9320c70648eSEaston Man  val wb_lastIdx        = RegEnable(f3_last_validIdx, wb_enable)
9330c70648eSEaston Man  val wb_false_lastHalf = RegEnable(f3_false_lastHalf, wb_enable) && wb_lastIdx =/= (PredictWidth - 1).U
9340c70648eSEaston Man  val wb_false_target   = RegEnable(f3_false_snpc, wb_enable)
9352a3050c2SJay
9362a3050c2SJay  val wb_half_flush = wb_false_lastHalf
9372a3050c2SJay  val wb_half_target = wb_false_target
9382a3050c2SJay
939a1351e5dSJay  /* false oversize */
940a1351e5dSJay  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
941a1351e5dSJay  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
9425995c9e7SJenius  val lastTaken = wb_check_result_stage1.fixedTaken.last
943a1351e5dSJay
9442a3050c2SJay  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
9452a3050c2SJay
9463f785aa3SJenius  /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls,
9473f785aa3SJenius    * we set a flag to notify f3 that the last half flag need not to be set.
9483f785aa3SJenius    */
949804985a5SJenius  //f3_fire is after wb_valid
950076dea5fSJenius  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
951251a37e4SJenius        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire  && !RegNext(f3_fire,init = false.B) && !f3_flush
9523f785aa3SJenius      ){
9533f785aa3SJenius    f3_lastHalf_disable := true.B
954ab6202e2SJenius  }
955ab6202e2SJenius
956804985a5SJenius  //wb_valid and f3_fire are in same cycle
957076dea5fSJenius  when(wb_valid && RegNext(f3_hasLastHalf,init = false.B)
958076dea5fSJenius        && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire
959804985a5SJenius      ){
960804985a5SJenius    f3_lastHalf.valid := false.B
961804985a5SJenius  }
962804985a5SJenius
9632a3050c2SJay  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
964b665b650STang Haojin  val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal }))
965b665b650STang Haojin  val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)
9662a3050c2SJay  checkFlushWb.valid                  := wb_valid
9672a3050c2SJay  checkFlushWb.bits.pc                := wb_pc
9682a3050c2SJay  checkFlushWb.bits.pd                := wb_pd
9692a3050c2SJay  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
9702a3050c2SJay  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
9712a3050c2SJay  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
9725995c9e7SJenius  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush
9735995c9e7SJenius  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred))
9745995c9e7SJenius  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result_stage1.fixedTaken)
9755995c9e7SJenius  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken)
976b665b650STang Haojin  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx))
977d10ddd67SGuokai Chen  checkFlushWb.bits.jalTarget         := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx)
9782a3050c2SJay  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
9792a3050c2SJay
980bccc5520SJenius  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
9812a3050c2SJay
9822a3050c2SJay  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
98309c6f1ddSLingrui98
9845b3c20f7SJinYue  /*write back flush type*/
9855995c9e7SJenius  val checkFaultType = wb_check_result_stage2.faultType
9865b3c20f7SJinYue  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
9875b3c20f7SJinYue  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
9885b3c20f7SJinYue  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
9895b3c20f7SJinYue  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
9905b3c20f7SJinYue  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
9915b3c20f7SJinYue
9925b3c20f7SJinYue
9935b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
9945b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
9955b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
9965b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
9975b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
9985b3c20f7SJinYue
9995b3c20f7SJinYue  when(checkRetFault){
10005b3c20f7SJinYue    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
10015b3c20f7SJinYue        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
10025b3c20f7SJinYue  }
10035b3c20f7SJinYue
100451532d8bSGuokai Chen
10051d8f4dcbSJay  /** performance counter */
1006005e809bSJiuyang Liu  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
1007935edac4STang Haojin  val f3_req_0    = io.toIbuffer.fire
1008935edac4STang Haojin  val f3_req_1    = io.toIbuffer.fire && f3_doubleLine
1009935edac4STang Haojin  val f3_hit_0    = io.toIbuffer.fire && f3_perf_info.bank_hit(0)
1010935edac4STang Haojin  val f3_hit_1    = io.toIbuffer.fire && f3_doubleLine & f3_perf_info.bank_hit(1)
10111d8f4dcbSJay  val f3_hit      = f3_perf_info.hit
1012cd365d4cSrvcoresjw  val perfEvents = Seq(
10132a3050c2SJay    ("frontendFlush                ", wb_redirect                                ),
1014935edac4STang Haojin    ("ifu_req                      ", io.toIbuffer.fire                        ),
1015935edac4STang Haojin    ("ifu_miss                     ", io.toIbuffer.fire && !f3_perf_info.hit   ),
1016cd365d4cSrvcoresjw    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
1017cd365d4cSrvcoresjw    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
1018cd365d4cSrvcoresjw    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
1019cd365d4cSrvcoresjw    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
1020935edac4STang Haojin    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire ),
1021935edac4STang Haojin    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire ),
1022935edac4STang Haojin    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire ),
1023935edac4STang Haojin    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire ),
1024935edac4STang Haojin    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire ),
1025935edac4STang Haojin    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire ),
1026cd365d4cSrvcoresjw  )
10271ca0e4f3SYinan Xu  generatePerfEvent()
102809c6f1ddSLingrui98
1029935edac4STang Haojin  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire )
1030935edac4STang Haojin  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire && !f3_hit )
1031f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
1032f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
1033f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
1034f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
10352a3050c2SJay  XSPerfAccumulate("frontendFlush",  wb_redirect )
1036935edac4STang Haojin  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire  )
1037935edac4STang Haojin  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire  )
1038935edac4STang Haojin  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire  )
1039935edac4STang Haojin  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire  )
1040935edac4STang Haojin  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire )
1041935edac4STang Haojin  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire )
1042935edac4STang Haojin  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire )
1043935edac4STang Haojin  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire )
1044935edac4STang Haojin  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire )
1045eb163ef0SHaojin Tang  XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1)
104651532d8bSGuokai Chen
1047c686adcdSYinan Xu  val hartId = p(XSCoreParamsKey).HartId
1048c686adcdSYinan Xu  val isWriteFetchToIBufferTable = Constantin.createRecord(s"isWriteFetchToIBufferTable$hartId")
1049c686adcdSYinan Xu  val isWriteIfuWbToFtqTable = Constantin.createRecord(s"isWriteIfuWbToFtqTable$hartId")
1050c686adcdSYinan Xu  val fetchToIBufferTable = ChiselDB.createTable(s"FetchToIBuffer$hartId", new FetchToIBufferDB)
1051c686adcdSYinan Xu  val ifuWbToFtqTable = ChiselDB.createTable(s"IfuWbToFtq$hartId", new IfuWbToFtqDB)
105251532d8bSGuokai Chen
105351532d8bSGuokai Chen  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
105451532d8bSGuokai Chen  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
105551532d8bSGuokai Chen  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
1056935edac4STang Haojin  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire)
105751532d8bSGuokai Chen  fetchIBufferDumpData.is_cache_hit := f3_hit
105851532d8bSGuokai Chen
105951532d8bSGuokai Chen  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
106051532d8bSGuokai Chen  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
106151532d8bSGuokai Chen  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
106251532d8bSGuokai Chen  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
106351532d8bSGuokai Chen  ifuWbToFtqDumpData.checkJalFault := checkJalFault
106451532d8bSGuokai Chen  ifuWbToFtqDumpData.checkRetFault := checkRetFault
106551532d8bSGuokai Chen  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
106651532d8bSGuokai Chen  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
106751532d8bSGuokai Chen  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
106851532d8bSGuokai Chen
106951532d8bSGuokai Chen  fetchToIBufferTable.log(
107051532d8bSGuokai Chen    data = fetchIBufferDumpData,
1071da3bf434SMaxpicca-Li    en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire,
107251532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
107351532d8bSGuokai Chen    clock = clock,
107451532d8bSGuokai Chen    reset = reset
107551532d8bSGuokai Chen  )
107651532d8bSGuokai Chen  ifuWbToFtqTable.log(
107751532d8bSGuokai Chen    data = ifuWbToFtqDumpData,
1078da3bf434SMaxpicca-Li    en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid,
107951532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
108051532d8bSGuokai Chen    clock = clock,
108151532d8bSGuokai Chen    reset = reset
108251532d8bSGuokai Chen  )
108351532d8bSGuokai Chen
108409c6f1ddSLingrui98}
1085