xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 51532d8bd65c0af15e348a3ee83f1f886dde98ff)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
222a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder
2309c6f1ddSLingrui98import xiangshan._
2409c6f1ddSLingrui98import xiangshan.cache.mmu._
251d8f4dcbSJayimport xiangshan.frontend.icache._
2609c6f1ddSLingrui98import utils._
27b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
28*51532d8bSGuokai Chenimport huancun.utils.ChiselDB
2909c6f1ddSLingrui98
3009c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
3109c6f1ddSLingrui98  def mmioBusWidth = 64
3209c6f1ddSLingrui98  def mmioBusBytes = mmioBusWidth / 8
330be662e4SJay  def maxInstrLen = 32
3409c6f1ddSLingrui98}
3509c6f1ddSLingrui98
3609c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{
371d8f4dcbSJay  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
381d8f4dcbSJay  def fetchQueueSize = 2
391d8f4dcbSJay
402a3050c2SJay  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
412a3050c2SJay    val byteOffset = pc - start
422a3050c2SJay    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
431d8f4dcbSJay  }
4409c6f1ddSLingrui98}
4509c6f1ddSLingrui98
4609c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
4709c6f1ddSLingrui98  val pdWb = Valid(new PredecodeWritebackBundle)
4809c6f1ddSLingrui98}
4909c6f1ddSLingrui98
5009c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle {
5109c6f1ddSLingrui98  val fromFtq = Flipped(new FtqToIfuIO)
5209c6f1ddSLingrui98  val toFtq   = new IfuToFtqIO
5309c6f1ddSLingrui98}
5409c6f1ddSLingrui98
550be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle {
560be662e4SJay  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
570be662e4SJay  val toUncache   = DecoupledIO( new InsUncacheReq )
580be662e4SJay}
5909c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle {
6009c6f1ddSLingrui98  val ftqInter        = new FtqInterface
611d8f4dcbSJay  val icacheInter     = Vec(2, Flipped(new ICacheMainPipeBundle))
621d8f4dcbSJay  val icacheStop      = Output(Bool())
631d8f4dcbSJay  val icachePerfInfo  = Input(new ICachePerfInfo)
6409c6f1ddSLingrui98  val toIbuffer       = Decoupled(new FetchToIBuffer)
650be662e4SJay  val uncacheInter   =  new UncacheInterface
6672951335SLi Qianruo  val frontendTrigger = Flipped(new FrontendTdataDistributeIO)
6772951335SLi Qianruo  val csrTriggerEnable = Input(Vec(4, Bool()))
68a37fbf10SJay  val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
69f1fe8698SLemover  val iTLBInter       = new TlbRequestIO
7056788a33SJinYue  val pmp             =   new ICachePMPBundle
7109c6f1ddSLingrui98}
7209c6f1ddSLingrui98
7309c6f1ddSLingrui98// record the situation in which fallThruAddr falls into
7409c6f1ddSLingrui98// the middle of an RVI inst
7509c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle {
7609c6f1ddSLingrui98  val valid = Bool()
7709c6f1ddSLingrui98  val middlePC = UInt(VAddrBits.W)
7809c6f1ddSLingrui98  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
7909c6f1ddSLingrui98}
8009c6f1ddSLingrui98
8109c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
8209c6f1ddSLingrui98  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
8372951335SLi Qianruo  val frontendTrigger     = new FrontendTdataDistributeIO
8472951335SLi Qianruo  val csrTriggerEnable    = Vec(4, Bool())
852a3050c2SJay  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
8609c6f1ddSLingrui98}
8709c6f1ddSLingrui98
882a3050c2SJay
892a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle {
902a3050c2SJay  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
912a3050c2SJay  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
922a3050c2SJay  val target        = UInt(VAddrBits.W)
932a3050c2SJay  val instrRange    = Vec(PredictWidth, Bool())
942a3050c2SJay  val instrValid    = Vec(PredictWidth, Bool())
952a3050c2SJay  val pds           = Vec(PredictWidth, new PreDecodeInfo)
962a3050c2SJay  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
972a3050c2SJay}
982a3050c2SJay
99*51532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle {
100*51532d8bSGuokai Chen  val start_addr = UInt(39.W)
101*51532d8bSGuokai Chen  val instr_count = UInt(32.W)
102*51532d8bSGuokai Chen  val exception = Bool()
103*51532d8bSGuokai Chen  val is_cache_hit = Bool()
104*51532d8bSGuokai Chen}
105*51532d8bSGuokai Chen
106*51532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle {
107*51532d8bSGuokai Chen  val start_addr = UInt(39.W)
108*51532d8bSGuokai Chen  val is_miss_pred = Bool()
109*51532d8bSGuokai Chen  val miss_pred_offset = UInt(32.W)
110*51532d8bSGuokai Chen  val checkJalFault = Bool()
111*51532d8bSGuokai Chen  val checkRetFault = Bool()
112*51532d8bSGuokai Chen  val checkTargetFault = Bool()
113*51532d8bSGuokai Chen  val checkNotCFIFault = Bool()
114*51532d8bSGuokai Chen  val checkInvalidTaken = Bool()
115*51532d8bSGuokai Chen}
116*51532d8bSGuokai Chen
1172a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule
1182a3050c2SJay  with HasICacheParameters
1192a3050c2SJay  with HasIFUConst
1202a3050c2SJay  with HasPdConst
121167bcd01SJay  with HasCircularQueuePtrHelper
1222a3050c2SJay  with HasPerfEvents
12309c6f1ddSLingrui98{
12409c6f1ddSLingrui98  val io = IO(new NewIFUIO)
12509c6f1ddSLingrui98  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
1261d8f4dcbSJay  val (toICache, fromICache) = (VecInit(io.icacheInter.map(_.req)), VecInit(io.icacheInter.map(_.resp)))
1270be662e4SJay  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
12809c6f1ddSLingrui98
12909c6f1ddSLingrui98  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
13009c6f1ddSLingrui98
13134a88126SJinYue  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
13209c6f1ddSLingrui98
1331d8f4dcbSJay  class TlbExept(implicit p: Parameters) extends XSBundle{
1341d8f4dcbSJay    val pageFault = Bool()
1351d8f4dcbSJay    val accessFault = Bool()
1361d8f4dcbSJay    val mmio = Bool()
137b005f7c6SJay  }
13809c6f1ddSLingrui98
1392a3050c2SJay  val preDecoder      = Module(new PreDecode)
1402a3050c2SJay  val predChecker     = Module(new PredChecker)
1412a3050c2SJay  val frontendTrigger = Module(new FrontendTrigger)
1422a3050c2SJay  val (preDecoderIn, preDecoderOut)   = (preDecoder.io.in, preDecoder.io.out)
1432a3050c2SJay  val (checkerIn, checkerOut)         = (predChecker.io.in, predChecker.io.out)
1441d8f4dcbSJay
145ee175d78SJay  io.iTLBInter.resp.ready := true.B
146ee175d78SJay
14758dbdfc2SJay  /**
14858dbdfc2SJay    ******************************************************************************
14958dbdfc2SJay    * IFU Stage 0
15058dbdfc2SJay    * - send cacheline fetch request to ICacheMainPipe
15158dbdfc2SJay    ******************************************************************************
15258dbdfc2SJay    */
15309c6f1ddSLingrui98
15409c6f1ddSLingrui98  val f0_valid                             = fromFtq.req.valid
15509c6f1ddSLingrui98  val f0_ftq_req                           = fromFtq.req.bits
1566ce52296SJinYue  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
15734a88126SJinYue  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
15809c6f1ddSLingrui98  val f0_fire                              = fromFtq.req.fire()
15909c6f1ddSLingrui98
16009c6f1ddSLingrui98  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
16109c6f1ddSLingrui98  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
16209c6f1ddSLingrui98
163cb4f77ceSLingrui98  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
164cb4f77ceSLingrui98                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
16509c6f1ddSLingrui98
1662a3050c2SJay  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
1672a3050c2SJay  val f3_wb_not_flush = WireInit(false.B)
1682a3050c2SJay
1692a3050c2SJay  backend_redirect := fromFtq.redirect.valid
1702a3050c2SJay  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
1712a3050c2SJay  f2_flush := backend_redirect || mmio_redirect || wb_redirect
17209c6f1ddSLingrui98  f1_flush := f2_flush || from_bpu_f1_flush
17309c6f1ddSLingrui98  f0_flush := f1_flush || from_bpu_f0_flush
17409c6f1ddSLingrui98
17509c6f1ddSLingrui98  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
17609c6f1ddSLingrui98
177625ecd17SJenius  fromFtq.req.ready := toICache(0).ready && toICache(1).ready && f1_ready //&& GTimer() > 500.U
17809c6f1ddSLingrui98
17937483030SJinYue  toICache(0).valid       := fromFtq.req.valid //&& !f0_flush
1801d8f4dcbSJay  toICache(0).bits.vaddr  := fromFtq.req.bits.startAddr
18137483030SJinYue  toICache(1).valid       := fromFtq.req.valid && f0_doubleLine //&& !f0_flush
18234a88126SJinYue  toICache(1).bits.vaddr  := fromFtq.req.bits.nextlineStart//fromFtq.req.bits.startAddr + (PredictWidth * 2).U //TODO: timing critical
18309c6f1ddSLingrui98
18458dbdfc2SJay  /** <PERF> f0 fetch bubble */
185f7c29b0aSJinYue
18600240ba6SJay  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
18758dbdfc2SJay  XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
18800240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
18900240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
19000240ba6SJay  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
19100240ba6SJay  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
19200240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
19300240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
19458dbdfc2SJay
19558dbdfc2SJay
19658dbdfc2SJay  /**
19758dbdfc2SJay    ******************************************************************************
19858dbdfc2SJay    * IFU Stage 1
19958dbdfc2SJay    * - calculate pc/half_pc/cut_ptr for every instruction
20058dbdfc2SJay    ******************************************************************************
20158dbdfc2SJay    */
20209c6f1ddSLingrui98
20309c6f1ddSLingrui98  val f1_valid      = RegInit(false.B)
204005e809bSJiuyang Liu  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
205005e809bSJiuyang Liu  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
206005e809bSJiuyang Liu  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
207005e809bSJiuyang Liu  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
208625ecd17SJenius  val f1_fire       = f1_valid && f2_ready
20909c6f1ddSLingrui98
210625ecd17SJenius  f1_ready := f1_fire || !f1_valid
21109c6f1ddSLingrui98
2120d756c48SJinYue  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
213cb4f77ceSLingrui98  // from_bpu_f1_flush := false.B
21409c6f1ddSLingrui98
21509c6f1ddSLingrui98  when(f1_flush)                  {f1_valid  := false.B}
21609c6f1ddSLingrui98  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
21709c6f1ddSLingrui98  .elsewhen(f1_fire)              {f1_valid  := false.B}
21809c6f1ddSLingrui98
2192a3050c2SJay  val f1_pc                 = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
2202a3050c2SJay  val f1_half_snpc          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
2212a3050c2SJay  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
2222a3050c2SJay                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
22309c6f1ddSLingrui98
22458dbdfc2SJay  /**
22558dbdfc2SJay    ******************************************************************************
22658dbdfc2SJay    * IFU Stage 2
22758dbdfc2SJay    * - icache response data (latched for pipeline stop)
22858dbdfc2SJay    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
22958dbdfc2SJay    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
23058dbdfc2SJay    * - cut data from cachlines to packet instruction code
23158dbdfc2SJay    * - instruction predecode and RVC expand
23258dbdfc2SJay    ******************************************************************************
23358dbdfc2SJay    */
23458dbdfc2SJay
2351d8f4dcbSJay  val icacheRespAllValid = WireInit(false.B)
23609c6f1ddSLingrui98
23709c6f1ddSLingrui98  val f2_valid      = RegInit(false.B)
238005e809bSJiuyang Liu  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
239005e809bSJiuyang Liu  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
240005e809bSJiuyang Liu  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
241005e809bSJiuyang Liu  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
242625ecd17SJenius  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
2431d8f4dcbSJay
244625ecd17SJenius  f2_ready := f2_fire || !f2_valid
2451d8f4dcbSJay  //TODO: addr compare may be timing critical
24634a88126SJinYue  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
2471d8f4dcbSJay  val f2_icache_all_resp_reg        = RegInit(false.B)
2481d8f4dcbSJay
2491d8f4dcbSJay  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
2501d8f4dcbSJay
2511d8f4dcbSJay  io.icacheStop := !f3_ready
2521d8f4dcbSJay
2531d8f4dcbSJay  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
2541d8f4dcbSJay  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
2551d8f4dcbSJay  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
25609c6f1ddSLingrui98
25709c6f1ddSLingrui98  when(f2_flush)                  {f2_valid := false.B}
25809c6f1ddSLingrui98  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
25909c6f1ddSLingrui98  .elsewhen(f2_fire)              {f2_valid := false.B}
26009c6f1ddSLingrui98
2610bca1ccbSJinYue  // val f2_cache_response_data = ResultHoldBypass(valid = f2_icache_all_resp_wire, data = VecInit(fromICache.map(_.bits.readData)))
2620bca1ccbSJinYue  val f2_cache_response_data = VecInit(fromICache.map(_.bits.readData))
2630bca1ccbSJinYue
26409c6f1ddSLingrui98
2651d8f4dcbSJay  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
2661d8f4dcbSJay  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
267c0b2b8e9Srvcoresjw  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault &&
268c0b2b8e9Srvcoresjw                                                           !fromICache(0).bits.tlbExcp.pageFault
2690be662e4SJay
270005e809bSJiuyang Liu  val f2_pc               = RegEnable(f1_pc,  f1_fire)
271005e809bSJiuyang Liu  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
272005e809bSJiuyang Liu  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
273a37fbf10SJay
274005e809bSJiuyang Liu  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
2752a3050c2SJay
2762a3050c2SJay  def isNextLine(pc: UInt, startAddr: UInt) = {
2772a3050c2SJay    startAddr(blockOffBits) ^ pc(blockOffBits)
278b6982e83SLemover  }
27909c6f1ddSLingrui98
2802a3050c2SJay  def isLastInLine(pc: UInt) = {
2812a3050c2SJay    pc(blockOffBits - 1, 0) === "b111110".U
28209c6f1ddSLingrui98  }
28309c6f1ddSLingrui98
2842a3050c2SJay  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
2852a3050c2SJay  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
2861d011975SJinYue  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
2872a3050c2SJay  val f2_instr_range = f2_jump_range & f2_ftr_range
2882a3050c2SJay  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
2892a3050c2SJay  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
29009c6f1ddSLingrui98
2911d8f4dcbSJay  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
2921d8f4dcbSJay  val f2_perf_info    = io.icachePerfInfo
29309c6f1ddSLingrui98
2942a3050c2SJay  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
29509c6f1ddSLingrui98    if(HasCExtension){
29609c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
29709c6f1ddSLingrui98      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 2, UInt(16.W)))
29809c6f1ddSLingrui98      (0 until PredictWidth + 1).foreach( i =>
2992a3050c2SJay        result(i) := dataVec(cutPtr(i))
30009c6f1ddSLingrui98      )
30109c6f1ddSLingrui98      result
30209c6f1ddSLingrui98    } else {
30309c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
30409c6f1ddSLingrui98      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
30509c6f1ddSLingrui98      (0 until PredictWidth).foreach( i =>
3062a3050c2SJay        result(i) := dataVec(cutPtr(i))
30709c6f1ddSLingrui98      )
30809c6f1ddSLingrui98      result
30909c6f1ddSLingrui98    }
31009c6f1ddSLingrui98  }
31109c6f1ddSLingrui98
3122a3050c2SJay  val f2_datas        = VecInit((0 until PortNumber).map(i => f2_cache_response_data(i)))
3132a3050c2SJay  val f2_cut_data = cut( Cat(f2_datas.map(cacheline => cacheline.asUInt ).reverse).asUInt, f2_cut_ptr )
31409c6f1ddSLingrui98
31558dbdfc2SJay  /** predecode (include RVC expander) */
3162a3050c2SJay  preDecoderIn.data := f2_cut_data
3172a3050c2SJay  preDecoderIn.frontendTrigger := io.frontendTrigger
3182a3050c2SJay  preDecoderIn.csrTriggerEnable := io.csrTriggerEnable
3192a3050c2SJay  preDecoderIn.pc  := f2_pc
32009c6f1ddSLingrui98
3212a3050c2SJay  val f2_expd_instr   = preDecoderOut.expInstr
3222a3050c2SJay  val f2_pd           = preDecoderOut.pd
3232a3050c2SJay  val f2_jump_offset  = preDecoderOut.jumpOffset
3242a3050c2SJay  val f2_hasHalfValid  =  preDecoderOut.hasHalfValid
3252a3050c2SJay  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
32609c6f1ddSLingrui98
3271d8f4dcbSJay  val predecodeOutValid = WireInit(false.B)
32809c6f1ddSLingrui98
32900240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
33000240ba6SJay
33109c6f1ddSLingrui98
33258dbdfc2SJay  /**
33358dbdfc2SJay    ******************************************************************************
33458dbdfc2SJay    * IFU Stage 3
33558dbdfc2SJay    * - handle MMIO instruciton
33658dbdfc2SJay    *  -send request to Uncache fetch Unit
33758dbdfc2SJay    *  -every packet include 1 MMIO instruction
33858dbdfc2SJay    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
33958dbdfc2SJay    *  -flush to snpc (send ifu_redirect to Ftq)
34058dbdfc2SJay    * - Ibuffer enqueue
34158dbdfc2SJay    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
34258dbdfc2SJay    * - handle last half RVI instruction
34358dbdfc2SJay    ******************************************************************************
34458dbdfc2SJay    */
34558dbdfc2SJay
34609c6f1ddSLingrui98  val f3_valid          = RegInit(false.B)
347005e809bSJiuyang Liu  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
348005e809bSJiuyang Liu  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
349005e809bSJiuyang Liu  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
3501d8f4dcbSJay  val f3_fire           = io.toIbuffer.fire()
3511d8f4dcbSJay
352625ecd17SJenius  f3_ready := f3_fire || !f3_valid
35309c6f1ddSLingrui98
354005e809bSJiuyang Liu  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
3551d8f4dcbSJay
356005e809bSJiuyang Liu  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
357005e809bSJiuyang Liu  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
358005e809bSJiuyang Liu  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
35909c6f1ddSLingrui98
360005e809bSJiuyang Liu  val f3_expd_instr     = RegEnable(f2_expd_instr,   f2_fire)
361005e809bSJiuyang Liu  val f3_pd             = RegEnable(f2_pd,           f2_fire)
362005e809bSJiuyang Liu  val f3_jump_offset    = RegEnable(f2_jump_offset,  f2_fire)
363005e809bSJiuyang Liu  val f3_af_vec         = RegEnable(f2_af_vec,       f2_fire)
364005e809bSJiuyang Liu  val f3_pf_vec         = RegEnable(f2_pf_vec ,      f2_fire)
365005e809bSJiuyang Liu  val f3_pc             = RegEnable(f2_pc,           f2_fire)
366005e809bSJiuyang Liu  val f3_half_snpc        = RegEnable(f2_half_snpc,  f2_fire)
367005e809bSJiuyang Liu  val f3_instr_range    = RegEnable(f2_instr_range,  f2_fire)
368005e809bSJiuyang Liu  val f3_foldpc         = RegEnable(f2_foldpc,       f2_fire)
369005e809bSJiuyang Liu  val f3_crossPageFault = RegEnable(f2_crossPageFault,       f2_fire)
370005e809bSJiuyang Liu  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,       f2_fire)
37109c6f1ddSLingrui98  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)})
37209c6f1ddSLingrui98  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_))
373005e809bSJiuyang Liu  val f3_pAddrs   = RegEnable(f2_paddrs,  f2_fire)
374005e809bSJiuyang Liu  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,       f2_fire)
375ee175d78SJay
3761d011975SJinYue  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
3771d011975SJinYue    assert(f3_ftq_req.startAddr + 32.U >= f3_ftq_req.nextStartAddr , "More tha 32 Bytes fetch is not allowed!")
3781d011975SJinYue  }
379a1351e5dSJay
3802a3050c2SJay  /*** MMIO State Machine***/
381ee175d78SJay  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
382ee175d78SJay  val mmio_is_RVC     = RegInit(false.B)
383ee175d78SJay  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
384ee175d78SJay  val mmio_resend_af  = RegInit(false.B)
385c3b2d83aSJay  val mmio_resend_pf  = RegInit(false.B)
386c3b2d83aSJay
387a37fbf10SJay
388ee175d78SJay  val m_idle :: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(10)
389ee175d78SJay  val mmio_state = RegInit(m_idle)
390a37fbf10SJay
3919bae7d6eSJay  val f3_req_is_mmio     = f3_mmio && f3_valid
3922a3050c2SJay  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
393ee175d78SJay  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
394a37fbf10SJay
395ee175d78SJay  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
396a37fbf10SJay  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
397a37fbf10SJay  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
398a37fbf10SJay
39956788a33SJinYue  val fromFtqRedirectReg = RegNext(fromFtq.redirect)
40056788a33SJinYue  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
40156788a33SJinYue  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
4029bae7d6eSJay
40356788a33SJinYue  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
4049bae7d6eSJay
4059bae7d6eSJay  when(f3_flush && !f3_need_not_flush)               {f3_valid := false.B}
406a37fbf10SJay  .elsewhen(f2_fire && !f2_flush )                   {f3_valid := true.B }
407a37fbf10SJay  .elsewhen(io.toIbuffer.fire() && !f3_req_is_mmio)          {f3_valid := false.B}
408a37fbf10SJay  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}            {f3_valid := false.B}
409a37fbf10SJay
410a37fbf10SJay  val f3_mmio_use_seq_pc = RegInit(false.B)
411a37fbf10SJay
41256788a33SJinYue  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
41356788a33SJinYue  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
414a37fbf10SJay
415a37fbf10SJay  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
416a37fbf10SJay  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
417a37fbf10SJay
418a37fbf10SJay  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
419a37fbf10SJay
420ee175d78SJay  // when(fromUncache.fire())    {f3_mmio_data   :=  fromUncache.bits.data}
421a37fbf10SJay
422a37fbf10SJay
423a37fbf10SJay  switch(mmio_state){
424ee175d78SJay    is(m_idle){
4259bae7d6eSJay      when(f3_req_is_mmio){
426ee175d78SJay        mmio_state :=  m_sendReq
427a37fbf10SJay      }
428a37fbf10SJay    }
429a37fbf10SJay
430ee175d78SJay    is(m_sendReq){
431ee175d78SJay      mmio_state :=  Mux(toUncache.fire(), m_waitResp, m_sendReq )
432a37fbf10SJay    }
433a37fbf10SJay
434ee175d78SJay    is(m_waitResp){
435a37fbf10SJay      when(fromUncache.fire()){
436a37fbf10SJay          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
437ee175d78SJay          val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U
438ee175d78SJay          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
439ee175d78SJay
440ee175d78SJay          mmio_is_RVC := isRVC
441ee175d78SJay          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
442ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
443a37fbf10SJay      }
444a37fbf10SJay    }
445a37fbf10SJay
446ee175d78SJay    is(m_sendTLB){
447c3b2d83aSJay      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
448ee175d78SJay        mmio_state :=  m_tlbResp
449a37fbf10SJay      }
450c3b2d83aSJay    }
451a37fbf10SJay
452ee175d78SJay    is(m_tlbResp){
453c3b2d83aSJay      val tlbExept = io.iTLBInter.resp.bits.excp.pf.instr ||
454c3b2d83aSJay                     io.iTLBInter.resp.bits.excp.af.instr
455c3b2d83aSJay      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
456ee175d78SJay      mmio_resend_addr := io.iTLBInter.resp.bits.paddr
457625ecd17SJenius      mmio_resend_af := io.iTLBInter.resp.bits.excp.af.instr
458625ecd17SJenius      mmio_resend_pf := io.iTLBInter.resp.bits.excp.pf.instr
459ee175d78SJay    }
460ee175d78SJay
461ee175d78SJay    is(m_sendPMP){
462c3b2d83aSJay          val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
463ee175d78SJay          mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
464ee175d78SJay          mmio_resend_af := pmpExcpAF
465ee175d78SJay    }
466ee175d78SJay
467ee175d78SJay    is(m_resendReq){
468ee175d78SJay      mmio_state :=  Mux(toUncache.fire(), m_waitResendResp, m_resendReq )
469ee175d78SJay    }
470ee175d78SJay
471ee175d78SJay    is(m_waitResendResp){
472a37fbf10SJay      when(fromUncache.fire()){
473ee175d78SJay          mmio_state :=  m_waitCommit
474ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
475a37fbf10SJay      }
476a37fbf10SJay    }
477a37fbf10SJay
478ee175d78SJay    is(m_waitCommit){
4792a3050c2SJay      when(mmio_commit){
480ee175d78SJay          mmio_state  :=  m_commited
481a37fbf10SJay      }
482a37fbf10SJay    }
4832a3050c2SJay
484ee175d78SJay    //normal mmio instruction
485ee175d78SJay    is(m_commited){
486ee175d78SJay        mmio_state := m_idle
487ee175d78SJay        mmio_is_RVC := false.B
488ee175d78SJay        mmio_resend_addr := 0.U
4892a3050c2SJay    }
490a37fbf10SJay  }
491a37fbf10SJay
492ee175d78SJay  //exception or flush by older branch prediction
493167bcd01SJay  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
494ee175d78SJay    mmio_state := m_idle
495ee175d78SJay    mmio_is_RVC := false.B
496ee175d78SJay    mmio_resend_addr := 0.U
497ee175d78SJay    mmio_resend_af := false.B
498ee175d78SJay    f3_mmio_data.map(_ := 0.U)
4999bae7d6eSJay  }
5009bae7d6eSJay
501ee175d78SJay  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
502ee175d78SJay  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0))
503a37fbf10SJay  fromUncache.ready   := true.B
504a37fbf10SJay
505ee175d78SJay  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
506ee175d78SJay  io.iTLBInter.req.bits.size     := 3.U
507ee175d78SJay  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
508ee175d78SJay  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
509ee175d78SJay
510f1fe8698SLemover  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
511ee175d78SJay  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
512f1fe8698SLemover  io.iTLBInter.req.bits.debug.robIdx        := DontCare
513ee175d78SJay  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
514ee175d78SJay
515ee175d78SJay  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
516ee175d78SJay  io.pmp.req.bits.addr  := mmio_resend_addr
517ee175d78SJay  io.pmp.req.bits.size  := 3.U
518ee175d78SJay  io.pmp.req.bits.cmd   := TlbCmd.exec
519f7c29b0aSJinYue
5202a3050c2SJay  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
52109c6f1ddSLingrui98
52209c6f1ddSLingrui98  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
5230be662e4SJay  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
5242a3050c2SJay  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
52509c6f1ddSLingrui98
5262a3050c2SJay  /*** prediction result check   ***/
5272a3050c2SJay  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
5282a3050c2SJay  checkerIn.jumpOffset  := f3_jump_offset
5296ce52296SJinYue  checkerIn.target      := f3_ftq_req.nextStartAddr
5302a3050c2SJay  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
5312a3050c2SJay  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
5322a3050c2SJay  checkerIn.pds         := f3_pd
5332a3050c2SJay  checkerIn.pc          := f3_pc
5342a3050c2SJay
53558dbdfc2SJay  /*** handle half RVI in the last 2 Bytes  ***/
5362a3050c2SJay
5372a3050c2SJay  def hasLastHalf(idx: UInt) = {
5381d011975SJinYue    !f3_pd(idx).isRVC && checkerOut.fixedRange(idx) && f3_instr_valid(idx) && !checkerOut.fixedTaken(idx) && !checkerOut.fixedMissPred(idx) && ! f3_req_is_mmio
5392a3050c2SJay  }
5402a3050c2SJay
5412a3050c2SJay  val f3_last_validIdx             = ~ParallelPriorityEncoder(checkerOut.fixedRange.reverse)
5422a3050c2SJay
5432a3050c2SJay  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
5442a3050c2SJay  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
5452a3050c2SJay  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
5462a3050c2SJay
5472a3050c2SJay  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt()
5482a3050c2SJay
5492a3050c2SJay  when (f3_flush) {
5502a3050c2SJay    f3_lastHalf.valid := false.B
5512a3050c2SJay  }.elsewhen (f3_fire) {
5522a3050c2SJay    f3_lastHalf.valid := f3_hasLastHalf
5536ce52296SJinYue    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
5542a3050c2SJay  }
5552a3050c2SJay
5562a3050c2SJay  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
5572a3050c2SJay
5582a3050c2SJay  /*** frontend Trigger  ***/
5592a3050c2SJay  frontendTrigger.io.pds  := f3_pd
5602a3050c2SJay  frontendTrigger.io.pc   := f3_pc
5612a3050c2SJay  frontendTrigger.io.data   := f3_cut_data
5622a3050c2SJay
5632a3050c2SJay  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
5642a3050c2SJay  frontendTrigger.io.csrTriggerEnable := io.csrTriggerEnable
5652a3050c2SJay
5662a3050c2SJay  val f3_triggered = frontendTrigger.io.triggered
5672a3050c2SJay
5682a3050c2SJay  /*** send to Ibuffer  ***/
5692a3050c2SJay
5702a3050c2SJay  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
5712a3050c2SJay  io.toIbuffer.bits.instrs      := f3_expd_instr
5722a3050c2SJay  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
5732a3050c2SJay  io.toIbuffer.bits.enqEnable   := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt
5742a3050c2SJay  io.toIbuffer.bits.pd          := f3_pd
57509c6f1ddSLingrui98  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
5762a3050c2SJay  io.toIbuffer.bits.pc          := f3_pc
5772a3050c2SJay  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOut.fixedTaken(i) && !f3_req_is_mmio}
5782a3050c2SJay  io.toIbuffer.bits.foldpc      := f3_foldpc
5793908fff2SJay  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
5802a3050c2SJay  io.toIbuffer.bits.acf         := f3_af_vec
5812a3050c2SJay  io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault
5822a3050c2SJay  io.toIbuffer.bits.triggered   := f3_triggered
5832a3050c2SJay
5842a3050c2SJay  val lastHalfMask = VecInit((0 until PredictWidth).map(i => if(i ==0) false.B else true.B))
5852a3050c2SJay  when(f3_lastHalf.valid){
5862a3050c2SJay    io.toIbuffer.bits.enqEnable := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt & lastHalfMask.asUInt
5872a3050c2SJay    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
5882a3050c2SJay  }
5892a3050c2SJay
5902a3050c2SJay  /** external predecode for MMIO instruction */
5912a3050c2SJay  when(f3_req_is_mmio){
592ee175d78SJay    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
5932a3050c2SJay    val currentIsRVC   = isRVC(inst)
5942a3050c2SJay
5952a3050c2SJay    val brType::isCall::isRet::Nil = brInfo(inst)
5962a3050c2SJay    val jalOffset = jal_offset(inst, currentIsRVC)
5972a3050c2SJay    val brOffset  = br_offset(inst, currentIsRVC)
5982a3050c2SJay
5992a3050c2SJay    io.toIbuffer.bits.instrs (0) := new RVCDecoder(inst, XLEN).decode.bits
6002a3050c2SJay
6012a3050c2SJay    io.toIbuffer.bits.pd(0).valid   := true.B
6022a3050c2SJay    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
6032a3050c2SJay    io.toIbuffer.bits.pd(0).brType  := brType
6042a3050c2SJay    io.toIbuffer.bits.pd(0).isCall  := isCall
6052a3050c2SJay    io.toIbuffer.bits.pd(0).isRet   := isRet
6062a3050c2SJay
607ee175d78SJay    io.toIbuffer.bits.acf(0) := mmio_resend_af
608c3b2d83aSJay    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
609c3b2d83aSJay    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
610ee175d78SJay
6112a3050c2SJay    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
6122a3050c2SJay  }
6132a3050c2SJay
61409c6f1ddSLingrui98
61509c6f1ddSLingrui98  //Write back to Ftq
616a37fbf10SJay  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
617a37fbf10SJay  val finishFetchMaskReg = RegNext(f3_cache_fetch)
618a37fbf10SJay
6192a3050c2SJay  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
6200be662e4SJay  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
621a37fbf10SJay  f3_mmio_missOffset.valid := f3_req_is_mmio
6220be662e4SJay  f3_mmio_missOffset.bits  := 0.U
6230be662e4SJay
624ee175d78SJay  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire())  && f3_mmio_use_seq_pc)
6252a3050c2SJay  mmioFlushWb.bits.pc         := f3_pc
6262a3050c2SJay  mmioFlushWb.bits.pd         := f3_pd
6272a3050c2SJay  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
6282a3050c2SJay  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
6292a3050c2SJay  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
6302a3050c2SJay  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
6312a3050c2SJay  mmioFlushWb.bits.cfiOffset  := DontCare
632ee175d78SJay  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
6332a3050c2SJay  mmioFlushWb.bits.jalTarget  := DontCare
6342a3050c2SJay  mmioFlushWb.bits.instrRange := f3_mmio_range
63509c6f1ddSLingrui98
636ee175d78SJay  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire())  && f3_mmio_use_seq_pc)
63709c6f1ddSLingrui98
63800240ba6SJay  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
63900240ba6SJay
64000240ba6SJay
64158dbdfc2SJay  /**
64258dbdfc2SJay    ******************************************************************************
64358dbdfc2SJay    * IFU Write Back Stage
64458dbdfc2SJay    * - write back predecode information to Ftq to update
64558dbdfc2SJay    * - redirect if found fault prediction
64658dbdfc2SJay    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
64758dbdfc2SJay    ******************************************************************************
6482a3050c2SJay    */
64958dbdfc2SJay
6502a3050c2SJay  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
6512a3050c2SJay  val wb_ftq_req        = RegNext(f3_ftq_req)
652cd365d4cSrvcoresjw
6532a3050c2SJay  val wb_check_result   = RegNext(checkerOut)
6542a3050c2SJay  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
6552a3050c2SJay  val wb_pc             = RegNext(f3_pc)
6562a3050c2SJay  val wb_pd             = RegNext(f3_pd)
6572a3050c2SJay  val wb_instr_valid    = RegNext(f3_instr_valid)
6582a3050c2SJay
6592a3050c2SJay  /* false hit lastHalf */
6602a3050c2SJay  val wb_lastIdx        = RegNext(f3_last_validIdx)
6612a3050c2SJay  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
6622a3050c2SJay  val wb_false_target   = RegNext(f3_false_snpc)
6632a3050c2SJay
6642a3050c2SJay  val wb_half_flush = wb_false_lastHalf
6652a3050c2SJay  val wb_half_target = wb_false_target
6662a3050c2SJay
667a1351e5dSJay  /* false oversize */
668a1351e5dSJay  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
669a1351e5dSJay  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
670a1351e5dSJay  val lastTaken = wb_check_result.fixedTaken.last
671a1351e5dSJay
6722a3050c2SJay  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
6732a3050c2SJay
6742a3050c2SJay  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
6752a3050c2SJay  checkFlushWb.valid                  := wb_valid
6762a3050c2SJay  checkFlushWb.bits.pc                := wb_pc
6772a3050c2SJay  checkFlushWb.bits.pd                := wb_pd
6782a3050c2SJay  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
6792a3050c2SJay  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
6802a3050c2SJay  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
6811d011975SJinYue  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result.fixedMissPred) || wb_half_flush
682625ecd17SJenius  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result.fixedMissPred))
6832a3050c2SJay  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result.fixedTaken)
6842a3050c2SJay  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result.fixedTaken)
6851d011975SJinYue  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result.fixedTarget(ParallelPriorityEncoder(wb_check_result.fixedMissPred)))
686b37e4b45SLingrui98  checkFlushWb.bits.jalTarget         := wb_check_result.fixedTarget(ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal })))
6872a3050c2SJay  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
6882a3050c2SJay
689bccc5520SJenius  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
6902a3050c2SJay
6912a3050c2SJay  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
69209c6f1ddSLingrui98
6935b3c20f7SJinYue  /*write back flush type*/
6945b3c20f7SJinYue  val checkFaultType = wb_check_result.faultType
6955b3c20f7SJinYue  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
6965b3c20f7SJinYue  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
6975b3c20f7SJinYue  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
6985b3c20f7SJinYue  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
6995b3c20f7SJinYue  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
7005b3c20f7SJinYue
7015b3c20f7SJinYue
7025b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
7035b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
7045b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
7055b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
7065b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
7075b3c20f7SJinYue
7085b3c20f7SJinYue  when(checkRetFault){
7095b3c20f7SJinYue    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
7105b3c20f7SJinYue        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
7115b3c20f7SJinYue  }
7125b3c20f7SJinYue
713*51532d8bSGuokai Chen
7141d8f4dcbSJay  /** performance counter */
715005e809bSJiuyang Liu  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
7161d8f4dcbSJay  val f3_req_0    = io.toIbuffer.fire()
7171d8f4dcbSJay  val f3_req_1    = io.toIbuffer.fire() && f3_doubleLine
7181d8f4dcbSJay  val f3_hit_0    = io.toIbuffer.fire() && f3_perf_info.bank_hit(0)
7191d8f4dcbSJay  val f3_hit_1    = io.toIbuffer.fire() && f3_doubleLine & f3_perf_info.bank_hit(1)
7201d8f4dcbSJay  val f3_hit      = f3_perf_info.hit
721cd365d4cSrvcoresjw  val perfEvents = Seq(
7222a3050c2SJay    ("frontendFlush                ", wb_redirect                                ),
723cd365d4cSrvcoresjw    ("ifu_req                      ", io.toIbuffer.fire()                        ),
7241d8f4dcbSJay    ("ifu_miss                     ", io.toIbuffer.fire() && !f3_perf_info.hit   ),
725cd365d4cSrvcoresjw    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
726cd365d4cSrvcoresjw    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
727cd365d4cSrvcoresjw    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
728cd365d4cSrvcoresjw    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
7291d8f4dcbSJay    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire() ),
7301d8f4dcbSJay    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire() ),
7311d8f4dcbSJay    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire() ),
7321d8f4dcbSJay    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire() ),
7331d8f4dcbSJay    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire() ),
7341d8f4dcbSJay    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire() ),
735cd365d4cSrvcoresjw  )
7361ca0e4f3SYinan Xu  generatePerfEvent()
73709c6f1ddSLingrui98
738f7c29b0aSJinYue  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire() )
739f7c29b0aSJinYue  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire() && !f3_hit )
740f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
741f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
742f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
743f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
7442a3050c2SJay  XSPerfAccumulate("frontendFlush",  wb_redirect )
7451d8f4dcbSJay  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire()  )
7461d8f4dcbSJay  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire()  )
7471d8f4dcbSJay  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire()  )
7481d8f4dcbSJay  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire()  )
7491d8f4dcbSJay  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire() )
7501d8f4dcbSJay  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() )
751a108d429SJay  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire() )
752a108d429SJay  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire() )
753a108d429SJay  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire() )
754*51532d8bSGuokai Chen
755*51532d8bSGuokai Chen  val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB)
756*51532d8bSGuokai Chen  val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB)
757*51532d8bSGuokai Chen
758*51532d8bSGuokai Chen  val fetchIBufferDumpData = Wire(new FetchToIBufferDB)
759*51532d8bSGuokai Chen  fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr
760*51532d8bSGuokai Chen  fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable)
761*51532d8bSGuokai Chen  fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire()) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire()) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire())
762*51532d8bSGuokai Chen  fetchIBufferDumpData.is_cache_hit := f3_hit
763*51532d8bSGuokai Chen
764*51532d8bSGuokai Chen  val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB)
765*51532d8bSGuokai Chen  ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr
766*51532d8bSGuokai Chen  ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid
767*51532d8bSGuokai Chen  ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits
768*51532d8bSGuokai Chen  ifuWbToFtqDumpData.checkJalFault := checkJalFault
769*51532d8bSGuokai Chen  ifuWbToFtqDumpData.checkRetFault := checkRetFault
770*51532d8bSGuokai Chen  ifuWbToFtqDumpData.checkTargetFault := checkTargetFault
771*51532d8bSGuokai Chen  ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault
772*51532d8bSGuokai Chen  ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken
773*51532d8bSGuokai Chen
774*51532d8bSGuokai Chen  fetchToIBufferTable.log(
775*51532d8bSGuokai Chen    data = fetchIBufferDumpData,
776*51532d8bSGuokai Chen    en = io.toIbuffer.fire(),
777*51532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
778*51532d8bSGuokai Chen    clock = clock,
779*51532d8bSGuokai Chen    reset = reset
780*51532d8bSGuokai Chen  )
781*51532d8bSGuokai Chen  ifuWbToFtqTable.log(
782*51532d8bSGuokai Chen    data = ifuWbToFtqDumpData,
783*51532d8bSGuokai Chen    en = checkFlushWb.valid,
784*51532d8bSGuokai Chen    site = "IFU" + p(XSCoreParamsKey).HartId.toString,
785*51532d8bSGuokai Chen    clock = clock,
786*51532d8bSGuokai Chen    reset = reset
787*51532d8bSGuokai Chen  )
788*51532d8bSGuokai Chen
789*51532d8bSGuokai Chen
79009c6f1ddSLingrui98}
791