109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 1809c6f1ddSLingrui98 1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters 2009c6f1ddSLingrui98import chisel3._ 2109c6f1ddSLingrui98import chisel3.util._ 222a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder 2309c6f1ddSLingrui98import xiangshan._ 2409c6f1ddSLingrui98import xiangshan.cache.mmu._ 251d8f4dcbSJayimport xiangshan.frontend.icache._ 2609c6f1ddSLingrui98import utils._ 273c02ee8fSwakafaimport utility._ 28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 293c02ee8fSwakafaimport utility.ChiselDB 3009c6f1ddSLingrui98 3109c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{ 3209c6f1ddSLingrui98 def mmioBusWidth = 64 3309c6f1ddSLingrui98 def mmioBusBytes = mmioBusWidth / 8 340be662e4SJay def maxInstrLen = 32 3509c6f1ddSLingrui98} 3609c6f1ddSLingrui98 3709c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{ 381d8f4dcbSJay def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W)) 391d8f4dcbSJay def fetchQueueSize = 2 401d8f4dcbSJay 412a3050c2SJay def getBasicBlockIdx( pc: UInt, start: UInt ): UInt = { 422a3050c2SJay val byteOffset = pc - start 432a3050c2SJay (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits) 441d8f4dcbSJay } 4509c6f1ddSLingrui98} 4609c6f1ddSLingrui98 4709c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle { 4809c6f1ddSLingrui98 val pdWb = Valid(new PredecodeWritebackBundle) 4909c6f1ddSLingrui98} 5009c6f1ddSLingrui98 5109c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle { 5209c6f1ddSLingrui98 val fromFtq = Flipped(new FtqToIfuIO) 5309c6f1ddSLingrui98 val toFtq = new IfuToFtqIO 5409c6f1ddSLingrui98} 5509c6f1ddSLingrui98 560be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle { 570be662e4SJay val fromUncache = Flipped(DecoupledIO(new InsUncacheResp)) 580be662e4SJay val toUncache = DecoupledIO( new InsUncacheReq ) 590be662e4SJay} 601d1e6d4dSJenius 6109c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle { 6209c6f1ddSLingrui98 val ftqInter = new FtqInterface 6350780602SJenius val icacheInter = Flipped(new IFUICacheIO) 641d8f4dcbSJay val icacheStop = Output(Bool()) 651d8f4dcbSJay val icachePerfInfo = Input(new ICachePerfInfo) 6609c6f1ddSLingrui98 val toIbuffer = Decoupled(new FetchToIBuffer) 670be662e4SJay val uncacheInter = new UncacheInterface 6872951335SLi Qianruo val frontendTrigger = Flipped(new FrontendTdataDistributeIO) 6972951335SLi Qianruo val csrTriggerEnable = Input(Vec(4, Bool())) 70a37fbf10SJay val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo))) 71f1fe8698SLemover val iTLBInter = new TlbRequestIO 7256788a33SJinYue val pmp = new ICachePMPBundle 731d1e6d4dSJenius val mmioCommitRead = new mmioCommitRead 7409c6f1ddSLingrui98} 7509c6f1ddSLingrui98 7609c6f1ddSLingrui98// record the situation in which fallThruAddr falls into 7709c6f1ddSLingrui98// the middle of an RVI inst 7809c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle { 7909c6f1ddSLingrui98 val valid = Bool() 8009c6f1ddSLingrui98 val middlePC = UInt(VAddrBits.W) 8109c6f1ddSLingrui98 def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr 8209c6f1ddSLingrui98} 8309c6f1ddSLingrui98 8409c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle { 8509c6f1ddSLingrui98 val data = if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W)) 8672951335SLi Qianruo val frontendTrigger = new FrontendTdataDistributeIO 8772951335SLi Qianruo val csrTriggerEnable = Vec(4, Bool()) 882a3050c2SJay val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 8909c6f1ddSLingrui98} 9009c6f1ddSLingrui98 912a3050c2SJay 922a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle { 932a3050c2SJay val ftqOffset = Valid(UInt(log2Ceil(PredictWidth).W)) 942a3050c2SJay val jumpOffset = Vec(PredictWidth, UInt(XLEN.W)) 952a3050c2SJay val target = UInt(VAddrBits.W) 962a3050c2SJay val instrRange = Vec(PredictWidth, Bool()) 972a3050c2SJay val instrValid = Vec(PredictWidth, Bool()) 982a3050c2SJay val pds = Vec(PredictWidth, new PreDecodeInfo) 992a3050c2SJay val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 1002a3050c2SJay} 1012a3050c2SJay 10251532d8bSGuokai Chenclass FetchToIBufferDB extends Bundle { 10351532d8bSGuokai Chen val start_addr = UInt(39.W) 10451532d8bSGuokai Chen val instr_count = UInt(32.W) 10551532d8bSGuokai Chen val exception = Bool() 10651532d8bSGuokai Chen val is_cache_hit = Bool() 10751532d8bSGuokai Chen} 10851532d8bSGuokai Chen 10951532d8bSGuokai Chenclass IfuWbToFtqDB extends Bundle { 11051532d8bSGuokai Chen val start_addr = UInt(39.W) 11151532d8bSGuokai Chen val is_miss_pred = Bool() 11251532d8bSGuokai Chen val miss_pred_offset = UInt(32.W) 11351532d8bSGuokai Chen val checkJalFault = Bool() 11451532d8bSGuokai Chen val checkRetFault = Bool() 11551532d8bSGuokai Chen val checkTargetFault = Bool() 11651532d8bSGuokai Chen val checkNotCFIFault = Bool() 11751532d8bSGuokai Chen val checkInvalidTaken = Bool() 11851532d8bSGuokai Chen} 11951532d8bSGuokai Chen 1202a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule 1212a3050c2SJay with HasICacheParameters 1222a3050c2SJay with HasIFUConst 1232a3050c2SJay with HasPdConst 124167bcd01SJay with HasCircularQueuePtrHelper 1252a3050c2SJay with HasPerfEvents 12609c6f1ddSLingrui98{ 12709c6f1ddSLingrui98 val io = IO(new NewIFUIO) 12809c6f1ddSLingrui98 val (toFtq, fromFtq) = (io.ftqInter.toFtq, io.ftqInter.fromFtq) 129c5c5edaeSJenius val fromICache = io.icacheInter.resp 1300be662e4SJay val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache) 13109c6f1ddSLingrui98 13209c6f1ddSLingrui98 def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits) 13309c6f1ddSLingrui98 13434a88126SJinYue def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U 13509c6f1ddSLingrui98 136d2b20d1aSTang Haojin def numOfStage = 3 137d2b20d1aSTang Haojin require(numOfStage > 1, "BPU numOfStage must be greater than 1") 138d2b20d1aSTang Haojin val topdown_stages = RegInit(VecInit(Seq.fill(numOfStage)(0.U.asTypeOf(new FrontendTopDownBundle)))) 139d2b20d1aSTang Haojin dontTouch(topdown_stages) 140d2b20d1aSTang Haojin // bubble events in IFU, only happen in stage 1 141d2b20d1aSTang Haojin val icacheMissBubble = Wire(Bool()) 142d2b20d1aSTang Haojin val itlbMissBubble =Wire(Bool()) 143d2b20d1aSTang Haojin 144d2b20d1aSTang Haojin // only driven by clock, not valid-ready 145d2b20d1aSTang Haojin topdown_stages(0) := fromFtq.req.bits.topdown_info 146d2b20d1aSTang Haojin for (i <- 1 until numOfStage) { 147d2b20d1aSTang Haojin topdown_stages(i) := topdown_stages(i - 1) 148d2b20d1aSTang Haojin } 149d2b20d1aSTang Haojin when (icacheMissBubble) { 150d2b20d1aSTang Haojin topdown_stages(1).reasons(TopDownCounters.ICacheMissBubble.id) := true.B 151d2b20d1aSTang Haojin } 152d2b20d1aSTang Haojin when (itlbMissBubble) { 153d2b20d1aSTang Haojin topdown_stages(1).reasons(TopDownCounters.ITLBMissBubble.id) := true.B 154d2b20d1aSTang Haojin } 155d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info := topdown_stages(numOfStage - 1) 156d2b20d1aSTang Haojin when (fromFtq.topdown_redirect.valid) { 157d2b20d1aSTang Haojin // only redirect from backend, IFU redirect itself is handled elsewhere 158d2b20d1aSTang Haojin when (fromFtq.topdown_redirect.bits.debugIsCtrl) { 159d2b20d1aSTang Haojin /* 160d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 161d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 162d2b20d1aSTang Haojin } 163d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ControlRedirectBubble.id) := true.B 164d2b20d1aSTang Haojin */ 165d2b20d1aSTang Haojin when (fromFtq.topdown_redirect.bits.ControlBTBMissBubble) { 166d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 167d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 168d2b20d1aSTang Haojin } 169d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.BTBMissBubble.id) := true.B 170d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.TAGEMissBubble) { 171d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 172d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.TAGEMissBubble.id) := true.B 173d2b20d1aSTang Haojin } 174d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.TAGEMissBubble.id) := true.B 175d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.SCMissBubble) { 176d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 177d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.SCMissBubble.id) := true.B 178d2b20d1aSTang Haojin } 179d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.SCMissBubble.id) := true.B 180d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.ITTAGEMissBubble) { 181d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 182d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 183d2b20d1aSTang Haojin } 184d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.ITTAGEMissBubble.id) := true.B 185d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.RASMissBubble) { 186d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 187d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.RASMissBubble.id) := true.B 188d2b20d1aSTang Haojin } 189d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.RASMissBubble.id) := true.B 190d2b20d1aSTang Haojin } 191d2b20d1aSTang Haojin } .elsewhen (fromFtq.topdown_redirect.bits.debugIsMemVio) { 192d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 193d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 194d2b20d1aSTang Haojin } 195d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.MemVioRedirectBubble.id) := true.B 196d2b20d1aSTang Haojin } .otherwise { 197d2b20d1aSTang Haojin for (i <- 0 until numOfStage) { 198d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 199d2b20d1aSTang Haojin } 200d2b20d1aSTang Haojin io.toIbuffer.bits.topdown_info.reasons(TopDownCounters.OtherRedirectBubble.id) := true.B 201d2b20d1aSTang Haojin } 202d2b20d1aSTang Haojin } 203d2b20d1aSTang Haojin 2041d8f4dcbSJay class TlbExept(implicit p: Parameters) extends XSBundle{ 2051d8f4dcbSJay val pageFault = Bool() 2061d8f4dcbSJay val accessFault = Bool() 2071d8f4dcbSJay val mmio = Bool() 208b005f7c6SJay } 20909c6f1ddSLingrui98 210dc270d3bSJenius val preDecoders = Seq.fill(4){ Module(new PreDecode) } 211dc270d3bSJenius 2122a3050c2SJay val predChecker = Module(new PredChecker) 2132a3050c2SJay val frontendTrigger = Module(new FrontendTrigger) 2145995c9e7SJenius val (checkerIn, checkerOutStage1, checkerOutStage2) = (predChecker.io.in, predChecker.io.out.stage1Out,predChecker.io.out.stage2Out) 2151d8f4dcbSJay 216c3b763d0SYinan Xu io.iTLBInter.req_kill := false.B 217ee175d78SJay io.iTLBInter.resp.ready := true.B 218ee175d78SJay 21958dbdfc2SJay /** 22058dbdfc2SJay ****************************************************************************** 22158dbdfc2SJay * IFU Stage 0 22258dbdfc2SJay * - send cacheline fetch request to ICacheMainPipe 22358dbdfc2SJay ****************************************************************************** 22458dbdfc2SJay */ 22509c6f1ddSLingrui98 22609c6f1ddSLingrui98 val f0_valid = fromFtq.req.valid 22709c6f1ddSLingrui98 val f0_ftq_req = fromFtq.req.bits 2286ce52296SJinYue val f0_doubleLine = fromFtq.req.bits.crossCacheline 22934a88126SJinYue val f0_vSetIdx = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart)) 23009c6f1ddSLingrui98 val f0_fire = fromFtq.req.fire() 23109c6f1ddSLingrui98 23209c6f1ddSLingrui98 val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B) 23309c6f1ddSLingrui98 val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B) 23409c6f1ddSLingrui98 235cb4f77ceSLingrui98 from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) || 236cb4f77ceSLingrui98 fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx) 23709c6f1ddSLingrui98 2382a3050c2SJay val wb_redirect , mmio_redirect, backend_redirect= WireInit(false.B) 2392a3050c2SJay val f3_wb_not_flush = WireInit(false.B) 2402a3050c2SJay 2412a3050c2SJay backend_redirect := fromFtq.redirect.valid 2422a3050c2SJay f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush) 2432a3050c2SJay f2_flush := backend_redirect || mmio_redirect || wb_redirect 24409c6f1ddSLingrui98 f1_flush := f2_flush || from_bpu_f1_flush 24509c6f1ddSLingrui98 f0_flush := f1_flush || from_bpu_f0_flush 24609c6f1ddSLingrui98 24709c6f1ddSLingrui98 val f1_ready, f2_ready, f3_ready = WireInit(false.B) 24809c6f1ddSLingrui98 24950780602SJenius fromFtq.req.ready := f1_ready && io.icacheInter.icacheReady 25009c6f1ddSLingrui98 251d2b20d1aSTang Haojin 252d2b20d1aSTang Haojin when (wb_redirect) { 253d2b20d1aSTang Haojin when (f3_wb_not_flush) { 254d2b20d1aSTang Haojin topdown_stages(2).reasons(TopDownCounters.BTBMissBubble.id) := true.B 255d2b20d1aSTang Haojin } 256d2b20d1aSTang Haojin for (i <- 0 until numOfStage - 1) { 257d2b20d1aSTang Haojin topdown_stages(i).reasons(TopDownCounters.BTBMissBubble.id) := true.B 258d2b20d1aSTang Haojin } 259d2b20d1aSTang Haojin } 260d2b20d1aSTang Haojin 26158dbdfc2SJay /** <PERF> f0 fetch bubble */ 262f7c29b0aSJinYue 26300240ba6SJay XSPerfAccumulate("fetch_bubble_ftq_not_valid", !fromFtq.req.valid && fromFtq.req.ready ) 264c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_pipe_stall", f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready ) 265c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_icache_0_busy", f0_valid && !toICache(0).ready ) 266c5c5edaeSJenius // XSPerfAccumulate("fetch_bubble_icache_1_busy", f0_valid && !toICache(1).ready ) 26700240ba6SJay XSPerfAccumulate("fetch_flush_backend_redirect", backend_redirect ) 26800240ba6SJay XSPerfAccumulate("fetch_flush_wb_redirect", wb_redirect ) 26900240ba6SJay XSPerfAccumulate("fetch_flush_bpu_f1_flush", from_bpu_f1_flush ) 27000240ba6SJay XSPerfAccumulate("fetch_flush_bpu_f0_flush", from_bpu_f0_flush ) 27158dbdfc2SJay 27258dbdfc2SJay 27358dbdfc2SJay /** 27458dbdfc2SJay ****************************************************************************** 27558dbdfc2SJay * IFU Stage 1 27658dbdfc2SJay * - calculate pc/half_pc/cut_ptr for every instruction 27758dbdfc2SJay ****************************************************************************** 27858dbdfc2SJay */ 27909c6f1ddSLingrui98 28009c6f1ddSLingrui98 val f1_valid = RegInit(false.B) 281005e809bSJiuyang Liu val f1_ftq_req = RegEnable(f0_ftq_req, f0_fire) 282005e809bSJiuyang Liu // val f1_situation = RegEnable(f0_situation, f0_fire) 283005e809bSJiuyang Liu val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire) 284005e809bSJiuyang Liu val f1_vSetIdx = RegEnable(f0_vSetIdx, f0_fire) 285625ecd17SJenius val f1_fire = f1_valid && f2_ready 28609c6f1ddSLingrui98 287625ecd17SJenius f1_ready := f1_fire || !f1_valid 28809c6f1ddSLingrui98 2890d756c48SJinYue from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid 290cb4f77ceSLingrui98 // from_bpu_f1_flush := false.B 29109c6f1ddSLingrui98 29209c6f1ddSLingrui98 when(f1_flush) {f1_valid := false.B} 29309c6f1ddSLingrui98 .elsewhen(f0_fire && !f0_flush) {f1_valid := true.B} 29409c6f1ddSLingrui98 .elsewhen(f1_fire) {f1_valid := false.B} 29509c6f1ddSLingrui98 2962a3050c2SJay val f1_pc = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U)) 2972a3050c2SJay val f1_half_snpc = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U)) 2982a3050c2SJay val f1_cut_ptr = if(HasCExtension) VecInit((0 until PredictWidth + 1).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U )) 2992a3050c2SJay else VecInit((0 until PredictWidth).map(i => Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U )) 30009c6f1ddSLingrui98 30158dbdfc2SJay /** 30258dbdfc2SJay ****************************************************************************** 30358dbdfc2SJay * IFU Stage 2 30458dbdfc2SJay * - icache response data (latched for pipeline stop) 30558dbdfc2SJay * - generate exceprion bits for every instruciton (page fault/access fault/mmio) 30658dbdfc2SJay * - generate predicted instruction range (1 means this instruciton is in this fetch packet) 30758dbdfc2SJay * - cut data from cachlines to packet instruction code 30858dbdfc2SJay * - instruction predecode and RVC expand 30958dbdfc2SJay ****************************************************************************** 31058dbdfc2SJay */ 31158dbdfc2SJay 3121d8f4dcbSJay val icacheRespAllValid = WireInit(false.B) 31309c6f1ddSLingrui98 31409c6f1ddSLingrui98 val f2_valid = RegInit(false.B) 315005e809bSJiuyang Liu val f2_ftq_req = RegEnable(f1_ftq_req, f1_fire) 316005e809bSJiuyang Liu // val f2_situation = RegEnable(f1_situation, f1_fire) 317005e809bSJiuyang Liu val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire) 318005e809bSJiuyang Liu val f2_vSetIdx = RegEnable(f1_vSetIdx, f1_fire) 319625ecd17SJenius val f2_fire = f2_valid && f3_ready && icacheRespAllValid 3201d8f4dcbSJay 321625ecd17SJenius f2_ready := f2_fire || !f2_valid 3221d8f4dcbSJay //TODO: addr compare may be timing critical 32334a88126SJinYue val f2_icache_all_resp_wire = fromICache(0).valid && (fromICache(0).bits.vaddr === f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr === f2_ftq_req.nextlineStart)) || !f2_doubleLine) 3241d8f4dcbSJay val f2_icache_all_resp_reg = RegInit(false.B) 3251d8f4dcbSJay 3261d8f4dcbSJay icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire 3271d8f4dcbSJay 328d2b20d1aSTang Haojin icacheMissBubble := io.icacheInter.topdownIcacheMiss 329d2b20d1aSTang Haojin itlbMissBubble := io.icacheInter.topdownItlbMiss 330d2b20d1aSTang Haojin 3311d8f4dcbSJay io.icacheStop := !f3_ready 3321d8f4dcbSJay 3331d8f4dcbSJay when(f2_flush) {f2_icache_all_resp_reg := false.B} 3341d8f4dcbSJay .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B} 3351d8f4dcbSJay .elsewhen(f2_fire && f2_icache_all_resp_reg) {f2_icache_all_resp_reg := false.B} 33609c6f1ddSLingrui98 33709c6f1ddSLingrui98 when(f2_flush) {f2_valid := false.B} 33809c6f1ddSLingrui98 .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B } 33909c6f1ddSLingrui98 .elsewhen(f2_fire) {f2_valid := false.B} 34009c6f1ddSLingrui98 3410bca1ccbSJinYue // val f2_cache_response_data = ResultHoldBypass(valid = f2_icache_all_resp_wire, data = VecInit(fromICache.map(_.bits.readData))) 342dc270d3bSJenius val f2_cache_response_reg_data = VecInit(fromICache.map(_.bits.registerData)) 343dc270d3bSJenius val f2_cache_response_sram_data = VecInit(fromICache.map(_.bits.sramData)) 344dc270d3bSJenius val f2_cache_response_select = VecInit(fromICache.map(_.bits.select)) 3450bca1ccbSJinYue 34609c6f1ddSLingrui98 3471d8f4dcbSJay val f2_except_pf = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault)) 3481d8f4dcbSJay val f2_except_af = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault)) 349c0b2b8e9Srvcoresjw val f2_mmio = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault && 350c0b2b8e9Srvcoresjw !fromICache(0).bits.tlbExcp.pageFault 3510be662e4SJay 352005e809bSJiuyang Liu val f2_pc = RegEnable(f1_pc, f1_fire) 353005e809bSJiuyang Liu val f2_half_snpc = RegEnable(f1_half_snpc, f1_fire) 354005e809bSJiuyang Liu val f2_cut_ptr = RegEnable(f1_cut_ptr, f1_fire) 355a37fbf10SJay 356005e809bSJiuyang Liu val f2_resend_vaddr = RegEnable(f1_ftq_req.startAddr + 2.U, f1_fire) 3572a3050c2SJay 3582a3050c2SJay def isNextLine(pc: UInt, startAddr: UInt) = { 3592a3050c2SJay startAddr(blockOffBits) ^ pc(blockOffBits) 360b6982e83SLemover } 36109c6f1ddSLingrui98 3622a3050c2SJay def isLastInLine(pc: UInt) = { 3632a3050c2SJay pc(blockOffBits - 1, 0) === "b111110".U 36409c6f1ddSLingrui98 } 36509c6f1ddSLingrui98 3662a3050c2SJay val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth))) 3672a3050c2SJay val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits 3681d011975SJinYue val f2_ftr_range = Fill(PredictWidth, f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr) 3692a3050c2SJay val f2_instr_range = f2_jump_range & f2_ftr_range 3702a3050c2SJay val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_pf(1)))) 3712a3050c2SJay val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0) || isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1)))) 37209c6f1ddSLingrui98 3731d8f4dcbSJay val f2_paddrs = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr)) 3741d8f4dcbSJay val f2_perf_info = io.icachePerfInfo 37509c6f1ddSLingrui98 3762a3050c2SJay def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={ 377d558bd61SJenius require(HasCExtension) 378d558bd61SJenius // if(HasCExtension){ 379d558bd61SJenius val partCacheline = cacheline((blockBytes * 8 * 2 * 3) / 4 - 1, 0) 38009c6f1ddSLingrui98 val result = Wire(Vec(PredictWidth + 1, UInt(16.W))) 381d558bd61SJenius val dataVec = cacheline.asTypeOf(Vec(blockBytes * 3 /4, UInt(16.W))) //47 16-bit data vector 38209c6f1ddSLingrui98 (0 until PredictWidth + 1).foreach( i => 383d558bd61SJenius result(i) := dataVec(cutPtr(i)) //the max ptr is 3*blockBytes/4-1 38409c6f1ddSLingrui98 ) 38509c6f1ddSLingrui98 result 386d558bd61SJenius // } else { 387d558bd61SJenius // val result = Wire(Vec(PredictWidth, UInt(32.W)) ) 388d558bd61SJenius // val dataVec = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W))) 389d558bd61SJenius // (0 until PredictWidth).foreach( i => 390d558bd61SJenius // result(i) := dataVec(cutPtr(i)) 391d558bd61SJenius // ) 392d558bd61SJenius // result 393d558bd61SJenius // } 39409c6f1ddSLingrui98 } 39509c6f1ddSLingrui98 396dc270d3bSJenius val f2_data_2_cacheline = Wire(Vec(4, UInt((2 * blockBits).W))) 397dc270d3bSJenius f2_data_2_cacheline(0) := Cat(f2_cache_response_reg_data(1) , f2_cache_response_reg_data(0)) 398dc270d3bSJenius f2_data_2_cacheline(1) := Cat(f2_cache_response_reg_data(1) , f2_cache_response_sram_data(0)) 399dc270d3bSJenius f2_data_2_cacheline(2) := Cat(f2_cache_response_sram_data(1) , f2_cache_response_reg_data(0)) 400dc270d3bSJenius f2_data_2_cacheline(3) := Cat(f2_cache_response_sram_data(1) , f2_cache_response_sram_data(0)) 401dc270d3bSJenius 402dc270d3bSJenius val f2_cut_data = VecInit(f2_data_2_cacheline.map(data => cut( data, f2_cut_ptr ))) 403dc270d3bSJenius 404dc270d3bSJenius val f2_predecod_ptr = Wire(UInt(2.W)) 405dc270d3bSJenius f2_predecod_ptr := Cat(f2_cache_response_select(1),f2_cache_response_select(0)) 40609c6f1ddSLingrui98 40758dbdfc2SJay /** predecode (include RVC expander) */ 408dc270d3bSJenius // preDecoderRegIn.data := f2_reg_cut_data 409dc270d3bSJenius // preDecoderRegInIn.frontendTrigger := io.frontendTrigger 410dc270d3bSJenius // preDecoderRegInIn.csrTriggerEnable := io.csrTriggerEnable 411dc270d3bSJenius // preDecoderRegIn.pc := f2_pc 412dc270d3bSJenius 413dc270d3bSJenius val preDecoderOut = Mux1H(UIntToOH(f2_predecod_ptr), preDecoders.map(_.io.out)) 414dc270d3bSJenius for(i <- 0 until 4){ 415dc270d3bSJenius val preDecoderIn = preDecoders(i).io.in 416dc270d3bSJenius preDecoderIn.data := f2_cut_data(i) 4172a3050c2SJay preDecoderIn.frontendTrigger := io.frontendTrigger 4182a3050c2SJay preDecoderIn.csrTriggerEnable := io.csrTriggerEnable 4192a3050c2SJay preDecoderIn.pc := f2_pc 420dc270d3bSJenius } 42109c6f1ddSLingrui98 42248a62719SJenius //val f2_expd_instr = preDecoderOut.expInstr 42348a62719SJenius val f2_instr = preDecoderOut.instr 4242a3050c2SJay val f2_pd = preDecoderOut.pd 4252a3050c2SJay val f2_jump_offset = preDecoderOut.jumpOffset 4262a3050c2SJay val f2_hasHalfValid = preDecoderOut.hasHalfValid 4272a3050c2SJay val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine && f2_except_pf(1) && !f2_pd(i).isRVC )) 42809c6f1ddSLingrui98 42900240ba6SJay XSPerfAccumulate("fetch_bubble_icache_not_resp", f2_valid && !icacheRespAllValid ) 43000240ba6SJay 43109c6f1ddSLingrui98 43258dbdfc2SJay /** 43358dbdfc2SJay ****************************************************************************** 43458dbdfc2SJay * IFU Stage 3 43558dbdfc2SJay * - handle MMIO instruciton 43658dbdfc2SJay * -send request to Uncache fetch Unit 43758dbdfc2SJay * -every packet include 1 MMIO instruction 43858dbdfc2SJay * -MMIO instructions will stop fetch pipeline until commiting from RoB 43958dbdfc2SJay * -flush to snpc (send ifu_redirect to Ftq) 44058dbdfc2SJay * - Ibuffer enqueue 44158dbdfc2SJay * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault) 44258dbdfc2SJay * - handle last half RVI instruction 44358dbdfc2SJay ****************************************************************************** 44458dbdfc2SJay */ 44558dbdfc2SJay 44609c6f1ddSLingrui98 val f3_valid = RegInit(false.B) 447005e809bSJiuyang Liu val f3_ftq_req = RegEnable(f2_ftq_req, f2_fire) 448005e809bSJiuyang Liu // val f3_situation = RegEnable(f2_situation, f2_fire) 449005e809bSJiuyang Liu val f3_doubleLine = RegEnable(f2_doubleLine, f2_fire) 4501d8f4dcbSJay val f3_fire = io.toIbuffer.fire() 4511d8f4dcbSJay 452625ecd17SJenius f3_ready := f3_fire || !f3_valid 45309c6f1ddSLingrui98 454dc270d3bSJenius val f3_cut_data = RegEnable(next = f2_cut_data(f2_predecod_ptr), enable=f2_fire) 4551d8f4dcbSJay 456005e809bSJiuyang Liu val f3_except_pf = RegEnable(f2_except_pf, f2_fire) 457005e809bSJiuyang Liu val f3_except_af = RegEnable(f2_except_af, f2_fire) 458005e809bSJiuyang Liu val f3_mmio = RegEnable(f2_mmio , f2_fire) 45909c6f1ddSLingrui98 46048a62719SJenius //val f3_expd_instr = RegEnable(next = f2_expd_instr, enable = f2_fire) 46148a62719SJenius val f3_instr = RegEnable(next = f2_instr, enable = f2_fire) 46248a62719SJenius val f3_expd_instr = VecInit((0 until PredictWidth).map{ i => 46348a62719SJenius val expander = Module(new RVCExpander) 46448a62719SJenius expander.io.in := f3_instr(i) 46548a62719SJenius expander.io.out.bits 46648a62719SJenius }) 46748a62719SJenius 468*330aad7fSGuokai Chen val f3_pd_wire = RegEnable(next = f2_pd, enable = f2_fire) 469*330aad7fSGuokai Chen val f3_pd = WireInit(f3_pd_wire) 47048a62719SJenius val f3_jump_offset = RegEnable(next = f2_jump_offset, enable = f2_fire) 47148a62719SJenius val f3_af_vec = RegEnable(next = f2_af_vec, enable = f2_fire) 47248a62719SJenius val f3_pf_vec = RegEnable(next = f2_pf_vec , enable = f2_fire) 47348a62719SJenius val f3_pc = RegEnable(next = f2_pc, enable = f2_fire) 47448a62719SJenius val f3_half_snpc = RegEnable(next = f2_half_snpc, enable = f2_fire) 47548a62719SJenius val f3_instr_range = RegEnable(next = f2_instr_range, enable = f2_fire) 47648a62719SJenius val f3_foldpc = RegEnable(next = f2_foldpc, enable = f2_fire) 47748a62719SJenius val f3_crossPageFault = RegEnable(next = f2_crossPageFault, enable = f2_fire) 47848a62719SJenius val f3_hasHalfValid = RegEnable(next = f2_hasHalfValid, enable = f2_fire) 47909c6f1ddSLingrui98 val f3_except = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)}) 48009c6f1ddSLingrui98 val f3_has_except = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_)) 481005e809bSJiuyang Liu val f3_pAddrs = RegEnable(f2_paddrs, f2_fire) 482005e809bSJiuyang Liu val f3_resend_vaddr = RegEnable(f2_resend_vaddr, f2_fire) 483ee175d78SJay 484cb6e5d3cSssszwic // Expand 1 bit to prevent overflow when assert 485cb6e5d3cSssszwic val f3_ftq_req_startAddr = Cat(0.U(1.W), f3_ftq_req.startAddr) 486cb6e5d3cSssszwic val f3_ftq_req_nextStartAddr = Cat(0.U(1.W), f3_ftq_req.nextStartAddr) 487*330aad7fSGuokai Chen // brType, isCall and isRet generation is delayed to f3 stage 488*330aad7fSGuokai Chen val f3Predecoder = Module(new F3Predecoder) 489*330aad7fSGuokai Chen 490*330aad7fSGuokai Chen f3Predecoder.io.in.instr := f3_instr 491*330aad7fSGuokai Chen 492*330aad7fSGuokai Chen f3_pd.zipWithIndex.map{ case (pd,i) => 493*330aad7fSGuokai Chen pd.brType := f3Predecoder.io.out.pd(i).brType 494*330aad7fSGuokai Chen pd.isCall := f3Predecoder.io.out.pd(i).isCall 495*330aad7fSGuokai Chen pd.isRet := f3Predecoder.io.out.pd(i).isRet 496*330aad7fSGuokai Chen } 497*330aad7fSGuokai Chen 498*330aad7fSGuokai Chen val f3PdDiff = f3_pd_wire.zip(f3_pd).map{ case (a,b) => a.asUInt =/= b.asUInt }.reduce(_||_) 499*330aad7fSGuokai Chen XSError(f3_valid && f3PdDiff, "f3 pd diff") 500*330aad7fSGuokai Chen 5011d011975SJinYue when(f3_valid && !f3_ftq_req.ftqOffset.valid){ 502cb6e5d3cSssszwic assert(f3_ftq_req_startAddr + (2*PredictWidth).U >= f3_ftq_req_nextStartAddr, s"More tha ${2*PredictWidth} Bytes fetch is not allowed!") 5031d011975SJinYue } 504a1351e5dSJay 5052a3050c2SJay /*** MMIO State Machine***/ 506ee175d78SJay val f3_mmio_data = Reg(Vec(2, UInt(16.W))) 507ee175d78SJay val mmio_is_RVC = RegInit(false.B) 508ee175d78SJay val mmio_resend_addr =RegInit(0.U(PAddrBits.W)) 509ee175d78SJay val mmio_resend_af = RegInit(false.B) 510c3b2d83aSJay val mmio_resend_pf = RegInit(false.B) 511c3b2d83aSJay 5121d1e6d4dSJenius //last instuction finish 5131d1e6d4dSJenius val is_first_instr = RegInit(true.B) 5141d1e6d4dSJenius io.mmioCommitRead.mmioFtqPtr := RegNext(f3_ftq_req.ftqIdx + 1.U) 515a37fbf10SJay 5161d1e6d4dSJenius val m_idle :: m_waitLastCmt:: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(11) 517ee175d78SJay val mmio_state = RegInit(m_idle) 518a37fbf10SJay 5199bae7d6eSJay val f3_req_is_mmio = f3_mmio && f3_valid 5202a3050c2SJay val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx && commit.bits.ftqOffset === 0.U}).asUInt.orR 521ee175d78SJay val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited 522a37fbf10SJay 523ee175d78SJay val f3_mmio_to_commit = f3_req_is_mmio && mmio_state === m_waitCommit 524a37fbf10SJay val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit) 525a37fbf10SJay val f3_mmio_can_go = f3_mmio_to_commit && !f3_mmio_to_commit_next 526a37fbf10SJay 5274a74a727SJenius val fromFtqRedirectReg = RegNext(fromFtq.redirect,init = 0.U.asTypeOf(fromFtq.redirect)) 5284a74a727SJenius val mmioF3Flush = RegNext(f3_flush,init = false.B) 52956788a33SJinYue val f3_ftq_flush_self = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level) 53056788a33SJinYue val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx) 5319bae7d6eSJay 53256788a33SJinYue val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older 5339bae7d6eSJay 5341d1e6d4dSJenius when(is_first_instr && mmio_commit){ 5351d1e6d4dSJenius is_first_instr := false.B 5361d1e6d4dSJenius } 5371d1e6d4dSJenius 5384a74a727SJenius when(f3_flush && !f3_req_is_mmio) {f3_valid := false.B} 5394a74a727SJenius .elsewhen(mmioF3Flush && f3_req_is_mmio && !f3_need_not_flush) {f3_valid := false.B} 540a37fbf10SJay .elsewhen(f2_fire && !f2_flush ) {f3_valid := true.B } 541a37fbf10SJay .elsewhen(io.toIbuffer.fire() && !f3_req_is_mmio) {f3_valid := false.B} 542a37fbf10SJay .elsewhen{f3_req_is_mmio && f3_mmio_req_commit} {f3_valid := false.B} 543a37fbf10SJay 544a37fbf10SJay val f3_mmio_use_seq_pc = RegInit(false.B) 545a37fbf10SJay 54656788a33SJinYue val (redirect_ftqIdx, redirect_ftqOffset) = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset) 54756788a33SJinYue val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U 548a37fbf10SJay 549a37fbf10SJay when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio) { f3_mmio_use_seq_pc := true.B } 550a37fbf10SJay .elsewhen(redirect_mmio_req) { f3_mmio_use_seq_pc := false.B } 551a37fbf10SJay 552a37fbf10SJay f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid) 553a37fbf10SJay 5541d1e6d4dSJenius // mmio state machine 555a37fbf10SJay switch(mmio_state){ 556ee175d78SJay is(m_idle){ 5579bae7d6eSJay when(f3_req_is_mmio){ 5581d1e6d4dSJenius mmio_state := m_waitLastCmt 5591d1e6d4dSJenius } 5601d1e6d4dSJenius } 5611d1e6d4dSJenius 5621d1e6d4dSJenius is(m_waitLastCmt){ 5631d1e6d4dSJenius when(is_first_instr){ 564ee175d78SJay mmio_state := m_sendReq 5651d1e6d4dSJenius }.otherwise{ 5661d1e6d4dSJenius mmio_state := Mux(io.mmioCommitRead.mmioLastCommit, m_sendReq, m_waitLastCmt) 567a37fbf10SJay } 568a37fbf10SJay } 569a37fbf10SJay 570ee175d78SJay is(m_sendReq){ 571ee175d78SJay mmio_state := Mux(toUncache.fire(), m_waitResp, m_sendReq ) 572a37fbf10SJay } 573a37fbf10SJay 574ee175d78SJay is(m_waitResp){ 575a37fbf10SJay when(fromUncache.fire()){ 576a37fbf10SJay val isRVC = fromUncache.bits.data(1,0) =/= 3.U 577ee175d78SJay val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U 578ee175d78SJay mmio_state := Mux(needResend, m_sendTLB , m_waitCommit) 579ee175d78SJay 580ee175d78SJay mmio_is_RVC := isRVC 581ee175d78SJay f3_mmio_data(0) := fromUncache.bits.data(15,0) 582ee175d78SJay f3_mmio_data(1) := fromUncache.bits.data(31,16) 583a37fbf10SJay } 584a37fbf10SJay } 585a37fbf10SJay 586ee175d78SJay is(m_sendTLB){ 587c3b2d83aSJay when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){ 588ee175d78SJay mmio_state := m_tlbResp 589a37fbf10SJay } 590c3b2d83aSJay } 591a37fbf10SJay 592ee175d78SJay is(m_tlbResp){ 59303efd994Shappy-lx val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr || 59403efd994Shappy-lx io.iTLBInter.resp.bits.excp(0).af.instr 595c3b2d83aSJay mmio_state := Mux(tlbExept,m_waitCommit,m_sendPMP) 59603efd994Shappy-lx mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0) 597920ca00eSJay mmio_resend_af := mmio_resend_af || io.iTLBInter.resp.bits.excp(0).af.instr 598920ca00eSJay mmio_resend_pf := mmio_resend_pf || io.iTLBInter.resp.bits.excp(0).pf.instr 599ee175d78SJay } 600ee175d78SJay 601ee175d78SJay is(m_sendPMP){ 602c3b2d83aSJay val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio 603ee175d78SJay mmio_state := Mux(pmpExcpAF, m_waitCommit , m_resendReq) 604ee175d78SJay mmio_resend_af := pmpExcpAF 605ee175d78SJay } 606ee175d78SJay 607ee175d78SJay is(m_resendReq){ 608ee175d78SJay mmio_state := Mux(toUncache.fire(), m_waitResendResp, m_resendReq ) 609ee175d78SJay } 610ee175d78SJay 611ee175d78SJay is(m_waitResendResp){ 612a37fbf10SJay when(fromUncache.fire()){ 613ee175d78SJay mmio_state := m_waitCommit 614ee175d78SJay f3_mmio_data(1) := fromUncache.bits.data(15,0) 615a37fbf10SJay } 616a37fbf10SJay } 617a37fbf10SJay 618ee175d78SJay is(m_waitCommit){ 6192a3050c2SJay when(mmio_commit){ 620ee175d78SJay mmio_state := m_commited 621a37fbf10SJay } 622a37fbf10SJay } 6232a3050c2SJay 624ee175d78SJay //normal mmio instruction 625ee175d78SJay is(m_commited){ 626ee175d78SJay mmio_state := m_idle 627ee175d78SJay mmio_is_RVC := false.B 628ee175d78SJay mmio_resend_addr := 0.U 6292a3050c2SJay } 630a37fbf10SJay } 631a37fbf10SJay 632ee175d78SJay //exception or flush by older branch prediction 633167bcd01SJay when(f3_ftq_flush_self || f3_ftq_flush_by_older) { 634ee175d78SJay mmio_state := m_idle 635ee175d78SJay mmio_is_RVC := false.B 636ee175d78SJay mmio_resend_addr := 0.U 637ee175d78SJay mmio_resend_af := false.B 638ee175d78SJay f3_mmio_data.map(_ := 0.U) 6399bae7d6eSJay } 6409bae7d6eSJay 641ee175d78SJay toUncache.valid := ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio 642ee175d78SJay toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0)) 643a37fbf10SJay fromUncache.ready := true.B 644a37fbf10SJay 645ee175d78SJay io.iTLBInter.req.valid := (mmio_state === m_sendTLB) && f3_req_is_mmio 646ee175d78SJay io.iTLBInter.req.bits.size := 3.U 647ee175d78SJay io.iTLBInter.req.bits.vaddr := f3_resend_vaddr 648ee175d78SJay io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr 649ee175d78SJay 650f1fe8698SLemover io.iTLBInter.req.bits.kill := false.B // IFU use itlb for mmio, doesn't need sync, set it to false 651ee175d78SJay io.iTLBInter.req.bits.cmd := TlbCmd.exec 6528744445eSMaxpicca-Li io.iTLBInter.req.bits.memidx := DontCare 653f1fe8698SLemover io.iTLBInter.req.bits.debug.robIdx := DontCare 654b52348aeSWilliam Wang io.iTLBInter.req.bits.no_translate := false.B 655ee175d78SJay io.iTLBInter.req.bits.debug.isFirstIssue := DontCare 656ee175d78SJay 657ee175d78SJay io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio 658ee175d78SJay io.pmp.req.bits.addr := mmio_resend_addr 659ee175d78SJay io.pmp.req.bits.size := 3.U 660ee175d78SJay io.pmp.req.bits.cmd := TlbCmd.exec 661f7c29b0aSJinYue 6622a3050c2SJay val f3_lastHalf = RegInit(0.U.asTypeOf(new LastHalfInfo)) 66309c6f1ddSLingrui98 66409c6f1ddSLingrui98 val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt 6650be662e4SJay val f3_mmio_range = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B)) 6662a3050c2SJay val f3_instr_valid = Wire(Vec(PredictWidth, Bool())) 66709c6f1ddSLingrui98 6682a3050c2SJay /*** prediction result check ***/ 6692a3050c2SJay checkerIn.ftqOffset := f3_ftq_req.ftqOffset 6702a3050c2SJay checkerIn.jumpOffset := f3_jump_offset 6716ce52296SJinYue checkerIn.target := f3_ftq_req.nextStartAddr 6722a3050c2SJay checkerIn.instrRange := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 6732a3050c2SJay checkerIn.instrValid := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool())) 6742a3050c2SJay checkerIn.pds := f3_pd 6752a3050c2SJay checkerIn.pc := f3_pc 6762a3050c2SJay 67758dbdfc2SJay /*** handle half RVI in the last 2 Bytes ***/ 6782a3050c2SJay 6792a3050c2SJay def hasLastHalf(idx: UInt) = { 6805995c9e7SJenius //!f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && !checkerOutStage2.fixedMissPred(idx) && ! f3_req_is_mmio 6815995c9e7SJenius !f3_pd(idx).isRVC && checkerOutStage1.fixedRange(idx) && f3_instr_valid(idx) && !checkerOutStage1.fixedTaken(idx) && ! f3_req_is_mmio 6822a3050c2SJay } 6832a3050c2SJay 684b665b650STang Haojin val f3_last_validIdx = ParallelPosteriorityEncoder(checkerOutStage1.fixedRange) 6852a3050c2SJay 6862a3050c2SJay val f3_hasLastHalf = hasLastHalf((PredictWidth - 1).U) 6872a3050c2SJay val f3_false_lastHalf = hasLastHalf(f3_last_validIdx) 6882a3050c2SJay val f3_false_snpc = f3_half_snpc(f3_last_validIdx) 6892a3050c2SJay 6902a3050c2SJay val f3_lastHalf_mask = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt() 6913f785aa3SJenius val f3_lastHalf_disable = RegInit(false.B) 6922a3050c2SJay 693804985a5SJenius when(f3_flush || (f3_fire && f3_lastHalf_disable)){ 694804985a5SJenius f3_lastHalf_disable := false.B 695804985a5SJenius } 696804985a5SJenius 6972a3050c2SJay when (f3_flush) { 6982a3050c2SJay f3_lastHalf.valid := false.B 6992a3050c2SJay }.elsewhen (f3_fire) { 7003f785aa3SJenius f3_lastHalf.valid := f3_hasLastHalf && !f3_lastHalf_disable 7016ce52296SJinYue f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr 7022a3050c2SJay } 7032a3050c2SJay 7042a3050c2SJay f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid))) 7052a3050c2SJay 7062a3050c2SJay /*** frontend Trigger ***/ 7072a3050c2SJay frontendTrigger.io.pds := f3_pd 7082a3050c2SJay frontendTrigger.io.pc := f3_pc 7092a3050c2SJay frontendTrigger.io.data := f3_cut_data 7102a3050c2SJay 7112a3050c2SJay frontendTrigger.io.frontendTrigger := io.frontendTrigger 7122a3050c2SJay frontendTrigger.io.csrTriggerEnable := io.csrTriggerEnable 7132a3050c2SJay 7142a3050c2SJay val f3_triggered = frontendTrigger.io.triggered 7152a3050c2SJay 7162a3050c2SJay /*** send to Ibuffer ***/ 7172a3050c2SJay 7182a3050c2SJay io.toIbuffer.valid := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush 7192a3050c2SJay io.toIbuffer.bits.instrs := f3_expd_instr 7202a3050c2SJay io.toIbuffer.bits.valid := f3_instr_valid.asUInt 7215995c9e7SJenius io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt 7222a3050c2SJay io.toIbuffer.bits.pd := f3_pd 72309c6f1ddSLingrui98 io.toIbuffer.bits.ftqPtr := f3_ftq_req.ftqIdx 7242a3050c2SJay io.toIbuffer.bits.pc := f3_pc 7255995c9e7SJenius io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOutStage1.fixedTaken(i) && !f3_req_is_mmio} 7262a3050c2SJay io.toIbuffer.bits.foldpc := f3_foldpc 7273908fff2SJay io.toIbuffer.bits.ipf := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF}) 7282a3050c2SJay io.toIbuffer.bits.acf := f3_af_vec 7292a3050c2SJay io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault 7302a3050c2SJay io.toIbuffer.bits.triggered := f3_triggered 7312a3050c2SJay 7322a3050c2SJay when(f3_lastHalf.valid){ 7335995c9e7SJenius io.toIbuffer.bits.enqEnable := checkerOutStage1.fixedRange.asUInt & f3_instr_valid.asUInt & f3_lastHalf_mask 7342a3050c2SJay io.toIbuffer.bits.valid := f3_lastHalf_mask & f3_instr_valid.asUInt 7352a3050c2SJay } 7362a3050c2SJay 7372a3050c2SJay 73809c6f1ddSLingrui98 73909c6f1ddSLingrui98 //Write back to Ftq 740a37fbf10SJay val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush) 741a37fbf10SJay val finishFetchMaskReg = RegNext(f3_cache_fetch) 742a37fbf10SJay 7432a3050c2SJay val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 7440be662e4SJay val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))) 745a37fbf10SJay f3_mmio_missOffset.valid := f3_req_is_mmio 7460be662e4SJay f3_mmio_missOffset.bits := 0.U 7470be662e4SJay 748ee175d78SJay mmioFlushWb.valid := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire()) && f3_mmio_use_seq_pc) 7492a3050c2SJay mmioFlushWb.bits.pc := f3_pc 7502a3050c2SJay mmioFlushWb.bits.pd := f3_pd 7512a3050c2SJay mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := f3_mmio_range(i)} 7522a3050c2SJay mmioFlushWb.bits.ftqIdx := f3_ftq_req.ftqIdx 7532a3050c2SJay mmioFlushWb.bits.ftqOffset := f3_ftq_req.ftqOffset.bits 7542a3050c2SJay mmioFlushWb.bits.misOffset := f3_mmio_missOffset 7552a3050c2SJay mmioFlushWb.bits.cfiOffset := DontCare 756ee175d78SJay mmioFlushWb.bits.target := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U) 7572a3050c2SJay mmioFlushWb.bits.jalTarget := DontCare 7582a3050c2SJay mmioFlushWb.bits.instrRange := f3_mmio_range 75909c6f1ddSLingrui98 7602dfa9e76SJenius /** external predecode for MMIO instruction */ 7612dfa9e76SJenius when(f3_req_is_mmio){ 7622dfa9e76SJenius val inst = Cat(f3_mmio_data(1), f3_mmio_data(0)) 7632dfa9e76SJenius val currentIsRVC = isRVC(inst) 7642dfa9e76SJenius 7652dfa9e76SJenius val brType::isCall::isRet::Nil = brInfo(inst) 7662dfa9e76SJenius val jalOffset = jal_offset(inst, currentIsRVC) 7672dfa9e76SJenius val brOffset = br_offset(inst, currentIsRVC) 7682dfa9e76SJenius 7692dfa9e76SJenius io.toIbuffer.bits.instrs (0) := new RVCDecoder(inst, XLEN).decode.bits 7702dfa9e76SJenius 7712dfa9e76SJenius 7722dfa9e76SJenius io.toIbuffer.bits.pd(0).valid := true.B 7732dfa9e76SJenius io.toIbuffer.bits.pd(0).isRVC := currentIsRVC 7742dfa9e76SJenius io.toIbuffer.bits.pd(0).brType := brType 7752dfa9e76SJenius io.toIbuffer.bits.pd(0).isCall := isCall 7762dfa9e76SJenius io.toIbuffer.bits.pd(0).isRet := isRet 7772dfa9e76SJenius 7782dfa9e76SJenius io.toIbuffer.bits.acf(0) := mmio_resend_af 7792dfa9e76SJenius io.toIbuffer.bits.ipf(0) := mmio_resend_pf 7802dfa9e76SJenius io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf 7812dfa9e76SJenius 7822dfa9e76SJenius io.toIbuffer.bits.enqEnable := f3_mmio_range.asUInt 7832dfa9e76SJenius 7842dfa9e76SJenius mmioFlushWb.bits.pd(0).valid := true.B 7852dfa9e76SJenius mmioFlushWb.bits.pd(0).isRVC := currentIsRVC 7862dfa9e76SJenius mmioFlushWb.bits.pd(0).brType := brType 7872dfa9e76SJenius mmioFlushWb.bits.pd(0).isCall := isCall 7882dfa9e76SJenius mmioFlushWb.bits.pd(0).isRet := isRet 7892dfa9e76SJenius } 7902dfa9e76SJenius 791ee175d78SJay mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire()) && f3_mmio_use_seq_pc) 79209c6f1ddSLingrui98 79300240ba6SJay XSPerfAccumulate("fetch_bubble_ibuffer_not_ready", io.toIbuffer.valid && !io.toIbuffer.ready ) 79400240ba6SJay 79500240ba6SJay 79658dbdfc2SJay /** 79758dbdfc2SJay ****************************************************************************** 79858dbdfc2SJay * IFU Write Back Stage 79958dbdfc2SJay * - write back predecode information to Ftq to update 80058dbdfc2SJay * - redirect if found fault prediction 80158dbdfc2SJay * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction) 80258dbdfc2SJay ****************************************************************************** 8032a3050c2SJay */ 80458dbdfc2SJay 8052a3050c2SJay val wb_valid = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush) 8062a3050c2SJay val wb_ftq_req = RegNext(f3_ftq_req) 807cd365d4cSrvcoresjw 8085995c9e7SJenius val wb_check_result_stage1 = RegNext(checkerOutStage1) 8095995c9e7SJenius val wb_check_result_stage2 = checkerOutStage2 8102a3050c2SJay val wb_instr_range = RegNext(io.toIbuffer.bits.enqEnable) 8112a3050c2SJay val wb_pc = RegNext(f3_pc) 8122a3050c2SJay val wb_pd = RegNext(f3_pd) 8132a3050c2SJay val wb_instr_valid = RegNext(f3_instr_valid) 8142a3050c2SJay 8152a3050c2SJay /* false hit lastHalf */ 8162a3050c2SJay val wb_lastIdx = RegNext(f3_last_validIdx) 8172a3050c2SJay val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U 8182a3050c2SJay val wb_false_target = RegNext(f3_false_snpc) 8192a3050c2SJay 8202a3050c2SJay val wb_half_flush = wb_false_lastHalf 8212a3050c2SJay val wb_half_target = wb_false_target 8222a3050c2SJay 823a1351e5dSJay /* false oversize */ 824a1351e5dSJay val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last && wb_pd.last.isRVC 825a1351e5dSJay val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC 8265995c9e7SJenius val lastTaken = wb_check_result_stage1.fixedTaken.last 827a1351e5dSJay 8282a3050c2SJay f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid 8292a3050c2SJay 8303f785aa3SJenius /** if a req with a last half but miss predicted enters in wb stage, and this cycle f3 stalls, 8313f785aa3SJenius * we set a flag to notify f3 that the last half flag need not to be set. 8323f785aa3SJenius */ 833804985a5SJenius //f3_fire is after wb_valid 834076dea5fSJenius when(wb_valid && RegNext(f3_hasLastHalf,init = false.B) 835251a37e4SJenius && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && !f3_fire && !RegNext(f3_fire,init = false.B) && !f3_flush 8363f785aa3SJenius ){ 8373f785aa3SJenius f3_lastHalf_disable := true.B 838ab6202e2SJenius } 839ab6202e2SJenius 840804985a5SJenius //wb_valid and f3_fire are in same cycle 841076dea5fSJenius when(wb_valid && RegNext(f3_hasLastHalf,init = false.B) 842076dea5fSJenius && wb_check_result_stage2.fixedMissPred(PredictWidth - 1) && f3_fire 843804985a5SJenius ){ 844804985a5SJenius f3_lastHalf.valid := false.B 845804985a5SJenius } 846804985a5SJenius 8472a3050c2SJay val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle)) 848b665b650STang Haojin val checkFlushWbjalTargetIdx = ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal })) 849b665b650STang Haojin val checkFlushWbTargetIdx = ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred) 8502a3050c2SJay checkFlushWb.valid := wb_valid 8512a3050c2SJay checkFlushWb.bits.pc := wb_pc 8522a3050c2SJay checkFlushWb.bits.pd := wb_pd 8532a3050c2SJay checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)} 8542a3050c2SJay checkFlushWb.bits.ftqIdx := wb_ftq_req.ftqIdx 8552a3050c2SJay checkFlushWb.bits.ftqOffset := wb_ftq_req.ftqOffset.bits 8565995c9e7SJenius checkFlushWb.bits.misOffset.valid := ParallelOR(wb_check_result_stage2.fixedMissPred) || wb_half_flush 8575995c9e7SJenius checkFlushWb.bits.misOffset.bits := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result_stage2.fixedMissPred)) 8585995c9e7SJenius checkFlushWb.bits.cfiOffset.valid := ParallelOR(wb_check_result_stage1.fixedTaken) 8595995c9e7SJenius checkFlushWb.bits.cfiOffset.bits := ParallelPriorityEncoder(wb_check_result_stage1.fixedTaken) 860b665b650STang Haojin checkFlushWb.bits.target := Mux(wb_half_flush, wb_half_target, wb_check_result_stage2.fixedTarget(checkFlushWbTargetIdx)) 861d10ddd67SGuokai Chen checkFlushWb.bits.jalTarget := wb_check_result_stage2.jalTarget(checkFlushWbjalTargetIdx) 8622a3050c2SJay checkFlushWb.bits.instrRange := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool())) 8632a3050c2SJay 864bccc5520SJenius toFtq.pdWb := Mux(wb_valid, checkFlushWb, mmioFlushWb) 8652a3050c2SJay 8662a3050c2SJay wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid 86709c6f1ddSLingrui98 8685b3c20f7SJinYue /*write back flush type*/ 8695995c9e7SJenius val checkFaultType = wb_check_result_stage2.faultType 8705b3c20f7SJinYue val checkJalFault = wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_) 8715b3c20f7SJinYue val checkRetFault = wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_) 8725b3c20f7SJinYue val checkTargetFault = wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_) 8735b3c20f7SJinYue val checkNotCFIFault = wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_) 8745b3c20f7SJinYue val checkInvalidTaken = wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_) 8755b3c20f7SJinYue 8765b3c20f7SJinYue 8775b3c20f7SJinYue XSPerfAccumulate("predecode_flush_jalFault", checkJalFault ) 8785b3c20f7SJinYue XSPerfAccumulate("predecode_flush_retFault", checkRetFault ) 8795b3c20f7SJinYue XSPerfAccumulate("predecode_flush_targetFault", checkTargetFault ) 8805b3c20f7SJinYue XSPerfAccumulate("predecode_flush_notCFIFault", checkNotCFIFault ) 8815b3c20f7SJinYue XSPerfAccumulate("predecode_flush_incalidTakenFault", checkInvalidTaken ) 8825b3c20f7SJinYue 8835b3c20f7SJinYue when(checkRetFault){ 8845b3c20f7SJinYue XSDebug("startAddr:%x nextstartAddr:%x taken:%d takenIdx:%d\n", 8855b3c20f7SJinYue wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits) 8865b3c20f7SJinYue } 8875b3c20f7SJinYue 88851532d8bSGuokai Chen 8891d8f4dcbSJay /** performance counter */ 890005e809bSJiuyang Liu val f3_perf_info = RegEnable(f2_perf_info, f2_fire) 8911d8f4dcbSJay val f3_req_0 = io.toIbuffer.fire() 8921d8f4dcbSJay val f3_req_1 = io.toIbuffer.fire() && f3_doubleLine 8931d8f4dcbSJay val f3_hit_0 = io.toIbuffer.fire() && f3_perf_info.bank_hit(0) 8941d8f4dcbSJay val f3_hit_1 = io.toIbuffer.fire() && f3_doubleLine & f3_perf_info.bank_hit(1) 8951d8f4dcbSJay val f3_hit = f3_perf_info.hit 896cd365d4cSrvcoresjw val perfEvents = Seq( 8972a3050c2SJay ("frontendFlush ", wb_redirect ), 898cd365d4cSrvcoresjw ("ifu_req ", io.toIbuffer.fire() ), 8991d8f4dcbSJay ("ifu_miss ", io.toIbuffer.fire() && !f3_perf_info.hit ), 900cd365d4cSrvcoresjw ("ifu_req_cacheline_0 ", f3_req_0 ), 901cd365d4cSrvcoresjw ("ifu_req_cacheline_1 ", f3_req_1 ), 902cd365d4cSrvcoresjw ("ifu_req_cacheline_0_hit ", f3_hit_1 ), 903cd365d4cSrvcoresjw ("ifu_req_cacheline_1_hit ", f3_hit_1 ), 9041d8f4dcbSJay ("only_0_hit ", f3_perf_info.only_0_hit && io.toIbuffer.fire() ), 9051d8f4dcbSJay ("only_0_miss ", f3_perf_info.only_0_miss && io.toIbuffer.fire() ), 9061d8f4dcbSJay ("hit_0_hit_1 ", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire() ), 9071d8f4dcbSJay ("hit_0_miss_1 ", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire() ), 9081d8f4dcbSJay ("miss_0_hit_1 ", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire() ), 9091d8f4dcbSJay ("miss_0_miss_1 ", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() ), 910cd365d4cSrvcoresjw ) 9111ca0e4f3SYinan Xu generatePerfEvent() 91209c6f1ddSLingrui98 913f7c29b0aSJinYue XSPerfAccumulate("ifu_req", io.toIbuffer.fire() ) 914f7c29b0aSJinYue XSPerfAccumulate("ifu_miss", io.toIbuffer.fire() && !f3_hit ) 915f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0 ) 916f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1 ) 917f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_0_hit", f3_hit_0 ) 918f7c29b0aSJinYue XSPerfAccumulate("ifu_req_cacheline_1_hit", f3_hit_1 ) 9192a3050c2SJay XSPerfAccumulate("frontendFlush", wb_redirect ) 9201d8f4dcbSJay XSPerfAccumulate("only_0_hit", f3_perf_info.only_0_hit && io.toIbuffer.fire() ) 9211d8f4dcbSJay XSPerfAccumulate("only_0_miss", f3_perf_info.only_0_miss && io.toIbuffer.fire() ) 9221d8f4dcbSJay XSPerfAccumulate("hit_0_hit_1", f3_perf_info.hit_0_hit_1 && io.toIbuffer.fire() ) 9231d8f4dcbSJay XSPerfAccumulate("hit_0_miss_1", f3_perf_info.hit_0_miss_1 && io.toIbuffer.fire() ) 9241d8f4dcbSJay XSPerfAccumulate("miss_0_hit_1", f3_perf_info.miss_0_hit_1 && io.toIbuffer.fire() ) 9251d8f4dcbSJay XSPerfAccumulate("miss_0_miss_1", f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() ) 926a108d429SJay XSPerfAccumulate("hit_0_except_1", f3_perf_info.hit_0_except_1 && io.toIbuffer.fire() ) 927a108d429SJay XSPerfAccumulate("miss_0_except_1", f3_perf_info.miss_0_except_1 && io.toIbuffer.fire() ) 928a108d429SJay XSPerfAccumulate("except_0", f3_perf_info.except_0 && io.toIbuffer.fire() ) 929eb163ef0SHaojin Tang XSPerfHistogram("ifu2ibuffer_validCnt", PopCount(io.toIbuffer.bits.valid & io.toIbuffer.bits.enqEnable), io.toIbuffer.fire, 0, PredictWidth + 1, 1) 93051532d8bSGuokai Chen 931da3bf434SMaxpicca-Li val isWriteFetchToIBufferTable = WireInit(Constantin.createRecord("isWriteFetchToIBufferTable" + p(XSCoreParamsKey).HartId.toString)) 932da3bf434SMaxpicca-Li val isWriteIfuWbToFtqTable = WireInit(Constantin.createRecord("isWriteIfuWbToFtqTable" + p(XSCoreParamsKey).HartId.toString)) 93351532d8bSGuokai Chen val fetchToIBufferTable = ChiselDB.createTable("FetchToIBuffer" + p(XSCoreParamsKey).HartId.toString, new FetchToIBufferDB) 93451532d8bSGuokai Chen val ifuWbToFtqTable = ChiselDB.createTable("IfuWbToFtq" + p(XSCoreParamsKey).HartId.toString, new IfuWbToFtqDB) 93551532d8bSGuokai Chen 93651532d8bSGuokai Chen val fetchIBufferDumpData = Wire(new FetchToIBufferDB) 93751532d8bSGuokai Chen fetchIBufferDumpData.start_addr := f3_ftq_req.startAddr 93851532d8bSGuokai Chen fetchIBufferDumpData.instr_count := PopCount(io.toIbuffer.bits.enqEnable) 93951532d8bSGuokai Chen fetchIBufferDumpData.exception := (f3_perf_info.except_0 && io.toIbuffer.fire()) || (f3_perf_info.hit_0_except_1 && io.toIbuffer.fire()) || (f3_perf_info.miss_0_except_1 && io.toIbuffer.fire()) 94051532d8bSGuokai Chen fetchIBufferDumpData.is_cache_hit := f3_hit 94151532d8bSGuokai Chen 94251532d8bSGuokai Chen val ifuWbToFtqDumpData = Wire(new IfuWbToFtqDB) 94351532d8bSGuokai Chen ifuWbToFtqDumpData.start_addr := wb_ftq_req.startAddr 94451532d8bSGuokai Chen ifuWbToFtqDumpData.is_miss_pred := checkFlushWb.bits.misOffset.valid 94551532d8bSGuokai Chen ifuWbToFtqDumpData.miss_pred_offset := checkFlushWb.bits.misOffset.bits 94651532d8bSGuokai Chen ifuWbToFtqDumpData.checkJalFault := checkJalFault 94751532d8bSGuokai Chen ifuWbToFtqDumpData.checkRetFault := checkRetFault 94851532d8bSGuokai Chen ifuWbToFtqDumpData.checkTargetFault := checkTargetFault 94951532d8bSGuokai Chen ifuWbToFtqDumpData.checkNotCFIFault := checkNotCFIFault 95051532d8bSGuokai Chen ifuWbToFtqDumpData.checkInvalidTaken := checkInvalidTaken 95151532d8bSGuokai Chen 95251532d8bSGuokai Chen fetchToIBufferTable.log( 95351532d8bSGuokai Chen data = fetchIBufferDumpData, 954da3bf434SMaxpicca-Li en = isWriteFetchToIBufferTable.orR && io.toIbuffer.fire, 95551532d8bSGuokai Chen site = "IFU" + p(XSCoreParamsKey).HartId.toString, 95651532d8bSGuokai Chen clock = clock, 95751532d8bSGuokai Chen reset = reset 95851532d8bSGuokai Chen ) 95951532d8bSGuokai Chen ifuWbToFtqTable.log( 96051532d8bSGuokai Chen data = ifuWbToFtqDumpData, 961da3bf434SMaxpicca-Li en = isWriteIfuWbToFtqTable.orR && checkFlushWb.valid, 96251532d8bSGuokai Chen site = "IFU" + p(XSCoreParamsKey).HartId.toString, 96351532d8bSGuokai Chen clock = clock, 96451532d8bSGuokai Chen reset = reset 96551532d8bSGuokai Chen ) 96651532d8bSGuokai Chen 96709c6f1ddSLingrui98} 968