xref: /XiangShan/src/main/scala/xiangshan/frontend/IFU.scala (revision 03efd9945ca77a410592a5d8edaa320424f44072)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
1909c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
222a3050c2SJayimport freechips.rocketchip.rocket.RVCDecoder
2309c6f1ddSLingrui98import xiangshan._
2409c6f1ddSLingrui98import xiangshan.cache.mmu._
251d8f4dcbSJayimport xiangshan.frontend.icache._
2609c6f1ddSLingrui98import utils._
27b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
2809c6f1ddSLingrui98
2909c6f1ddSLingrui98trait HasInstrMMIOConst extends HasXSParameter with HasIFUConst{
3009c6f1ddSLingrui98  def mmioBusWidth = 64
3109c6f1ddSLingrui98  def mmioBusBytes = mmioBusWidth / 8
320be662e4SJay  def maxInstrLen = 32
3309c6f1ddSLingrui98}
3409c6f1ddSLingrui98
3509c6f1ddSLingrui98trait HasIFUConst extends HasXSParameter{
361d8f4dcbSJay  def addrAlign(addr: UInt, bytes: Int, highest: Int): UInt = Cat(addr(highest-1, log2Ceil(bytes)), 0.U(log2Ceil(bytes).W))
371d8f4dcbSJay  def fetchQueueSize = 2
381d8f4dcbSJay
392a3050c2SJay  def getBasicBlockIdx( pc: UInt, start:  UInt ): UInt = {
402a3050c2SJay    val byteOffset = pc - start
412a3050c2SJay    (byteOffset - instBytes.U)(log2Ceil(PredictWidth),instOffsetBits)
421d8f4dcbSJay  }
4309c6f1ddSLingrui98}
4409c6f1ddSLingrui98
4509c6f1ddSLingrui98class IfuToFtqIO(implicit p:Parameters) extends XSBundle {
4609c6f1ddSLingrui98  val pdWb = Valid(new PredecodeWritebackBundle)
4709c6f1ddSLingrui98}
4809c6f1ddSLingrui98
4909c6f1ddSLingrui98class FtqInterface(implicit p: Parameters) extends XSBundle {
5009c6f1ddSLingrui98  val fromFtq = Flipped(new FtqToIfuIO)
5109c6f1ddSLingrui98  val toFtq   = new IfuToFtqIO
5209c6f1ddSLingrui98}
5309c6f1ddSLingrui98
540be662e4SJayclass UncacheInterface(implicit p: Parameters) extends XSBundle {
550be662e4SJay  val fromUncache = Flipped(DecoupledIO(new InsUncacheResp))
560be662e4SJay  val toUncache   = DecoupledIO( new InsUncacheReq )
570be662e4SJay}
5809c6f1ddSLingrui98class NewIFUIO(implicit p: Parameters) extends XSBundle {
5909c6f1ddSLingrui98  val ftqInter        = new FtqInterface
601d8f4dcbSJay  val icacheInter     = Vec(2, Flipped(new ICacheMainPipeBundle))
611d8f4dcbSJay  val icacheStop      = Output(Bool())
621d8f4dcbSJay  val icachePerfInfo  = Input(new ICachePerfInfo)
6309c6f1ddSLingrui98  val toIbuffer       = Decoupled(new FetchToIBuffer)
640be662e4SJay  val uncacheInter   =  new UncacheInterface
6572951335SLi Qianruo  val frontendTrigger = Flipped(new FrontendTdataDistributeIO)
6672951335SLi Qianruo  val csrTriggerEnable = Input(Vec(4, Bool()))
67a37fbf10SJay  val rob_commits = Flipped(Vec(CommitWidth, Valid(new RobCommitInfo)))
68f1fe8698SLemover  val iTLBInter       = new TlbRequestIO
6956788a33SJinYue  val pmp             =   new ICachePMPBundle
7009c6f1ddSLingrui98}
7109c6f1ddSLingrui98
7209c6f1ddSLingrui98// record the situation in which fallThruAddr falls into
7309c6f1ddSLingrui98// the middle of an RVI inst
7409c6f1ddSLingrui98class LastHalfInfo(implicit p: Parameters) extends XSBundle {
7509c6f1ddSLingrui98  val valid = Bool()
7609c6f1ddSLingrui98  val middlePC = UInt(VAddrBits.W)
7709c6f1ddSLingrui98  def matchThisBlock(startAddr: UInt) = valid && middlePC === startAddr
7809c6f1ddSLingrui98}
7909c6f1ddSLingrui98
8009c6f1ddSLingrui98class IfuToPreDecode(implicit p: Parameters) extends XSBundle {
8109c6f1ddSLingrui98  val data                =  if(HasCExtension) Vec(PredictWidth + 1, UInt(16.W)) else Vec(PredictWidth, UInt(32.W))
8272951335SLi Qianruo  val frontendTrigger     = new FrontendTdataDistributeIO
8372951335SLi Qianruo  val csrTriggerEnable    = Vec(4, Bool())
842a3050c2SJay  val pc                  = Vec(PredictWidth, UInt(VAddrBits.W))
8509c6f1ddSLingrui98}
8609c6f1ddSLingrui98
872a3050c2SJay
882a3050c2SJayclass IfuToPredChecker(implicit p: Parameters) extends XSBundle {
892a3050c2SJay  val ftqOffset     = Valid(UInt(log2Ceil(PredictWidth).W))
902a3050c2SJay  val jumpOffset    = Vec(PredictWidth, UInt(XLEN.W))
912a3050c2SJay  val target        = UInt(VAddrBits.W)
922a3050c2SJay  val instrRange    = Vec(PredictWidth, Bool())
932a3050c2SJay  val instrValid    = Vec(PredictWidth, Bool())
942a3050c2SJay  val pds           = Vec(PredictWidth, new PreDecodeInfo)
952a3050c2SJay  val pc            = Vec(PredictWidth, UInt(VAddrBits.W))
962a3050c2SJay}
972a3050c2SJay
982a3050c2SJayclass NewIFU(implicit p: Parameters) extends XSModule
992a3050c2SJay  with HasICacheParameters
1002a3050c2SJay  with HasIFUConst
1012a3050c2SJay  with HasPdConst
102167bcd01SJay  with HasCircularQueuePtrHelper
1032a3050c2SJay  with HasPerfEvents
10409c6f1ddSLingrui98{
10509c6f1ddSLingrui98  val io = IO(new NewIFUIO)
10609c6f1ddSLingrui98  val (toFtq, fromFtq)    = (io.ftqInter.toFtq, io.ftqInter.fromFtq)
1071d8f4dcbSJay  val (toICache, fromICache) = (VecInit(io.icacheInter.map(_.req)), VecInit(io.icacheInter.map(_.resp)))
1080be662e4SJay  val (toUncache, fromUncache) = (io.uncacheInter.toUncache , io.uncacheInter.fromUncache)
10909c6f1ddSLingrui98
11009c6f1ddSLingrui98  def isCrossLineReq(start: UInt, end: UInt): Bool = start(blockOffBits) ^ end(blockOffBits)
11109c6f1ddSLingrui98
11234a88126SJinYue  def isLastInCacheline(addr: UInt): Bool = addr(blockOffBits - 1, 1) === 0.U
11309c6f1ddSLingrui98
1141d8f4dcbSJay  class TlbExept(implicit p: Parameters) extends XSBundle{
1151d8f4dcbSJay    val pageFault = Bool()
1161d8f4dcbSJay    val accessFault = Bool()
1171d8f4dcbSJay    val mmio = Bool()
118b005f7c6SJay  }
11909c6f1ddSLingrui98
1202a3050c2SJay  val preDecoder      = Module(new PreDecode)
1212a3050c2SJay  val predChecker     = Module(new PredChecker)
1222a3050c2SJay  val frontendTrigger = Module(new FrontendTrigger)
1232a3050c2SJay  val (preDecoderIn, preDecoderOut)   = (preDecoder.io.in, preDecoder.io.out)
1242a3050c2SJay  val (checkerIn, checkerOut)         = (predChecker.io.in, predChecker.io.out)
1251d8f4dcbSJay
126c3b763d0SYinan Xu  io.iTLBInter.req_kill := false.B
127ee175d78SJay  io.iTLBInter.resp.ready := true.B
128ee175d78SJay
12958dbdfc2SJay  /**
13058dbdfc2SJay    ******************************************************************************
13158dbdfc2SJay    * IFU Stage 0
13258dbdfc2SJay    * - send cacheline fetch request to ICacheMainPipe
13358dbdfc2SJay    ******************************************************************************
13458dbdfc2SJay    */
13509c6f1ddSLingrui98
13609c6f1ddSLingrui98  val f0_valid                             = fromFtq.req.valid
13709c6f1ddSLingrui98  val f0_ftq_req                           = fromFtq.req.bits
1386ce52296SJinYue  val f0_doubleLine                        = fromFtq.req.bits.crossCacheline
13934a88126SJinYue  val f0_vSetIdx                           = VecInit(get_idx((f0_ftq_req.startAddr)), get_idx(f0_ftq_req.nextlineStart))
14009c6f1ddSLingrui98  val f0_fire                              = fromFtq.req.fire()
14109c6f1ddSLingrui98
14209c6f1ddSLingrui98  val f0_flush, f1_flush, f2_flush, f3_flush = WireInit(false.B)
14309c6f1ddSLingrui98  val from_bpu_f0_flush, from_bpu_f1_flush, from_bpu_f2_flush, from_bpu_f3_flush = WireInit(false.B)
14409c6f1ddSLingrui98
145cb4f77ceSLingrui98  from_bpu_f0_flush := fromFtq.flushFromBpu.shouldFlushByStage2(f0_ftq_req.ftqIdx) ||
146cb4f77ceSLingrui98                       fromFtq.flushFromBpu.shouldFlushByStage3(f0_ftq_req.ftqIdx)
14709c6f1ddSLingrui98
1482a3050c2SJay  val wb_redirect , mmio_redirect,  backend_redirect= WireInit(false.B)
1492a3050c2SJay  val f3_wb_not_flush = WireInit(false.B)
1502a3050c2SJay
1512a3050c2SJay  backend_redirect := fromFtq.redirect.valid
1522a3050c2SJay  f3_flush := backend_redirect || (wb_redirect && !f3_wb_not_flush)
1532a3050c2SJay  f2_flush := backend_redirect || mmio_redirect || wb_redirect
15409c6f1ddSLingrui98  f1_flush := f2_flush || from_bpu_f1_flush
15509c6f1ddSLingrui98  f0_flush := f1_flush || from_bpu_f0_flush
15609c6f1ddSLingrui98
15709c6f1ddSLingrui98  val f1_ready, f2_ready, f3_ready         = WireInit(false.B)
15809c6f1ddSLingrui98
159625ecd17SJenius  fromFtq.req.ready := toICache(0).ready && toICache(1).ready && f1_ready //&& GTimer() > 500.U
16009c6f1ddSLingrui98
16137483030SJinYue  toICache(0).valid       := fromFtq.req.valid //&& !f0_flush
1621d8f4dcbSJay  toICache(0).bits.vaddr  := fromFtq.req.bits.startAddr
16337483030SJinYue  toICache(1).valid       := fromFtq.req.valid && f0_doubleLine //&& !f0_flush
16434a88126SJinYue  toICache(1).bits.vaddr  := fromFtq.req.bits.nextlineStart//fromFtq.req.bits.startAddr + (PredictWidth * 2).U //TODO: timing critical
16509c6f1ddSLingrui98
16658dbdfc2SJay  /** <PERF> f0 fetch bubble */
167f7c29b0aSJinYue
16800240ba6SJay  XSPerfAccumulate("fetch_bubble_ftq_not_valid",   !fromFtq.req.valid && fromFtq.req.ready  )
16958dbdfc2SJay  XSPerfAccumulate("fetch_bubble_pipe_stall",    f0_valid && toICache(0).ready && toICache(1).ready && !f1_ready )
17000240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_0_busy",   f0_valid && !toICache(0).ready  )
17100240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_1_busy",   f0_valid && !toICache(1).ready  )
17200240ba6SJay  XSPerfAccumulate("fetch_flush_backend_redirect",   backend_redirect  )
17300240ba6SJay  XSPerfAccumulate("fetch_flush_wb_redirect",    wb_redirect  )
17400240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f1_flush",   from_bpu_f1_flush  )
17500240ba6SJay  XSPerfAccumulate("fetch_flush_bpu_f0_flush",   from_bpu_f0_flush  )
17658dbdfc2SJay
17758dbdfc2SJay
17858dbdfc2SJay  /**
17958dbdfc2SJay    ******************************************************************************
18058dbdfc2SJay    * IFU Stage 1
18158dbdfc2SJay    * - calculate pc/half_pc/cut_ptr for every instruction
18258dbdfc2SJay    ******************************************************************************
18358dbdfc2SJay    */
18409c6f1ddSLingrui98
18509c6f1ddSLingrui98  val f1_valid      = RegInit(false.B)
186005e809bSJiuyang Liu  val f1_ftq_req    = RegEnable(f0_ftq_req,    f0_fire)
187005e809bSJiuyang Liu  // val f1_situation  = RegEnable(f0_situation,  f0_fire)
188005e809bSJiuyang Liu  val f1_doubleLine = RegEnable(f0_doubleLine, f0_fire)
189005e809bSJiuyang Liu  val f1_vSetIdx    = RegEnable(f0_vSetIdx,    f0_fire)
190625ecd17SJenius  val f1_fire       = f1_valid && f2_ready
19109c6f1ddSLingrui98
192625ecd17SJenius  f1_ready := f1_fire || !f1_valid
19309c6f1ddSLingrui98
1940d756c48SJinYue  from_bpu_f1_flush := fromFtq.flushFromBpu.shouldFlushByStage3(f1_ftq_req.ftqIdx) && f1_valid
195cb4f77ceSLingrui98  // from_bpu_f1_flush := false.B
19609c6f1ddSLingrui98
19709c6f1ddSLingrui98  when(f1_flush)                  {f1_valid  := false.B}
19809c6f1ddSLingrui98  .elsewhen(f0_fire && !f0_flush) {f1_valid  := true.B}
19909c6f1ddSLingrui98  .elsewhen(f1_fire)              {f1_valid  := false.B}
20009c6f1ddSLingrui98
2012a3050c2SJay  val f1_pc                 = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + (i * 2).U))
2022a3050c2SJay  val f1_half_snpc          = VecInit((0 until PredictWidth).map(i => f1_ftq_req.startAddr + ((i+2) * 2).U))
2032a3050c2SJay  val f1_cut_ptr            = if(HasCExtension)  VecInit((0 until PredictWidth + 1).map(i =>  Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 1)) + i.U ))
2042a3050c2SJay                                  else           VecInit((0 until PredictWidth).map(i =>     Cat(0.U(1.W), f1_ftq_req.startAddr(blockOffBits-1, 2)) + i.U ))
20509c6f1ddSLingrui98
20658dbdfc2SJay  /**
20758dbdfc2SJay    ******************************************************************************
20858dbdfc2SJay    * IFU Stage 2
20958dbdfc2SJay    * - icache response data (latched for pipeline stop)
21058dbdfc2SJay    * - generate exceprion bits for every instruciton (page fault/access fault/mmio)
21158dbdfc2SJay    * - generate predicted instruction range (1 means this instruciton is in this fetch packet)
21258dbdfc2SJay    * - cut data from cachlines to packet instruction code
21358dbdfc2SJay    * - instruction predecode and RVC expand
21458dbdfc2SJay    ******************************************************************************
21558dbdfc2SJay    */
21658dbdfc2SJay
2171d8f4dcbSJay  val icacheRespAllValid = WireInit(false.B)
21809c6f1ddSLingrui98
21909c6f1ddSLingrui98  val f2_valid      = RegInit(false.B)
220005e809bSJiuyang Liu  val f2_ftq_req    = RegEnable(f1_ftq_req,    f1_fire)
221005e809bSJiuyang Liu  // val f2_situation  = RegEnable(f1_situation,  f1_fire)
222005e809bSJiuyang Liu  val f2_doubleLine = RegEnable(f1_doubleLine, f1_fire)
223005e809bSJiuyang Liu  val f2_vSetIdx    = RegEnable(f1_vSetIdx,    f1_fire)
224625ecd17SJenius  val f2_fire       = f2_valid && f3_ready && icacheRespAllValid
2251d8f4dcbSJay
226625ecd17SJenius  f2_ready := f2_fire || !f2_valid
2271d8f4dcbSJay  //TODO: addr compare may be timing critical
22834a88126SJinYue  val f2_icache_all_resp_wire       =  fromICache(0).valid && (fromICache(0).bits.vaddr ===  f2_ftq_req.startAddr) && ((fromICache(1).valid && (fromICache(1).bits.vaddr ===  f2_ftq_req.nextlineStart)) || !f2_doubleLine)
2291d8f4dcbSJay  val f2_icache_all_resp_reg        = RegInit(false.B)
2301d8f4dcbSJay
2311d8f4dcbSJay  icacheRespAllValid := f2_icache_all_resp_reg || f2_icache_all_resp_wire
2321d8f4dcbSJay
2331d8f4dcbSJay  io.icacheStop := !f3_ready
2341d8f4dcbSJay
2351d8f4dcbSJay  when(f2_flush)                                              {f2_icache_all_resp_reg := false.B}
2361d8f4dcbSJay  .elsewhen(f2_valid && f2_icache_all_resp_wire && !f3_ready) {f2_icache_all_resp_reg := true.B}
2371d8f4dcbSJay  .elsewhen(f2_fire && f2_icache_all_resp_reg)                {f2_icache_all_resp_reg := false.B}
23809c6f1ddSLingrui98
23909c6f1ddSLingrui98  when(f2_flush)                  {f2_valid := false.B}
24009c6f1ddSLingrui98  .elsewhen(f1_fire && !f1_flush) {f2_valid := true.B }
24109c6f1ddSLingrui98  .elsewhen(f2_fire)              {f2_valid := false.B}
24209c6f1ddSLingrui98
2430bca1ccbSJinYue  // val f2_cache_response_data = ResultHoldBypass(valid = f2_icache_all_resp_wire, data = VecInit(fromICache.map(_.bits.readData)))
2440bca1ccbSJinYue  val f2_cache_response_data = VecInit(fromICache.map(_.bits.readData))
2450bca1ccbSJinYue
24609c6f1ddSLingrui98
2471d8f4dcbSJay  val f2_except_pf    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.pageFault))
2481d8f4dcbSJay  val f2_except_af    = VecInit((0 until PortNumber).map(i => fromICache(i).bits.tlbExcp.accessFault))
249c0b2b8e9Srvcoresjw  val f2_mmio         = fromICache(0).bits.tlbExcp.mmio && !fromICache(0).bits.tlbExcp.accessFault &&
250c0b2b8e9Srvcoresjw                                                           !fromICache(0).bits.tlbExcp.pageFault
2510be662e4SJay
252005e809bSJiuyang Liu  val f2_pc               = RegEnable(f1_pc,  f1_fire)
253005e809bSJiuyang Liu  val f2_half_snpc        = RegEnable(f1_half_snpc,  f1_fire)
254005e809bSJiuyang Liu  val f2_cut_ptr          = RegEnable(f1_cut_ptr,  f1_fire)
255a37fbf10SJay
256005e809bSJiuyang Liu  val f2_resend_vaddr     = RegEnable(f1_ftq_req.startAddr + 2.U,  f1_fire)
2572a3050c2SJay
2582a3050c2SJay  def isNextLine(pc: UInt, startAddr: UInt) = {
2592a3050c2SJay    startAddr(blockOffBits) ^ pc(blockOffBits)
260b6982e83SLemover  }
26109c6f1ddSLingrui98
2622a3050c2SJay  def isLastInLine(pc: UInt) = {
2632a3050c2SJay    pc(blockOffBits - 1, 0) === "b111110".U
26409c6f1ddSLingrui98  }
26509c6f1ddSLingrui98
2662a3050c2SJay  val f2_foldpc = VecInit(f2_pc.map(i => XORFold(i(VAddrBits-1,1), MemPredPCWidth)))
2672a3050c2SJay  val f2_jump_range = Fill(PredictWidth, !f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~f2_ftq_req.ftqOffset.bits
2681d011975SJinYue  val f2_ftr_range  = Fill(PredictWidth,  f2_ftq_req.ftqOffset.valid) | Fill(PredictWidth, 1.U(1.W)) >> ~getBasicBlockIdx(f2_ftq_req.nextStartAddr, f2_ftq_req.startAddr)
2692a3050c2SJay  val f2_instr_range = f2_jump_range & f2_ftr_range
2702a3050c2SJay  val f2_pf_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_pf(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine &&  f2_except_pf(1))))
2712a3050c2SJay  val f2_af_vec = VecInit((0 until PredictWidth).map(i => (!isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_except_af(0)   ||  isNextLine(f2_pc(i), f2_ftq_req.startAddr) && f2_doubleLine && f2_except_af(1))))
27209c6f1ddSLingrui98
2731d8f4dcbSJay  val f2_paddrs       = VecInit((0 until PortNumber).map(i => fromICache(i).bits.paddr))
2741d8f4dcbSJay  val f2_perf_info    = io.icachePerfInfo
27509c6f1ddSLingrui98
2762a3050c2SJay  def cut(cacheline: UInt, cutPtr: Vec[UInt]) : Vec[UInt] ={
27709c6f1ddSLingrui98    if(HasCExtension){
27809c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth + 1, UInt(16.W)))
27909c6f1ddSLingrui98      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 2, UInt(16.W)))
28009c6f1ddSLingrui98      (0 until PredictWidth + 1).foreach( i =>
2812a3050c2SJay        result(i) := dataVec(cutPtr(i))
28209c6f1ddSLingrui98      )
28309c6f1ddSLingrui98      result
28409c6f1ddSLingrui98    } else {
28509c6f1ddSLingrui98      val result   = Wire(Vec(PredictWidth, UInt(32.W)) )
28609c6f1ddSLingrui98      val dataVec  = cacheline.asTypeOf(Vec(blockBytes * 2/ 4, UInt(32.W)))
28709c6f1ddSLingrui98      (0 until PredictWidth).foreach( i =>
2882a3050c2SJay        result(i) := dataVec(cutPtr(i))
28909c6f1ddSLingrui98      )
29009c6f1ddSLingrui98      result
29109c6f1ddSLingrui98    }
29209c6f1ddSLingrui98  }
29309c6f1ddSLingrui98
2942a3050c2SJay  val f2_datas        = VecInit((0 until PortNumber).map(i => f2_cache_response_data(i)))
2952a3050c2SJay  val f2_cut_data = cut( Cat(f2_datas.map(cacheline => cacheline.asUInt ).reverse).asUInt, f2_cut_ptr )
29609c6f1ddSLingrui98
29758dbdfc2SJay  /** predecode (include RVC expander) */
2982a3050c2SJay  preDecoderIn.data := f2_cut_data
2992a3050c2SJay  preDecoderIn.frontendTrigger := io.frontendTrigger
3002a3050c2SJay  preDecoderIn.csrTriggerEnable := io.csrTriggerEnable
3012a3050c2SJay  preDecoderIn.pc  := f2_pc
30209c6f1ddSLingrui98
3032a3050c2SJay  val f2_expd_instr   = preDecoderOut.expInstr
3042a3050c2SJay  val f2_pd           = preDecoderOut.pd
3052a3050c2SJay  val f2_jump_offset  = preDecoderOut.jumpOffset
3062a3050c2SJay  val f2_hasHalfValid  =  preDecoderOut.hasHalfValid
3072a3050c2SJay  val f2_crossPageFault = VecInit((0 until PredictWidth).map(i => isLastInLine(f2_pc(i)) && !f2_except_pf(0) && f2_doubleLine &&  f2_except_pf(1) && !f2_pd(i).isRVC ))
30809c6f1ddSLingrui98
3091d8f4dcbSJay  val predecodeOutValid = WireInit(false.B)
31009c6f1ddSLingrui98
31100240ba6SJay  XSPerfAccumulate("fetch_bubble_icache_not_resp",   f2_valid && !icacheRespAllValid )
31200240ba6SJay
31309c6f1ddSLingrui98
31458dbdfc2SJay  /**
31558dbdfc2SJay    ******************************************************************************
31658dbdfc2SJay    * IFU Stage 3
31758dbdfc2SJay    * - handle MMIO instruciton
31858dbdfc2SJay    *  -send request to Uncache fetch Unit
31958dbdfc2SJay    *  -every packet include 1 MMIO instruction
32058dbdfc2SJay    *  -MMIO instructions will stop fetch pipeline until commiting from RoB
32158dbdfc2SJay    *  -flush to snpc (send ifu_redirect to Ftq)
32258dbdfc2SJay    * - Ibuffer enqueue
32358dbdfc2SJay    * - check predict result in Frontend (jalFault/retFault/notCFIFault/invalidTakenFault/targetFault)
32458dbdfc2SJay    * - handle last half RVI instruction
32558dbdfc2SJay    ******************************************************************************
32658dbdfc2SJay    */
32758dbdfc2SJay
32809c6f1ddSLingrui98  val f3_valid          = RegInit(false.B)
329005e809bSJiuyang Liu  val f3_ftq_req        = RegEnable(f2_ftq_req,    f2_fire)
330005e809bSJiuyang Liu  // val f3_situation      = RegEnable(f2_situation,  f2_fire)
331005e809bSJiuyang Liu  val f3_doubleLine     = RegEnable(f2_doubleLine, f2_fire)
3321d8f4dcbSJay  val f3_fire           = io.toIbuffer.fire()
3331d8f4dcbSJay
334625ecd17SJenius  f3_ready := f3_fire || !f3_valid
33509c6f1ddSLingrui98
336005e809bSJiuyang Liu  val f3_cut_data       = RegEnable(f2_cut_data, f2_fire)
3371d8f4dcbSJay
338005e809bSJiuyang Liu  val f3_except_pf      = RegEnable(f2_except_pf,  f2_fire)
339005e809bSJiuyang Liu  val f3_except_af      = RegEnable(f2_except_af,  f2_fire)
340005e809bSJiuyang Liu  val f3_mmio           = RegEnable(f2_mmio   ,  f2_fire)
34109c6f1ddSLingrui98
342005e809bSJiuyang Liu  val f3_expd_instr     = RegEnable(f2_expd_instr,   f2_fire)
343005e809bSJiuyang Liu  val f3_pd             = RegEnable(f2_pd,           f2_fire)
344005e809bSJiuyang Liu  val f3_jump_offset    = RegEnable(f2_jump_offset,  f2_fire)
345005e809bSJiuyang Liu  val f3_af_vec         = RegEnable(f2_af_vec,       f2_fire)
346005e809bSJiuyang Liu  val f3_pf_vec         = RegEnable(f2_pf_vec ,      f2_fire)
347005e809bSJiuyang Liu  val f3_pc             = RegEnable(f2_pc,           f2_fire)
348005e809bSJiuyang Liu  val f3_half_snpc        = RegEnable(f2_half_snpc,  f2_fire)
349005e809bSJiuyang Liu  val f3_instr_range    = RegEnable(f2_instr_range,  f2_fire)
350005e809bSJiuyang Liu  val f3_foldpc         = RegEnable(f2_foldpc,       f2_fire)
351005e809bSJiuyang Liu  val f3_crossPageFault = RegEnable(f2_crossPageFault,       f2_fire)
352005e809bSJiuyang Liu  val f3_hasHalfValid   = RegEnable(f2_hasHalfValid,       f2_fire)
35309c6f1ddSLingrui98  val f3_except         = VecInit((0 until 2).map{i => f3_except_pf(i) || f3_except_af(i)})
35409c6f1ddSLingrui98  val f3_has_except     = f3_valid && (f3_except_af.reduce(_||_) || f3_except_pf.reduce(_||_))
355005e809bSJiuyang Liu  val f3_pAddrs   = RegEnable(f2_paddrs,  f2_fire)
356005e809bSJiuyang Liu  val f3_resend_vaddr   = RegEnable(f2_resend_vaddr,       f2_fire)
357ee175d78SJay
3581d011975SJinYue  when(f3_valid && !f3_ftq_req.ftqOffset.valid){
3591d011975SJinYue    assert(f3_ftq_req.startAddr + 32.U >= f3_ftq_req.nextStartAddr , "More tha 32 Bytes fetch is not allowed!")
3601d011975SJinYue  }
361a1351e5dSJay
3622a3050c2SJay  /*** MMIO State Machine***/
363ee175d78SJay  val f3_mmio_data    = Reg(Vec(2, UInt(16.W)))
364ee175d78SJay  val mmio_is_RVC     = RegInit(false.B)
365ee175d78SJay  val mmio_resend_addr =RegInit(0.U(PAddrBits.W))
366ee175d78SJay  val mmio_resend_af  = RegInit(false.B)
367c3b2d83aSJay  val mmio_resend_pf  = RegInit(false.B)
368c3b2d83aSJay
369a37fbf10SJay
370ee175d78SJay  val m_idle :: m_sendReq :: m_waitResp :: m_sendTLB :: m_tlbResp :: m_sendPMP :: m_resendReq :: m_waitResendResp :: m_waitCommit :: m_commited :: Nil = Enum(10)
371ee175d78SJay  val mmio_state = RegInit(m_idle)
372a37fbf10SJay
3739bae7d6eSJay  val f3_req_is_mmio     = f3_mmio && f3_valid
3742a3050c2SJay  val mmio_commit = VecInit(io.rob_commits.map{commit => commit.valid && commit.bits.ftqIdx === f3_ftq_req.ftqIdx &&  commit.bits.ftqOffset === 0.U}).asUInt.orR
375ee175d78SJay  val f3_mmio_req_commit = f3_req_is_mmio && mmio_state === m_commited
376a37fbf10SJay
377ee175d78SJay  val f3_mmio_to_commit =  f3_req_is_mmio && mmio_state === m_waitCommit
378a37fbf10SJay  val f3_mmio_to_commit_next = RegNext(f3_mmio_to_commit)
379a37fbf10SJay  val f3_mmio_can_go      = f3_mmio_to_commit && !f3_mmio_to_commit_next
380a37fbf10SJay
38156788a33SJinYue  val fromFtqRedirectReg = RegNext(fromFtq.redirect)
38256788a33SJinYue  val f3_ftq_flush_self     = fromFtqRedirectReg.valid && RedirectLevel.flushItself(fromFtqRedirectReg.bits.level)
38356788a33SJinYue  val f3_ftq_flush_by_older = fromFtqRedirectReg.valid && isBefore(fromFtqRedirectReg.bits.ftqIdx, f3_ftq_req.ftqIdx)
3849bae7d6eSJay
38556788a33SJinYue  val f3_need_not_flush = f3_req_is_mmio && fromFtqRedirectReg.valid && !f3_ftq_flush_self && !f3_ftq_flush_by_older
3869bae7d6eSJay
3879bae7d6eSJay  when(f3_flush && !f3_need_not_flush)               {f3_valid := false.B}
388a37fbf10SJay  .elsewhen(f2_fire && !f2_flush )                   {f3_valid := true.B }
389a37fbf10SJay  .elsewhen(io.toIbuffer.fire() && !f3_req_is_mmio)          {f3_valid := false.B}
390a37fbf10SJay  .elsewhen{f3_req_is_mmio && f3_mmio_req_commit}            {f3_valid := false.B}
391a37fbf10SJay
392a37fbf10SJay  val f3_mmio_use_seq_pc = RegInit(false.B)
393a37fbf10SJay
39456788a33SJinYue  val (redirect_ftqIdx, redirect_ftqOffset)  = (fromFtqRedirectReg.bits.ftqIdx,fromFtqRedirectReg.bits.ftqOffset)
39556788a33SJinYue  val redirect_mmio_req = fromFtqRedirectReg.valid && redirect_ftqIdx === f3_ftq_req.ftqIdx && redirect_ftqOffset === 0.U
396a37fbf10SJay
397a37fbf10SJay  when(RegNext(f2_fire && !f2_flush) && f3_req_is_mmio)        { f3_mmio_use_seq_pc := true.B  }
398a37fbf10SJay  .elsewhen(redirect_mmio_req)                                 { f3_mmio_use_seq_pc := false.B }
399a37fbf10SJay
400a37fbf10SJay  f3_ready := Mux(f3_req_is_mmio, io.toIbuffer.ready && f3_mmio_req_commit || !f3_valid , io.toIbuffer.ready || !f3_valid)
401a37fbf10SJay
402ee175d78SJay  // when(fromUncache.fire())    {f3_mmio_data   :=  fromUncache.bits.data}
403a37fbf10SJay
404a37fbf10SJay
405a37fbf10SJay  switch(mmio_state){
406ee175d78SJay    is(m_idle){
4079bae7d6eSJay      when(f3_req_is_mmio){
408ee175d78SJay        mmio_state :=  m_sendReq
409a37fbf10SJay      }
410a37fbf10SJay    }
411a37fbf10SJay
412ee175d78SJay    is(m_sendReq){
413ee175d78SJay      mmio_state :=  Mux(toUncache.fire(), m_waitResp, m_sendReq )
414a37fbf10SJay    }
415a37fbf10SJay
416ee175d78SJay    is(m_waitResp){
417a37fbf10SJay      when(fromUncache.fire()){
418a37fbf10SJay          val isRVC =  fromUncache.bits.data(1,0) =/= 3.U
419ee175d78SJay          val needResend = !isRVC && f3_pAddrs(0)(2,1) === 3.U
420ee175d78SJay          mmio_state :=  Mux(needResend, m_sendTLB , m_waitCommit)
421ee175d78SJay
422ee175d78SJay          mmio_is_RVC := isRVC
423ee175d78SJay          f3_mmio_data(0)   :=  fromUncache.bits.data(15,0)
424ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(31,16)
425a37fbf10SJay      }
426a37fbf10SJay    }
427a37fbf10SJay
428ee175d78SJay    is(m_sendTLB){
429c3b2d83aSJay      when( io.iTLBInter.req.valid && !io.iTLBInter.resp.bits.miss ){
430ee175d78SJay        mmio_state :=  m_tlbResp
431a37fbf10SJay      }
432c3b2d83aSJay    }
433a37fbf10SJay
434ee175d78SJay    is(m_tlbResp){
435*03efd994Shappy-lx      val tlbExept = io.iTLBInter.resp.bits.excp(0).pf.instr ||
436*03efd994Shappy-lx                     io.iTLBInter.resp.bits.excp(0).af.instr
437c3b2d83aSJay      mmio_state :=  Mux(tlbExept,m_waitCommit,m_sendPMP)
438*03efd994Shappy-lx      mmio_resend_addr := io.iTLBInter.resp.bits.paddr(0)
439*03efd994Shappy-lx      mmio_resend_af := io.iTLBInter.resp.bits.excp(0).af.instr
440*03efd994Shappy-lx      mmio_resend_pf := io.iTLBInter.resp.bits.excp(0).pf.instr
441ee175d78SJay    }
442ee175d78SJay
443ee175d78SJay    is(m_sendPMP){
444c3b2d83aSJay          val pmpExcpAF = io.pmp.resp.instr || !io.pmp.resp.mmio
445ee175d78SJay          mmio_state :=  Mux(pmpExcpAF, m_waitCommit , m_resendReq)
446ee175d78SJay          mmio_resend_af := pmpExcpAF
447ee175d78SJay    }
448ee175d78SJay
449ee175d78SJay    is(m_resendReq){
450ee175d78SJay      mmio_state :=  Mux(toUncache.fire(), m_waitResendResp, m_resendReq )
451ee175d78SJay    }
452ee175d78SJay
453ee175d78SJay    is(m_waitResendResp){
454a37fbf10SJay      when(fromUncache.fire()){
455ee175d78SJay          mmio_state :=  m_waitCommit
456ee175d78SJay          f3_mmio_data(1)   :=  fromUncache.bits.data(15,0)
457a37fbf10SJay      }
458a37fbf10SJay    }
459a37fbf10SJay
460ee175d78SJay    is(m_waitCommit){
4612a3050c2SJay      when(mmio_commit){
462ee175d78SJay          mmio_state  :=  m_commited
463a37fbf10SJay      }
464a37fbf10SJay    }
4652a3050c2SJay
466ee175d78SJay    //normal mmio instruction
467ee175d78SJay    is(m_commited){
468ee175d78SJay        mmio_state := m_idle
469ee175d78SJay        mmio_is_RVC := false.B
470ee175d78SJay        mmio_resend_addr := 0.U
4712a3050c2SJay    }
472a37fbf10SJay  }
473a37fbf10SJay
474ee175d78SJay  //exception or flush by older branch prediction
475167bcd01SJay  when(f3_ftq_flush_self || f3_ftq_flush_by_older)  {
476ee175d78SJay    mmio_state := m_idle
477ee175d78SJay    mmio_is_RVC := false.B
478ee175d78SJay    mmio_resend_addr := 0.U
479ee175d78SJay    mmio_resend_af := false.B
480ee175d78SJay    f3_mmio_data.map(_ := 0.U)
4819bae7d6eSJay  }
4829bae7d6eSJay
483ee175d78SJay  toUncache.valid     :=  ((mmio_state === m_sendReq) || (mmio_state === m_resendReq)) && f3_req_is_mmio
484ee175d78SJay  toUncache.bits.addr := Mux((mmio_state === m_resendReq), mmio_resend_addr, f3_pAddrs(0))
485a37fbf10SJay  fromUncache.ready   := true.B
486a37fbf10SJay
487ee175d78SJay  io.iTLBInter.req.valid         := (mmio_state === m_sendTLB) && f3_req_is_mmio
488ee175d78SJay  io.iTLBInter.req.bits.size     := 3.U
489ee175d78SJay  io.iTLBInter.req.bits.vaddr    := f3_resend_vaddr
490ee175d78SJay  io.iTLBInter.req.bits.debug.pc := f3_resend_vaddr
491ee175d78SJay
492f1fe8698SLemover  io.iTLBInter.req.bits.kill                := false.B // IFU use itlb for mmio, doesn't need sync, set it to false
493ee175d78SJay  io.iTLBInter.req.bits.cmd                 := TlbCmd.exec
494f1fe8698SLemover  io.iTLBInter.req.bits.debug.robIdx        := DontCare
495ee175d78SJay  io.iTLBInter.req.bits.debug.isFirstIssue  := DontCare
496ee175d78SJay
497ee175d78SJay  io.pmp.req.valid := (mmio_state === m_sendPMP) && f3_req_is_mmio
498ee175d78SJay  io.pmp.req.bits.addr  := mmio_resend_addr
499ee175d78SJay  io.pmp.req.bits.size  := 3.U
500ee175d78SJay  io.pmp.req.bits.cmd   := TlbCmd.exec
501f7c29b0aSJinYue
5022a3050c2SJay  val f3_lastHalf       = RegInit(0.U.asTypeOf(new LastHalfInfo))
50309c6f1ddSLingrui98
50409c6f1ddSLingrui98  val f3_predecode_range = VecInit(preDecoderOut.pd.map(inst => inst.valid)).asUInt
5050be662e4SJay  val f3_mmio_range      = VecInit((0 until PredictWidth).map(i => if(i ==0) true.B else false.B))
5062a3050c2SJay  val f3_instr_valid     = Wire(Vec(PredictWidth, Bool()))
50709c6f1ddSLingrui98
5082a3050c2SJay  /*** prediction result check   ***/
5092a3050c2SJay  checkerIn.ftqOffset   := f3_ftq_req.ftqOffset
5102a3050c2SJay  checkerIn.jumpOffset  := f3_jump_offset
5116ce52296SJinYue  checkerIn.target      := f3_ftq_req.nextStartAddr
5122a3050c2SJay  checkerIn.instrRange  := f3_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
5132a3050c2SJay  checkerIn.instrValid  := f3_instr_valid.asTypeOf(Vec(PredictWidth, Bool()))
5142a3050c2SJay  checkerIn.pds         := f3_pd
5152a3050c2SJay  checkerIn.pc          := f3_pc
5162a3050c2SJay
51758dbdfc2SJay  /*** handle half RVI in the last 2 Bytes  ***/
5182a3050c2SJay
5192a3050c2SJay  def hasLastHalf(idx: UInt) = {
5201d011975SJinYue    !f3_pd(idx).isRVC && checkerOut.fixedRange(idx) && f3_instr_valid(idx) && !checkerOut.fixedTaken(idx) && !checkerOut.fixedMissPred(idx) && ! f3_req_is_mmio
5212a3050c2SJay  }
5222a3050c2SJay
5232a3050c2SJay  val f3_last_validIdx             = ~ParallelPriorityEncoder(checkerOut.fixedRange.reverse)
5242a3050c2SJay
5252a3050c2SJay  val f3_hasLastHalf         = hasLastHalf((PredictWidth - 1).U)
5262a3050c2SJay  val f3_false_lastHalf      = hasLastHalf(f3_last_validIdx)
5272a3050c2SJay  val f3_false_snpc          = f3_half_snpc(f3_last_validIdx)
5282a3050c2SJay
5292a3050c2SJay  val f3_lastHalf_mask    = VecInit((0 until PredictWidth).map( i => if(i ==0) false.B else true.B )).asUInt()
5302a3050c2SJay
5312a3050c2SJay  when (f3_flush) {
5322a3050c2SJay    f3_lastHalf.valid := false.B
5332a3050c2SJay  }.elsewhen (f3_fire) {
5342a3050c2SJay    f3_lastHalf.valid := f3_hasLastHalf
5356ce52296SJinYue    f3_lastHalf.middlePC := f3_ftq_req.nextStartAddr
5362a3050c2SJay  }
5372a3050c2SJay
5382a3050c2SJay  f3_instr_valid := Mux(f3_lastHalf.valid,f3_hasHalfValid ,VecInit(f3_pd.map(inst => inst.valid)))
5392a3050c2SJay
5402a3050c2SJay  /*** frontend Trigger  ***/
5412a3050c2SJay  frontendTrigger.io.pds  := f3_pd
5422a3050c2SJay  frontendTrigger.io.pc   := f3_pc
5432a3050c2SJay  frontendTrigger.io.data   := f3_cut_data
5442a3050c2SJay
5452a3050c2SJay  frontendTrigger.io.frontendTrigger  := io.frontendTrigger
5462a3050c2SJay  frontendTrigger.io.csrTriggerEnable := io.csrTriggerEnable
5472a3050c2SJay
5482a3050c2SJay  val f3_triggered = frontendTrigger.io.triggered
5492a3050c2SJay
5502a3050c2SJay  /*** send to Ibuffer  ***/
5512a3050c2SJay
5522a3050c2SJay  io.toIbuffer.valid            := f3_valid && (!f3_req_is_mmio || f3_mmio_can_go) && !f3_flush
5532a3050c2SJay  io.toIbuffer.bits.instrs      := f3_expd_instr
5542a3050c2SJay  io.toIbuffer.bits.valid       := f3_instr_valid.asUInt
5552a3050c2SJay  io.toIbuffer.bits.enqEnable   := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt
5562a3050c2SJay  io.toIbuffer.bits.pd          := f3_pd
55709c6f1ddSLingrui98  io.toIbuffer.bits.ftqPtr      := f3_ftq_req.ftqIdx
5582a3050c2SJay  io.toIbuffer.bits.pc          := f3_pc
5592a3050c2SJay  io.toIbuffer.bits.ftqOffset.zipWithIndex.map{case(a, i) => a.bits := i.U; a.valid := checkerOut.fixedTaken(i) && !f3_req_is_mmio}
5602a3050c2SJay  io.toIbuffer.bits.foldpc      := f3_foldpc
5613908fff2SJay  io.toIbuffer.bits.ipf         := VecInit(f3_pf_vec.zip(f3_crossPageFault).map{case (pf, crossPF) => pf || crossPF})
5622a3050c2SJay  io.toIbuffer.bits.acf         := f3_af_vec
5632a3050c2SJay  io.toIbuffer.bits.crossPageIPFFix := f3_crossPageFault
5642a3050c2SJay  io.toIbuffer.bits.triggered   := f3_triggered
5652a3050c2SJay
5662a3050c2SJay  val lastHalfMask = VecInit((0 until PredictWidth).map(i => if(i ==0) false.B else true.B))
5672a3050c2SJay  when(f3_lastHalf.valid){
5682a3050c2SJay    io.toIbuffer.bits.enqEnable := checkerOut.fixedRange.asUInt & f3_instr_valid.asUInt & lastHalfMask.asUInt
5692a3050c2SJay    io.toIbuffer.bits.valid     := f3_lastHalf_mask & f3_instr_valid.asUInt
5702a3050c2SJay  }
5712a3050c2SJay
5722a3050c2SJay  /** external predecode for MMIO instruction */
5732a3050c2SJay  when(f3_req_is_mmio){
574ee175d78SJay    val inst  = Cat(f3_mmio_data(1), f3_mmio_data(0))
5752a3050c2SJay    val currentIsRVC   = isRVC(inst)
5762a3050c2SJay
5772a3050c2SJay    val brType::isCall::isRet::Nil = brInfo(inst)
5782a3050c2SJay    val jalOffset = jal_offset(inst, currentIsRVC)
5792a3050c2SJay    val brOffset  = br_offset(inst, currentIsRVC)
5802a3050c2SJay
5812a3050c2SJay    io.toIbuffer.bits.instrs (0) := new RVCDecoder(inst, XLEN).decode.bits
5822a3050c2SJay
5832a3050c2SJay    io.toIbuffer.bits.pd(0).valid   := true.B
5842a3050c2SJay    io.toIbuffer.bits.pd(0).isRVC   := currentIsRVC
5852a3050c2SJay    io.toIbuffer.bits.pd(0).brType  := brType
5862a3050c2SJay    io.toIbuffer.bits.pd(0).isCall  := isCall
5872a3050c2SJay    io.toIbuffer.bits.pd(0).isRet   := isRet
5882a3050c2SJay
589ee175d78SJay    io.toIbuffer.bits.acf(0) := mmio_resend_af
590c3b2d83aSJay    io.toIbuffer.bits.ipf(0) := mmio_resend_pf
591c3b2d83aSJay    io.toIbuffer.bits.crossPageIPFFix(0) := mmio_resend_pf
592ee175d78SJay
5932a3050c2SJay    io.toIbuffer.bits.enqEnable   := f3_mmio_range.asUInt
5942a3050c2SJay  }
5952a3050c2SJay
59609c6f1ddSLingrui98
59709c6f1ddSLingrui98  //Write back to Ftq
598a37fbf10SJay  val f3_cache_fetch = f3_valid && !(f2_fire && !f2_flush)
599a37fbf10SJay  val finishFetchMaskReg = RegNext(f3_cache_fetch)
600a37fbf10SJay
6012a3050c2SJay  val mmioFlushWb = Wire(Valid(new PredecodeWritebackBundle))
6020be662e4SJay  val f3_mmio_missOffset = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
603a37fbf10SJay  f3_mmio_missOffset.valid := f3_req_is_mmio
6040be662e4SJay  f3_mmio_missOffset.bits  := 0.U
6050be662e4SJay
606ee175d78SJay  mmioFlushWb.valid           := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire())  && f3_mmio_use_seq_pc)
6072a3050c2SJay  mmioFlushWb.bits.pc         := f3_pc
6082a3050c2SJay  mmioFlushWb.bits.pd         := f3_pd
6092a3050c2SJay  mmioFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid :=  f3_mmio_range(i)}
6102a3050c2SJay  mmioFlushWb.bits.ftqIdx     := f3_ftq_req.ftqIdx
6112a3050c2SJay  mmioFlushWb.bits.ftqOffset  := f3_ftq_req.ftqOffset.bits
6122a3050c2SJay  mmioFlushWb.bits.misOffset  := f3_mmio_missOffset
6132a3050c2SJay  mmioFlushWb.bits.cfiOffset  := DontCare
614ee175d78SJay  mmioFlushWb.bits.target     := Mux(mmio_is_RVC, f3_ftq_req.startAddr + 2.U , f3_ftq_req.startAddr + 4.U)
6152a3050c2SJay  mmioFlushWb.bits.jalTarget  := DontCare
6162a3050c2SJay  mmioFlushWb.bits.instrRange := f3_mmio_range
61709c6f1ddSLingrui98
618ee175d78SJay  mmio_redirect := (f3_req_is_mmio && mmio_state === m_waitCommit && RegNext(fromUncache.fire())  && f3_mmio_use_seq_pc)
61909c6f1ddSLingrui98
62000240ba6SJay  XSPerfAccumulate("fetch_bubble_ibuffer_not_ready",   io.toIbuffer.valid && !io.toIbuffer.ready )
62100240ba6SJay
62200240ba6SJay
62358dbdfc2SJay  /**
62458dbdfc2SJay    ******************************************************************************
62558dbdfc2SJay    * IFU Write Back Stage
62658dbdfc2SJay    * - write back predecode information to Ftq to update
62758dbdfc2SJay    * - redirect if found fault prediction
62858dbdfc2SJay    * - redirect if has false hit last half (last PC is not start + 32 Bytes, but in the midle of an notCFI RVI instruction)
62958dbdfc2SJay    ******************************************************************************
6302a3050c2SJay    */
63158dbdfc2SJay
6322a3050c2SJay  val wb_valid          = RegNext(RegNext(f2_fire && !f2_flush) && !f3_req_is_mmio && !f3_flush)
6332a3050c2SJay  val wb_ftq_req        = RegNext(f3_ftq_req)
634cd365d4cSrvcoresjw
6352a3050c2SJay  val wb_check_result   = RegNext(checkerOut)
6362a3050c2SJay  val wb_instr_range    = RegNext(io.toIbuffer.bits.enqEnable)
6372a3050c2SJay  val wb_pc             = RegNext(f3_pc)
6382a3050c2SJay  val wb_pd             = RegNext(f3_pd)
6392a3050c2SJay  val wb_instr_valid    = RegNext(f3_instr_valid)
6402a3050c2SJay
6412a3050c2SJay  /* false hit lastHalf */
6422a3050c2SJay  val wb_lastIdx        = RegNext(f3_last_validIdx)
6432a3050c2SJay  val wb_false_lastHalf = RegNext(f3_false_lastHalf) && wb_lastIdx =/= (PredictWidth - 1).U
6442a3050c2SJay  val wb_false_target   = RegNext(f3_false_snpc)
6452a3050c2SJay
6462a3050c2SJay  val wb_half_flush = wb_false_lastHalf
6472a3050c2SJay  val wb_half_target = wb_false_target
6482a3050c2SJay
649a1351e5dSJay  /* false oversize */
650a1351e5dSJay  val lastIsRVC = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool())).last  && wb_pd.last.isRVC
651a1351e5dSJay  val lastIsRVI = wb_instr_range.asTypeOf(Vec(PredictWidth,Bool()))(PredictWidth - 2) && !wb_pd(PredictWidth - 2).isRVC
652a1351e5dSJay  val lastTaken = wb_check_result.fixedTaken.last
653a1351e5dSJay
6542a3050c2SJay  f3_wb_not_flush := wb_ftq_req.ftqIdx === f3_ftq_req.ftqIdx && f3_valid && wb_valid
6552a3050c2SJay
6562a3050c2SJay  val checkFlushWb = Wire(Valid(new PredecodeWritebackBundle))
6572a3050c2SJay  checkFlushWb.valid                  := wb_valid
6582a3050c2SJay  checkFlushWb.bits.pc                := wb_pc
6592a3050c2SJay  checkFlushWb.bits.pd                := wb_pd
6602a3050c2SJay  checkFlushWb.bits.pd.zipWithIndex.map{case(instr,i) => instr.valid := wb_instr_valid(i)}
6612a3050c2SJay  checkFlushWb.bits.ftqIdx            := wb_ftq_req.ftqIdx
6622a3050c2SJay  checkFlushWb.bits.ftqOffset         := wb_ftq_req.ftqOffset.bits
6631d011975SJinYue  checkFlushWb.bits.misOffset.valid   := ParallelOR(wb_check_result.fixedMissPred) || wb_half_flush
664625ecd17SJenius  checkFlushWb.bits.misOffset.bits    := Mux(wb_half_flush, wb_lastIdx, ParallelPriorityEncoder(wb_check_result.fixedMissPred))
6652a3050c2SJay  checkFlushWb.bits.cfiOffset.valid   := ParallelOR(wb_check_result.fixedTaken)
6662a3050c2SJay  checkFlushWb.bits.cfiOffset.bits    := ParallelPriorityEncoder(wb_check_result.fixedTaken)
6671d011975SJinYue  checkFlushWb.bits.target            := Mux(wb_half_flush, wb_half_target, wb_check_result.fixedTarget(ParallelPriorityEncoder(wb_check_result.fixedMissPred)))
668b37e4b45SLingrui98  checkFlushWb.bits.jalTarget         := wb_check_result.fixedTarget(ParallelPriorityEncoder(VecInit(wb_pd.zip(wb_instr_valid).map{case (pd, v) => v && pd.isJal })))
6692a3050c2SJay  checkFlushWb.bits.instrRange        := wb_instr_range.asTypeOf(Vec(PredictWidth, Bool()))
6702a3050c2SJay
671bccc5520SJenius  toFtq.pdWb := Mux(wb_valid, checkFlushWb,  mmioFlushWb)
6722a3050c2SJay
6732a3050c2SJay  wb_redirect := checkFlushWb.bits.misOffset.valid && wb_valid
67409c6f1ddSLingrui98
6755b3c20f7SJinYue  /*write back flush type*/
6765b3c20f7SJinYue  val checkFaultType = wb_check_result.faultType
6775b3c20f7SJinYue  val checkJalFault =  wb_valid && checkFaultType.map(_.isjalFault).reduce(_||_)
6785b3c20f7SJinYue  val checkRetFault =  wb_valid && checkFaultType.map(_.isRetFault).reduce(_||_)
6795b3c20f7SJinYue  val checkTargetFault =  wb_valid && checkFaultType.map(_.istargetFault).reduce(_||_)
6805b3c20f7SJinYue  val checkNotCFIFault =  wb_valid && checkFaultType.map(_.notCFIFault).reduce(_||_)
6815b3c20f7SJinYue  val checkInvalidTaken =  wb_valid && checkFaultType.map(_.invalidTakenFault).reduce(_||_)
6825b3c20f7SJinYue
6835b3c20f7SJinYue
6845b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_jalFault",   checkJalFault )
6855b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_retFault",   checkRetFault )
6865b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_targetFault",   checkTargetFault )
6875b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_notCFIFault",   checkNotCFIFault )
6885b3c20f7SJinYue  XSPerfAccumulate("predecode_flush_incalidTakenFault",   checkInvalidTaken )
6895b3c20f7SJinYue
6905b3c20f7SJinYue  when(checkRetFault){
6915b3c20f7SJinYue    XSDebug("startAddr:%x  nextstartAddr:%x  taken:%d    takenIdx:%d\n",
6925b3c20f7SJinYue        wb_ftq_req.startAddr, wb_ftq_req.nextStartAddr, wb_ftq_req.ftqOffset.valid, wb_ftq_req.ftqOffset.bits)
6935b3c20f7SJinYue  }
6945b3c20f7SJinYue
6951d8f4dcbSJay  /** performance counter */
696005e809bSJiuyang Liu  val f3_perf_info     = RegEnable(f2_perf_info,  f2_fire)
6971d8f4dcbSJay  val f3_req_0    = io.toIbuffer.fire()
6981d8f4dcbSJay  val f3_req_1    = io.toIbuffer.fire() && f3_doubleLine
6991d8f4dcbSJay  val f3_hit_0    = io.toIbuffer.fire() && f3_perf_info.bank_hit(0)
7001d8f4dcbSJay  val f3_hit_1    = io.toIbuffer.fire() && f3_doubleLine & f3_perf_info.bank_hit(1)
7011d8f4dcbSJay  val f3_hit      = f3_perf_info.hit
702cd365d4cSrvcoresjw  val perfEvents = Seq(
7032a3050c2SJay    ("frontendFlush                ", wb_redirect                                ),
704cd365d4cSrvcoresjw    ("ifu_req                      ", io.toIbuffer.fire()                        ),
7051d8f4dcbSJay    ("ifu_miss                     ", io.toIbuffer.fire() && !f3_perf_info.hit   ),
706cd365d4cSrvcoresjw    ("ifu_req_cacheline_0          ", f3_req_0                                   ),
707cd365d4cSrvcoresjw    ("ifu_req_cacheline_1          ", f3_req_1                                   ),
708cd365d4cSrvcoresjw    ("ifu_req_cacheline_0_hit      ", f3_hit_1                                   ),
709cd365d4cSrvcoresjw    ("ifu_req_cacheline_1_hit      ", f3_hit_1                                   ),
7101d8f4dcbSJay    ("only_0_hit                   ", f3_perf_info.only_0_hit       && io.toIbuffer.fire() ),
7111d8f4dcbSJay    ("only_0_miss                  ", f3_perf_info.only_0_miss      && io.toIbuffer.fire() ),
7121d8f4dcbSJay    ("hit_0_hit_1                  ", f3_perf_info.hit_0_hit_1      && io.toIbuffer.fire() ),
7131d8f4dcbSJay    ("hit_0_miss_1                 ", f3_perf_info.hit_0_miss_1     && io.toIbuffer.fire() ),
7141d8f4dcbSJay    ("miss_0_hit_1                 ", f3_perf_info.miss_0_hit_1     && io.toIbuffer.fire() ),
7151d8f4dcbSJay    ("miss_0_miss_1                ", f3_perf_info.miss_0_miss_1    && io.toIbuffer.fire() ),
716cd365d4cSrvcoresjw  )
7171ca0e4f3SYinan Xu  generatePerfEvent()
71809c6f1ddSLingrui98
719f7c29b0aSJinYue  XSPerfAccumulate("ifu_req",   io.toIbuffer.fire() )
720f7c29b0aSJinYue  XSPerfAccumulate("ifu_miss",  io.toIbuffer.fire() && !f3_hit )
721f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0", f3_req_0  )
722f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1", f3_req_1  )
723f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_0_hit",   f3_hit_0 )
724f7c29b0aSJinYue  XSPerfAccumulate("ifu_req_cacheline_1_hit",   f3_hit_1 )
7252a3050c2SJay  XSPerfAccumulate("frontendFlush",  wb_redirect )
7261d8f4dcbSJay  XSPerfAccumulate("only_0_hit",      f3_perf_info.only_0_hit   && io.toIbuffer.fire()  )
7271d8f4dcbSJay  XSPerfAccumulate("only_0_miss",     f3_perf_info.only_0_miss  && io.toIbuffer.fire()  )
7281d8f4dcbSJay  XSPerfAccumulate("hit_0_hit_1",     f3_perf_info.hit_0_hit_1  && io.toIbuffer.fire()  )
7291d8f4dcbSJay  XSPerfAccumulate("hit_0_miss_1",    f3_perf_info.hit_0_miss_1  && io.toIbuffer.fire()  )
7301d8f4dcbSJay  XSPerfAccumulate("miss_0_hit_1",    f3_perf_info.miss_0_hit_1   && io.toIbuffer.fire() )
7311d8f4dcbSJay  XSPerfAccumulate("miss_0_miss_1",   f3_perf_info.miss_0_miss_1 && io.toIbuffer.fire() )
732a108d429SJay  XSPerfAccumulate("hit_0_except_1",   f3_perf_info.hit_0_except_1 && io.toIbuffer.fire() )
733a108d429SJay  XSPerfAccumulate("miss_0_except_1",   f3_perf_info.miss_0_except_1 && io.toIbuffer.fire() )
734a108d429SJay  XSPerfAccumulate("except_0",   f3_perf_info.except_0 && io.toIbuffer.fire() )
73509c6f1ddSLingrui98}
736