xref: /XiangShan/src/main/scala/xiangshan/frontend/FrontendBundle.scala (revision 570faa6c725ac64f3fd7521847a007ba23441df1)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16package xiangshan.frontend
17
18import chipsalliance.rocketchip.config.Parameters
19import chisel3._
20import chisel3.util._
21import chisel3.experimental.chiselName
22import xiangshan._
23import utils._
24import scala.math._
25
26@chiselName
27class FetchRequestBundle(implicit p: Parameters) extends XSBundle {
28  val startAddr       = UInt(VAddrBits.W)
29  val fallThruAddr    = UInt(VAddrBits.W)
30  val fallThruError   = Bool()
31  val ftqIdx          = new FtqPtr
32  val ftqOffset       = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
33  val target          = UInt(VAddrBits.W)
34  val oversize        = Bool()
35
36  def fromFtqPcBundle(b: Ftq_RF_Components) = {
37    val ftError = b.fallThroughError()
38    this.startAddr := b.startAddr
39    this.fallThruError := ftError
40    this.fallThruAddr := Mux(ftError, b.nextRangeAddr, b.getFallThrough())
41    this.oversize := b.oversize
42    this
43  }
44  def fromBpuResp(resp: BranchPredictionBundle) = {
45    // only used to bypass, so some fields remains unchanged
46    this.startAddr := resp.pc
47    this.target := resp.target
48    this.ftqOffset := resp.genCfiIndex
49    this.fallThruAddr := resp.fallThroughAddr
50    this.oversize := resp.ftb_entry.oversize
51    this
52  }
53  override def toPrintable: Printable = {
54    p"[start] ${Hexadecimal(startAddr)} [pft] ${Hexadecimal(fallThruAddr)}" +
55      p"[tgt] ${Hexadecimal(target)} [ftqIdx] $ftqIdx [jmp] v:${ftqOffset.valid}" +
56      p" offset: ${ftqOffset.bits}\n"
57  }
58}
59
60class PredecodeWritebackBundle(implicit p:Parameters) extends XSBundle {
61  val pc           = Vec(PredictWidth, UInt(VAddrBits.W))
62  val pd           = Vec(PredictWidth, new PreDecodeInfo) // TODO: redefine Predecode
63  val ftqIdx       = new FtqPtr
64  val ftqOffset    = UInt(log2Ceil(PredictWidth).W)
65  val misOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
66  val cfiOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
67  val target       = UInt(VAddrBits.W)
68  val jalTarget    = UInt(VAddrBits.W)
69  val instrRange   = Vec(PredictWidth, Bool())
70}
71
72class Exception(implicit p: Parameters) extends XSBundle {
73
74}
75
76class FetchToIBuffer(implicit p: Parameters) extends XSBundle {
77  val instrs    = Vec(PredictWidth, UInt(32.W))
78  val valid     = UInt(PredictWidth.W)
79  val pd        = Vec(PredictWidth, new PreDecodeInfo)
80  val pc        = Vec(PredictWidth, UInt(VAddrBits.W))
81  val foldpc    = Vec(PredictWidth, UInt(MemPredPCWidth.W))
82  //val exception = new Exception
83  val ftqPtr       = new FtqPtr
84  val ftqOffset    = Vec(PredictWidth, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
85  val ipf          = Vec(PredictWidth, Bool())
86  val acf          = Vec(PredictWidth, Bool())
87  val crossPageIPFFix = Vec(PredictWidth, Bool())
88  val triggered    = Vec(PredictWidth, new TriggerCf)
89}
90
91// class BitWiseUInt(val width: Int, val init: UInt) extends Module {
92//   val io = IO(new Bundle {
93//     val set
94//   })
95// }
96// Move from BPU
97abstract class GlobalHistory(implicit p: Parameters) extends XSBundle with HasBPUConst {
98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): GlobalHistory
99}
100
101class ShiftingGlobalHistory(implicit p: Parameters) extends GlobalHistory {
102  val predHist = UInt(HistoryLength.W)
103
104  def update(shift: UInt, taken: Bool, hist: UInt = this.predHist): ShiftingGlobalHistory = {
105    val g = Wire(new ShiftingGlobalHistory)
106    g.predHist := (hist << shift) | taken
107    g
108  }
109
110  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): ShiftingGlobalHistory = {
111    require(br_valids.length == numBr)
112    require(real_taken_mask.length == numBr)
113    val last_valid_idx = PriorityMux(
114      br_valids.reverse :+ true.B,
115      (numBr to 0 by -1).map(_.U(log2Ceil(numBr+1).W))
116    )
117    val first_taken_idx = PriorityEncoder(false.B +: real_taken_mask)
118    val smaller = Mux(last_valid_idx < first_taken_idx,
119      last_valid_idx,
120      first_taken_idx
121    )
122    val shift = smaller
123    val taken = real_taken_mask.reduce(_||_)
124    update(shift, taken, this.predHist)
125  }
126
127  // static read
128  def read(n: Int): Bool = predHist.asBools()(n)
129
130  final def === (that: ShiftingGlobalHistory): Bool = {
131    predHist === that.predHist
132  }
133
134  final def =/= (that: ShiftingGlobalHistory): Bool = !(this === that)
135}
136
137// circular global history pointer
138class CGHPtr(implicit p: Parameters) extends CircularQueuePtr[CGHPtr](
139  p => p(XSCoreParamsKey).HistoryLength
140){
141  override def cloneType = (new CGHPtr).asInstanceOf[this.type]
142}
143class CircularGlobalHistory(implicit p: Parameters) extends GlobalHistory {
144  val buffer = Vec(HistoryLength, Bool())
145  type HistPtr = UInt
146  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): CircularGlobalHistory = {
147    this
148  }
149}
150
151class FoldedHistory(val len: Int, val compLen: Int, val max_update_num: Int)(implicit p: Parameters)
152  extends XSBundle with HasBPUConst {
153  require(compLen >= 1)
154  require(len > 0)
155  // require(folded_len <= len)
156  require(compLen >= max_update_num)
157  val folded_hist = UInt(compLen.W)
158
159  def info = (len, compLen)
160  def oldest_bit_to_get_from_ghr = (0 until max_update_num).map(len - _ - 1)
161  def oldest_bit_pos_in_folded = oldest_bit_to_get_from_ghr map (_ % compLen)
162  def oldest_bit_wrap_around = oldest_bit_to_get_from_ghr map (_ / compLen > 0)
163  def oldest_bit_start = oldest_bit_pos_in_folded.head
164
165  def get_oldest_bits_from_ghr(ghr: Vec[Bool], histPtr: CGHPtr) = {
166    // TODO: wrap inc for histPtr value
167    oldest_bit_to_get_from_ghr.map(i => ghr((histPtr + (i+1).U).value))
168  }
169
170  def circular_shift_left(src: UInt, shamt: Int) = {
171    val srcLen = src.getWidth
172    val src_doubled = Cat(src, src)
173    val shifted = src_doubled(srcLen*2-1-shamt, srcLen-shamt)
174    shifted
175  }
176
177
178  def update(ghr: Vec[Bool], histPtr: CGHPtr, num: Int, taken: Bool): FoldedHistory = {
179    // do xors for several bitsets at specified bits
180    def bitsets_xor(len: Int, bitsets: Seq[Seq[Tuple2[Int, Bool]]]) = {
181      val res = Wire(Vec(len, Bool()))
182      // println(f"num bitsets: ${bitsets.length}")
183      // println(f"bitsets $bitsets")
184      val resArr = Array.fill(len)(List[Bool]())
185      for (bs <- bitsets) {
186        for ((n, b) <- bs) {
187          resArr(n) = b :: resArr(n)
188        }
189      }
190      // println(f"${resArr.mkString}")
191      // println(f"histLen: ${this.len}, foldedLen: $folded_len")
192      for (i <- 0 until len) {
193        // println(f"bit[$i], ${resArr(i).mkString}")
194        if (resArr(i).length > 2) {
195          println(f"[warning] update logic of foldest history has two or more levels of xor gates! " +
196            f"histlen:${this.len}, compLen:$compLen")
197        }
198        if (resArr(i).length == 0) {
199          println(f"[error] bits $i is not assigned in folded hist update logic! histlen:${this.len}, compLen:$compLen")
200        }
201        res(i) := resArr(i).foldLeft(false.B)(_^_)
202      }
203      res.asUInt
204    }
205    val oldest_bits = get_oldest_bits_from_ghr(ghr, histPtr)
206
207    // mask off bits that do not update
208    val oldest_bits_masked = oldest_bits.zipWithIndex.map{
209      case (ob, i) => ob && (i < num).B
210    }
211    // if a bit does not wrap around, it should not be xored when it exits
212    val oldest_bits_set = (0 until max_update_num).filter(oldest_bit_wrap_around).map(i => (oldest_bit_pos_in_folded(i), oldest_bits_masked(i)))
213
214    // println(f"old bits pos ${oldest_bits_set.map(_._1)}")
215
216    // only the last bit could be 1, as we have at most one taken branch at a time
217    val newest_bits_masked = VecInit((0 until max_update_num).map(i => taken && ((i+1) == num).B)).asUInt
218    // if a bit does not wrap around, newest bits should not be xored onto it either
219    val newest_bits_set = (0 until max_update_num).map(i => (compLen-1-i, newest_bits_masked(i)))
220
221    // println(f"new bits set ${newest_bits_set.map(_._1)}")
222    //
223    val original_bits_masked = VecInit(folded_hist.asBools.zipWithIndex.map{
224      case (fb, i) => fb && !(num >= (len-i)).B
225    })
226    val original_bits_set = (0 until compLen).map(i => (i, original_bits_masked(i)))
227
228
229    // histLen too short to wrap around
230    val new_folded_hist =
231      if (len <= compLen) {
232        ((folded_hist << num) | taken)(compLen-1,0)
233        // circular_shift_left(max_update_num)(Cat(Reverse(newest_bits_masked), folded_hist(compLen-max_update_num-1,0)), num)
234      } else {
235        // do xor then shift
236        val xored = bitsets_xor(compLen, Seq(original_bits_set, oldest_bits_set, newest_bits_set))
237        circular_shift_left(xored, num)
238      }
239    val fh = WireInit(this)
240    fh.folded_hist := new_folded_hist
241    fh
242  }
243
244  // def update(ghr: Vec[Bool], histPtr: CGHPtr, valids: Vec[Bool], takens: Vec[Bool]): FoldedHistory = {
245  //   val fh = WireInit(this)
246  //   require(valids.length == max_update_num)
247  //   require(takens.length == max_update_num)
248  //   val last_valid_idx = PriorityMux(
249  //     valids.reverse :+ true.B,
250  //     (max_update_num to 0 by -1).map(_.U(log2Ceil(max_update_num+1).W))
251  //     )
252  //   val first_taken_idx = PriorityEncoder(false.B +: takens)
253  //   val smaller = Mux(last_valid_idx < first_taken_idx,
254  //     last_valid_idx,
255  //     first_taken_idx
256  //   )
257  //   // update folded_hist
258  //   fh.update(ghr, histPtr, smaller, takens.reduce(_||_))
259  // }
260  // println(f"folded hist original length: ${len}, folded len: ${folded_len} " +
261  //   f"oldest bits' pos in folded: ${oldest_bit_pos_in_folded}")
262
263
264}
265
266class TableAddr(val idxBits: Int, val banks: Int)(implicit p: Parameters) extends XSBundle{
267  def tagBits = VAddrBits - idxBits - instOffsetBits
268
269  val tag = UInt(tagBits.W)
270  val idx = UInt(idxBits.W)
271  val offset = UInt(instOffsetBits.W)
272
273  def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this)
274  def getTag(x: UInt) = fromUInt(x).tag
275  def getIdx(x: UInt) = fromUInt(x).idx
276  def getBank(x: UInt) = if (banks > 1) getIdx(x)(log2Up(banks) - 1, 0) else 0.U
277  def getBankIdx(x: UInt) = if (banks > 1) getIdx(x)(idxBits - 1, log2Up(banks)) else getIdx(x)
278}
279
280@chiselName
281class BranchPrediction(implicit p: Parameters) extends XSBundle with HasBPUConst {
282  val br_taken_mask = Vec(numBr, Bool())
283
284  val slot_valids = Vec(totalSlot, Bool())
285
286  val targets = Vec(totalSlot, UInt(VAddrBits.W))
287
288  val is_jal = Bool()
289  val is_jalr = Bool()
290  val is_call = Bool()
291  val is_ret = Bool()
292  val is_br_sharing = Bool()
293
294  // val call_is_rvc = Bool()
295  val hit = Bool()
296
297  def br_slot_valids = slot_valids.init
298  def tail_slot_valid = slot_valids.last
299
300  def br_valids = {
301    VecInit(
302      if (shareTailSlot)
303        br_slot_valids :+ (tail_slot_valid && is_br_sharing)
304      else
305        br_slot_valids
306    )
307  }
308
309  def taken_mask_on_slot = {
310    VecInit(
311      if (shareTailSlot)
312        (br_slot_valids zip br_taken_mask.init).map{ case (t, v) => t && v } :+ (
313          (br_taken_mask.last && tail_slot_valid && is_br_sharing) ||
314          tail_slot_valid && !is_br_sharing
315        )
316      else
317        (br_slot_valids zip br_taken_mask).map{ case (v, t) => v && t } :+
318        tail_slot_valid
319    )
320  }
321
322  def taken = br_taken_mask.reduce(_||_) || slot_valids.last // || (is_jal || is_jalr)
323
324  def fromFtbEntry(entry: FTBEntry, pc: UInt) = {
325    slot_valids := entry.brSlots.map(_.valid) :+ entry.tailSlot.valid
326    targets := entry.getTargetVec(pc)
327    is_jal := entry.tailSlot.valid && entry.isJal
328    is_jalr := entry.tailSlot.valid && entry.isJalr
329    is_call := entry.tailSlot.valid && entry.isCall
330    is_ret := entry.tailSlot.valid && entry.isRet
331    is_br_sharing := entry.tailSlot.valid && entry.tailSlot.sharing
332  }
333  // override def toPrintable: Printable = {
334  //   p"-----------BranchPrediction----------- " +
335  //     p"[taken_mask] ${Binary(taken_mask.asUInt)} " +
336  //     p"[is_br] ${Binary(is_br.asUInt)}, [is_jal] ${Binary(is_jal.asUInt)} " +
337  //     p"[is_jalr] ${Binary(is_jalr.asUInt)}, [is_call] ${Binary(is_call.asUInt)}, [is_ret] ${Binary(is_ret.asUInt)} " +
338  //     p"[target] ${Hexadecimal(target)}}, [hit] $hit "
339  // }
340
341  def display(cond: Bool): Unit = {
342    XSDebug(cond, p"[taken_mask] ${Binary(br_taken_mask.asUInt)} [hit] $hit\n")
343  }
344}
345
346@chiselName
347class BranchPredictionBundle(implicit p: Parameters) extends XSBundle with HasBPUConst with BPUUtils{
348  val pc = UInt(VAddrBits.W)
349
350  val valid = Bool()
351
352  val hasRedirect = Bool()
353  val ftq_idx = new FtqPtr
354  // val hit = Bool()
355  val preds = new BranchPrediction
356
357  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
358  val histPtr = new CGHPtr
359  val phist = UInt(PathHistoryLength.W)
360  val rasSp = UInt(log2Ceil(RasSize).W)
361  val rasTop = new RASEntry
362  val specCnt = Vec(numBr, UInt(10.W))
363  // val meta = UInt(MaxMetaLength.W)
364
365  val ftb_entry = new FTBEntry() // TODO: Send this entry to ftq
366
367  def real_slot_taken_mask(): Vec[Bool] = {
368    VecInit(preds.taken_mask_on_slot.map(_ && preds.hit))
369  }
370
371  // len numBr
372  def real_br_taken_mask(): Vec[Bool] = {
373    if (shareTailSlot)
374      VecInit(
375        preds.taken_mask_on_slot.map(_ && preds.hit).init :+
376        (preds.br_taken_mask.last && preds.tail_slot_valid && preds.is_br_sharing && preds.hit)
377      )
378    else
379      VecInit(real_slot_taken_mask().init)
380  }
381
382  // the vec indicating if ghr should shift on each branch
383  def shouldShiftVec =
384    VecInit(preds.br_valids.zipWithIndex.map{ case (v, i) =>
385      v && !real_br_taken_mask.take(i).reduceOption(_||_).getOrElse(false.B)})
386
387  def lastBrPosOH =
388    (!preds.hit || !preds.br_valids.reduce(_||_)) +: // not hit or no brs in entry
389    VecInit((0 until numBr).map(i =>
390      preds.br_valids(i) &&
391      !real_br_taken_mask.take(i).reduceOption(_||_).getOrElse(false.B) && // no brs taken in front it
392      (real_br_taken_mask()(i) || !preds.br_valids.drop(i+1).reduceOption(_||_).getOrElse(false.B)) && // no brs behind it
393      preds.hit
394    ))
395
396  def br_count(): UInt = {
397    val last_valid_idx = PriorityMux(
398      preds.br_valids.reverse :+ true.B,
399      (numBr to 0 by -1).map(_.U(log2Ceil(numBr+1).W))
400      )
401    val first_taken_idx = PriorityEncoder(false.B +: real_br_taken_mask)
402    Mux(last_valid_idx < first_taken_idx,
403      last_valid_idx,
404      first_taken_idx
405    )
406  }
407
408  def hit_taken_on_jmp =
409    !real_slot_taken_mask().init.reduce(_||_) &&
410    real_slot_taken_mask().last && !preds.is_br_sharing
411  def hit_taken_on_call = hit_taken_on_jmp && preds.is_call
412  def hit_taken_on_ret  = hit_taken_on_jmp && preds.is_ret
413  def hit_taken_on_jalr = hit_taken_on_jmp && preds.is_jalr
414
415  def fallThroughAddr = getFallThroughAddr(pc, ftb_entry.carry, ftb_entry.pftAddr)
416
417  def target(): UInt = {
418    val targetVecOnHit = preds.targets :+ fallThroughAddr
419    val targetOnNotHit = pc + (FetchWidth * 4).U
420    val taken_mask = preds.taken_mask_on_slot
421    val selVecOHOnHit =
422      taken_mask.zipWithIndex.map{ case (t, i) => !taken_mask.take(i).fold(false.B)(_||_) && t} :+ !taken_mask.asUInt.orR
423    val targetOnHit = Mux1H(selVecOHOnHit, targetVecOnHit)
424    Mux(preds.hit, targetOnHit, targetOnNotHit)
425  }
426
427  def targetDiffFrom(addr: UInt) = {
428    val targetVec = preds.targets :+ fallThroughAddr :+ (pc + (FetchWidth*4).U)
429    val taken_mask = preds.taken_mask_on_slot
430    val selVecOH =
431      taken_mask.zipWithIndex.map{ case (t, i) => !taken_mask.take(i).fold(false.B)(_||_) && t && preds.hit} :+
432      (!taken_mask.asUInt.orR && preds.hit) :+ !preds.hit
433    val diffVec = targetVec map (_ =/= addr)
434    Mux1H(selVecOH, diffVec)
435  }
436
437  def genCfiIndex = {
438    val cfiIndex = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
439    cfiIndex.valid := real_slot_taken_mask().asUInt.orR
440    // when no takens, set cfiIndex to PredictWidth-1
441    cfiIndex.bits :=
442      ParallelPriorityMux(real_slot_taken_mask(), ftb_entry.getOffsetVec) |
443      Fill(log2Ceil(PredictWidth), (!real_slot_taken_mask().asUInt.orR).asUInt)
444    cfiIndex
445  }
446
447  def display(cond: Bool): Unit = {
448    XSDebug(cond, p"[pc] ${Hexadecimal(pc)}\n")
449    folded_hist.display(cond)
450    preds.display(cond)
451    ftb_entry.display(cond)
452  }
453}
454
455@chiselName
456class BranchPredictionResp(implicit p: Parameters) extends XSBundle with HasBPUConst {
457  // val valids = Vec(3, Bool())
458  val s1 = new BranchPredictionBundle()
459  val s2 = new BranchPredictionBundle()
460  val s3 = new BranchPredictionBundle()
461
462  def selectedResp =
463    PriorityMux(Seq(
464      ((s3.valid && s3.hasRedirect) -> s3),
465      ((s2.valid && s2.hasRedirect) -> s2),
466      (s1.valid -> s1)
467    ))
468  def selectedRespIdx =
469    PriorityMux(Seq(
470      ((s3.valid && s3.hasRedirect) -> BP_S3),
471      ((s2.valid && s2.hasRedirect) -> BP_S2),
472      (s1.valid -> BP_S1)
473    ))
474  def lastStage = s3
475}
476
477class BpuToFtqBundle(implicit p: Parameters) extends BranchPredictionResp with HasBPUConst {
478  val meta = UInt(MaxMetaLength.W)
479}
480
481object BpuToFtqBundle {
482  def apply(resp: BranchPredictionResp)(implicit p: Parameters): BpuToFtqBundle = {
483    val e = Wire(new BpuToFtqBundle())
484    e.s1 := resp.s1
485    e.s2 := resp.s2
486    e.s3 := resp.s3
487
488    e.meta := DontCare
489    e
490  }
491}
492
493class BranchPredictionUpdate(implicit p: Parameters) extends BranchPredictionBundle with HasBPUConst {
494  val mispred_mask = Vec(numBr+1, Bool())
495  val false_hit = Bool()
496  val new_br_insert_pos = Vec(numBr, Bool())
497  val old_entry = Bool()
498  val meta = UInt(MaxMetaLength.W)
499  val full_target = UInt(VAddrBits.W)
500
501  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
502    folded_hist := entry.folded_hist
503    histPtr := entry.histPtr
504    phist := entry.phist
505    rasSp := entry.rasSp
506    rasTop := entry.rasEntry
507    specCnt := entry.specCnt
508    this
509  }
510
511  override def display(cond: Bool) = {
512    XSDebug(cond, p"-----------BranchPredictionUpdate-----------\n")
513    XSDebug(cond, p"[mispred_mask] ${Binary(mispred_mask.asUInt)} [false_hit] $false_hit\n")
514    XSDebug(cond, p"[new_br_insert_pos] ${Binary(new_br_insert_pos.asUInt)}\n")
515    super.display(cond)
516    XSDebug(cond, p"--------------------------------------------\n")
517  }
518}
519
520class BranchPredictionRedirect(implicit p: Parameters) extends Redirect with HasBPUConst {
521  // override def toPrintable: Printable = {
522  //   p"-----------BranchPredictionRedirect----------- " +
523  //     p"-----------cfiUpdate----------- " +
524  //     p"[pc] ${Hexadecimal(cfiUpdate.pc)} " +
525  //     p"[predTaken] ${cfiUpdate.predTaken}, [taken] ${cfiUpdate.taken}, [isMisPred] ${cfiUpdate.isMisPred} " +
526  //     p"[target] ${Hexadecimal(cfiUpdate.target)} " +
527  //     p"------------------------------- " +
528  //     p"[robPtr] f=${robIdx.flag} v=${robIdx.value} " +
529  //     p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} " +
530  //     p"[ftqOffset] ${ftqOffset} " +
531  //     p"[level] ${level}, [interrupt] ${interrupt} " +
532  //     p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value} " +
533  //     p"[stFtqOffset] ${stFtqOffset} " +
534  //     p"\n"
535
536  // }
537
538  def display(cond: Bool): Unit = {
539    XSDebug(cond, p"-----------BranchPredictionRedirect----------- \n")
540    XSDebug(cond, p"-----------cfiUpdate----------- \n")
541    XSDebug(cond, p"[pc] ${Hexadecimal(cfiUpdate.pc)}\n")
542    // XSDebug(cond, p"[hist] ${Binary(cfiUpdate.hist.predHist)}\n")
543    XSDebug(cond, p"[br_hit] ${cfiUpdate.br_hit} [isMisPred] ${cfiUpdate.isMisPred}\n")
544    XSDebug(cond, p"[pred_taken] ${cfiUpdate.predTaken} [taken] ${cfiUpdate.taken} [isMisPred] ${cfiUpdate.isMisPred}\n")
545    XSDebug(cond, p"[target] ${Hexadecimal(cfiUpdate.target)} \n")
546    XSDebug(cond, p"[shift] ${cfiUpdate.shift}\n")
547    XSDebug(cond, p"------------------------------- \n")
548    XSDebug(cond, p"[robPtr] f=${robIdx.flag} v=${robIdx.value}\n")
549    XSDebug(cond, p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} \n")
550    XSDebug(cond, p"[ftqOffset] ${ftqOffset} \n")
551    XSDebug(cond, p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value}\n")
552    XSDebug(cond, p"[stFtqOffset] ${stFtqOffset}\n")
553    XSDebug(cond, p"---------------------------------------------- \n")
554  }
555}
556