xref: /XiangShan/src/main/scala/xiangshan/frontend/FrontendBundle.scala (revision a60a2901757ddbe9fd01bead0241fe3107ae3347)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98package xiangshan.frontend
1709c6f1ddSLingrui98
1809c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
1909c6f1ddSLingrui98import chisel3._
2009c6f1ddSLingrui98import chisel3.util._
21bf358e08SLingrui98import chisel3.experimental.chiselName
2209c6f1ddSLingrui98import xiangshan._
23b37e4b45SLingrui98import xiangshan.frontend.icache.HasICacheParameters
2409c6f1ddSLingrui98import utils._
25c2ad24ebSLingrui98import scala.math._
2609c6f1ddSLingrui98
27bf358e08SLingrui98@chiselName
28b37e4b45SLingrui98class FetchRequestBundle(implicit p: Parameters) extends XSBundle with HasICacheParameters {
2909c6f1ddSLingrui98  val startAddr       = UInt(VAddrBits.W)
3034a88126SJinYue  val nextlineStart   = UInt(VAddrBits.W)
3109c6f1ddSLingrui98  val ftqIdx          = new FtqPtr
3209c6f1ddSLingrui98  val ftqOffset       = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
336ce52296SJinYue  val nextStartAddr   = UInt(VAddrBits.W)
3409c6f1ddSLingrui98
356ce52296SJinYue  def crossCacheline = startAddr(blockOffBits - 1) === 1.U
366ce52296SJinYue
3709c6f1ddSLingrui98  def fromFtqPcBundle(b: Ftq_RF_Components) = {
3809c6f1ddSLingrui98    this.startAddr := b.startAddr
39b37e4b45SLingrui98    this.nextlineStart := b.nextLineAddr
40b37e4b45SLingrui98    when (b.fallThruError) {
41b37e4b45SLingrui98      val nextBlockHigherTemp = Mux(startAddr(log2Ceil(PredictWidth)+instOffsetBits), b.startAddr, b.nextLineAddr)
42b37e4b45SLingrui98      val nextBlockHigher = nextBlockHigherTemp(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1)
43b37e4b45SLingrui98      this.nextStartAddr :=
44b37e4b45SLingrui98        Cat(nextBlockHigher,
45b37e4b45SLingrui98          startAddr(log2Ceil(PredictWidth)+instOffsetBits) ^ 1.U(1.W),
46b37e4b45SLingrui98          startAddr(log2Ceil(PredictWidth)+instOffsetBits-1, instOffsetBits),
47b37e4b45SLingrui98          0.U(instOffsetBits.W)
48b37e4b45SLingrui98        )
4909c6f1ddSLingrui98    }
5009c6f1ddSLingrui98    this
5109c6f1ddSLingrui98  }
5209c6f1ddSLingrui98  override def toPrintable: Printable = {
53b37e4b45SLingrui98    p"[start] ${Hexadecimal(startAddr)} [next] ${Hexadecimal(nextlineStart)}" +
54b37e4b45SLingrui98      p"[tgt] ${Hexadecimal(nextStartAddr)} [ftqIdx] $ftqIdx [jmp] v:${ftqOffset.valid}" +
5509c6f1ddSLingrui98      p" offset: ${ftqOffset.bits}\n"
5609c6f1ddSLingrui98  }
5709c6f1ddSLingrui98}
5809c6f1ddSLingrui98
5909c6f1ddSLingrui98class PredecodeWritebackBundle(implicit p:Parameters) extends XSBundle {
6009c6f1ddSLingrui98  val pc           = Vec(PredictWidth, UInt(VAddrBits.W))
6109c6f1ddSLingrui98  val pd           = Vec(PredictWidth, new PreDecodeInfo) // TODO: redefine Predecode
6209c6f1ddSLingrui98  val ftqIdx       = new FtqPtr
6309c6f1ddSLingrui98  val ftqOffset    = UInt(log2Ceil(PredictWidth).W)
6409c6f1ddSLingrui98  val misOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
6509c6f1ddSLingrui98  val cfiOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
6609c6f1ddSLingrui98  val target       = UInt(VAddrBits.W)
6709c6f1ddSLingrui98  val jalTarget    = UInt(VAddrBits.W)
6809c6f1ddSLingrui98  val instrRange   = Vec(PredictWidth, Bool())
6909c6f1ddSLingrui98}
7009c6f1ddSLingrui98
717052722fSJay// Ftq send req to Prefetch
727052722fSJayclass PrefetchRequest(implicit p:Parameters) extends XSBundle {
737052722fSJay  val target          = UInt(VAddrBits.W)
747052722fSJay}
7509c6f1ddSLingrui98
767052722fSJayclass FtqPrefechBundle(implicit p:Parameters) extends XSBundle {
777052722fSJay  val req = DecoupledIO(new PrefetchRequest)
7809c6f1ddSLingrui98}
7909c6f1ddSLingrui98
8009c6f1ddSLingrui98class FetchToIBuffer(implicit p: Parameters) extends XSBundle {
8109c6f1ddSLingrui98  val instrs    = Vec(PredictWidth, UInt(32.W))
8209c6f1ddSLingrui98  val valid     = UInt(PredictWidth.W)
832a3050c2SJay  val enqEnable = UInt(PredictWidth.W)
8409c6f1ddSLingrui98  val pd        = Vec(PredictWidth, new PreDecodeInfo)
8509c6f1ddSLingrui98  val pc        = Vec(PredictWidth, UInt(VAddrBits.W))
8609c6f1ddSLingrui98  val foldpc    = Vec(PredictWidth, UInt(MemPredPCWidth.W))
8709c6f1ddSLingrui98  val ftqPtr       = new FtqPtr
8809c6f1ddSLingrui98  val ftqOffset    = Vec(PredictWidth, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
8909c6f1ddSLingrui98  val ipf          = Vec(PredictWidth, Bool())
9009c6f1ddSLingrui98  val acf          = Vec(PredictWidth, Bool())
9109c6f1ddSLingrui98  val crossPageIPFFix = Vec(PredictWidth, Bool())
9272951335SLi Qianruo  val triggered    = Vec(PredictWidth, new TriggerCf)
9309c6f1ddSLingrui98}
9409c6f1ddSLingrui98
95c2ad24ebSLingrui98// class BitWiseUInt(val width: Int, val init: UInt) extends Module {
96c2ad24ebSLingrui98//   val io = IO(new Bundle {
97c2ad24ebSLingrui98//     val set
98c2ad24ebSLingrui98//   })
99c2ad24ebSLingrui98// }
10009c6f1ddSLingrui98// Move from BPU
101c2ad24ebSLingrui98abstract class GlobalHistory(implicit p: Parameters) extends XSBundle with HasBPUConst {
102c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): GlobalHistory
103c2ad24ebSLingrui98}
104c2ad24ebSLingrui98
105c2ad24ebSLingrui98class ShiftingGlobalHistory(implicit p: Parameters) extends GlobalHistory {
10609c6f1ddSLingrui98  val predHist = UInt(HistoryLength.W)
10709c6f1ddSLingrui98
108c2ad24ebSLingrui98  def update(shift: UInt, taken: Bool, hist: UInt = this.predHist): ShiftingGlobalHistory = {
109c2ad24ebSLingrui98    val g = Wire(new ShiftingGlobalHistory)
11009c6f1ddSLingrui98    g.predHist := (hist << shift) | taken
11109c6f1ddSLingrui98    g
11209c6f1ddSLingrui98  }
11309c6f1ddSLingrui98
114c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): ShiftingGlobalHistory = {
115eeb5ff92SLingrui98    require(br_valids.length == numBr)
116eeb5ff92SLingrui98    require(real_taken_mask.length == numBr)
117eeb5ff92SLingrui98    val last_valid_idx = PriorityMux(
118eeb5ff92SLingrui98      br_valids.reverse :+ true.B,
119eeb5ff92SLingrui98      (numBr to 0 by -1).map(_.U(log2Ceil(numBr+1).W))
120eeb5ff92SLingrui98    )
121eeb5ff92SLingrui98    val first_taken_idx = PriorityEncoder(false.B +: real_taken_mask)
122eeb5ff92SLingrui98    val smaller = Mux(last_valid_idx < first_taken_idx,
123eeb5ff92SLingrui98      last_valid_idx,
124eeb5ff92SLingrui98      first_taken_idx
125eeb5ff92SLingrui98    )
126eeb5ff92SLingrui98    val shift = smaller
127eeb5ff92SLingrui98    val taken = real_taken_mask.reduce(_||_)
128eeb5ff92SLingrui98    update(shift, taken, this.predHist)
129eeb5ff92SLingrui98  }
130eeb5ff92SLingrui98
131c2ad24ebSLingrui98  // static read
132c2ad24ebSLingrui98  def read(n: Int): Bool = predHist.asBools()(n)
133c2ad24ebSLingrui98
134c2ad24ebSLingrui98  final def === (that: ShiftingGlobalHistory): Bool = {
13509c6f1ddSLingrui98    predHist === that.predHist
13609c6f1ddSLingrui98  }
13709c6f1ddSLingrui98
138c2ad24ebSLingrui98  final def =/= (that: ShiftingGlobalHistory): Bool = !(this === that)
139c2ad24ebSLingrui98}
14009c6f1ddSLingrui98
141c2ad24ebSLingrui98// circular global history pointer
142c2ad24ebSLingrui98class CGHPtr(implicit p: Parameters) extends CircularQueuePtr[CGHPtr](
143c2ad24ebSLingrui98  p => p(XSCoreParamsKey).HistoryLength
144c2ad24ebSLingrui98){
145c2ad24ebSLingrui98  override def cloneType = (new CGHPtr).asInstanceOf[this.type]
146c2ad24ebSLingrui98}
147c2ad24ebSLingrui98class CircularGlobalHistory(implicit p: Parameters) extends GlobalHistory {
148c2ad24ebSLingrui98  val buffer = Vec(HistoryLength, Bool())
149c2ad24ebSLingrui98  type HistPtr = UInt
150c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): CircularGlobalHistory = {
151c2ad24ebSLingrui98    this
152c2ad24ebSLingrui98  }
153c2ad24ebSLingrui98}
154c2ad24ebSLingrui98
155dd6c0695SLingrui98class FoldedHistory(val len: Int, val compLen: Int, val max_update_num: Int)(implicit p: Parameters)
156c2ad24ebSLingrui98  extends XSBundle with HasBPUConst {
157dd6c0695SLingrui98  require(compLen >= 1)
158c2ad24ebSLingrui98  require(len > 0)
159c2ad24ebSLingrui98  // require(folded_len <= len)
160dd6c0695SLingrui98  require(compLen >= max_update_num)
161dd6c0695SLingrui98  val folded_hist = UInt(compLen.W)
162dd6c0695SLingrui98
16367402d75SLingrui98  def need_oldest_bits = len > compLen
164dd6c0695SLingrui98  def info = (len, compLen)
165c2ad24ebSLingrui98  def oldest_bit_to_get_from_ghr = (0 until max_update_num).map(len - _ - 1)
166c2ad24ebSLingrui98  def oldest_bit_pos_in_folded = oldest_bit_to_get_from_ghr map (_ % compLen)
167c2ad24ebSLingrui98  def oldest_bit_wrap_around = oldest_bit_to_get_from_ghr map (_ / compLen > 0)
168c2ad24ebSLingrui98  def oldest_bit_start = oldest_bit_pos_in_folded.head
169c2ad24ebSLingrui98
170dd6c0695SLingrui98  def get_oldest_bits_from_ghr(ghr: Vec[Bool], histPtr: CGHPtr) = {
171c2ad24ebSLingrui98    // TODO: wrap inc for histPtr value
172dd6c0695SLingrui98    oldest_bit_to_get_from_ghr.map(i => ghr((histPtr + (i+1).U).value))
173c2ad24ebSLingrui98  }
174c2ad24ebSLingrui98
175ab890bfeSLingrui98  def circular_shift_left(src: UInt, shamt: Int) = {
176c2ad24ebSLingrui98    val srcLen = src.getWidth
177c2ad24ebSLingrui98    val src_doubled = Cat(src, src)
178ab890bfeSLingrui98    val shifted = src_doubled(srcLen*2-1-shamt, srcLen-shamt)
179ab890bfeSLingrui98    shifted
180c2ad24ebSLingrui98  }
181c2ad24ebSLingrui98
18267402d75SLingrui98  // slow path, read bits from ghr
183ab890bfeSLingrui98  def update(ghr: Vec[Bool], histPtr: CGHPtr, num: Int, taken: Bool): FoldedHistory = {
18467402d75SLingrui98    val oldest_bits = VecInit(get_oldest_bits_from_ghr(ghr, histPtr))
18567402d75SLingrui98    update(oldest_bits, num, taken)
18667402d75SLingrui98  }
18767402d75SLingrui98
18867402d75SLingrui98
18967402d75SLingrui98  // fast path, use pre-read oldest bits
19067402d75SLingrui98  def update(ob: Vec[Bool], num: Int, taken: Bool): FoldedHistory = {
191c2ad24ebSLingrui98    // do xors for several bitsets at specified bits
192c2ad24ebSLingrui98    def bitsets_xor(len: Int, bitsets: Seq[Seq[Tuple2[Int, Bool]]]) = {
193c2ad24ebSLingrui98      val res = Wire(Vec(len, Bool()))
194c2ad24ebSLingrui98      // println(f"num bitsets: ${bitsets.length}")
195c2ad24ebSLingrui98      // println(f"bitsets $bitsets")
196c2ad24ebSLingrui98      val resArr = Array.fill(len)(List[Bool]())
197c2ad24ebSLingrui98      for (bs <- bitsets) {
198c2ad24ebSLingrui98        for ((n, b) <- bs) {
199c2ad24ebSLingrui98          resArr(n) = b :: resArr(n)
200c2ad24ebSLingrui98        }
201c2ad24ebSLingrui98      }
202c2ad24ebSLingrui98      // println(f"${resArr.mkString}")
203c2ad24ebSLingrui98      // println(f"histLen: ${this.len}, foldedLen: $folded_len")
204c2ad24ebSLingrui98      for (i <- 0 until len) {
205c2ad24ebSLingrui98        // println(f"bit[$i], ${resArr(i).mkString}")
206c2ad24ebSLingrui98        if (resArr(i).length > 2) {
207c2ad24ebSLingrui98          println(f"[warning] update logic of foldest history has two or more levels of xor gates! " +
20886d9c530SLingrui98            f"histlen:${this.len}, compLen:$compLen, at bit $i")
209c2ad24ebSLingrui98        }
210c2ad24ebSLingrui98        if (resArr(i).length == 0) {
211dd6c0695SLingrui98          println(f"[error] bits $i is not assigned in folded hist update logic! histlen:${this.len}, compLen:$compLen")
212c2ad24ebSLingrui98        }
213c2ad24ebSLingrui98        res(i) := resArr(i).foldLeft(false.B)(_^_)
214c2ad24ebSLingrui98      }
215c2ad24ebSLingrui98      res.asUInt
216c2ad24ebSLingrui98    }
217c2ad24ebSLingrui98
21867402d75SLingrui98    val new_folded_hist = if (need_oldest_bits) {
21967402d75SLingrui98      val oldest_bits = ob
22067402d75SLingrui98      require(oldest_bits.length == max_update_num)
221c2ad24ebSLingrui98      // mask off bits that do not update
222c2ad24ebSLingrui98      val oldest_bits_masked = oldest_bits.zipWithIndex.map{
223ab890bfeSLingrui98        case (ob, i) => ob && (i < num).B
224c2ad24ebSLingrui98      }
225c2ad24ebSLingrui98      // if a bit does not wrap around, it should not be xored when it exits
226c2ad24ebSLingrui98      val oldest_bits_set = (0 until max_update_num).filter(oldest_bit_wrap_around).map(i => (oldest_bit_pos_in_folded(i), oldest_bits_masked(i)))
227c2ad24ebSLingrui98
228c2ad24ebSLingrui98      // println(f"old bits pos ${oldest_bits_set.map(_._1)}")
229c2ad24ebSLingrui98
230c2ad24ebSLingrui98      // only the last bit could be 1, as we have at most one taken branch at a time
231ab890bfeSLingrui98      val newest_bits_masked = VecInit((0 until max_update_num).map(i => taken && ((i+1) == num).B)).asUInt
232c2ad24ebSLingrui98      // if a bit does not wrap around, newest bits should not be xored onto it either
233e992912cSLingrui98      val newest_bits_set = (0 until max_update_num).map(i => (compLen-1-i, newest_bits_masked(i)))
234c2ad24ebSLingrui98
235c2ad24ebSLingrui98      // println(f"new bits set ${newest_bits_set.map(_._1)}")
236c2ad24ebSLingrui98      //
237c2ad24ebSLingrui98      val original_bits_masked = VecInit(folded_hist.asBools.zipWithIndex.map{
238ab890bfeSLingrui98        case (fb, i) => fb && !(num >= (len-i)).B
239c2ad24ebSLingrui98      })
240c2ad24ebSLingrui98      val original_bits_set = (0 until compLen).map(i => (i, original_bits_masked(i)))
241c2ad24ebSLingrui98
242c2ad24ebSLingrui98      // do xor then shift
243c2ad24ebSLingrui98      val xored = bitsets_xor(compLen, Seq(original_bits_set, oldest_bits_set, newest_bits_set))
244ab890bfeSLingrui98      circular_shift_left(xored, num)
24567402d75SLingrui98    } else {
24667402d75SLingrui98      // histLen too short to wrap around
24767402d75SLingrui98      ((folded_hist << num) | taken)(compLen-1,0)
248c2ad24ebSLingrui98    }
24967402d75SLingrui98
250c2ad24ebSLingrui98    val fh = WireInit(this)
251c2ad24ebSLingrui98    fh.folded_hist := new_folded_hist
252c2ad24ebSLingrui98    fh
253c2ad24ebSLingrui98  }
25409c6f1ddSLingrui98}
25509c6f1ddSLingrui98
25667402d75SLingrui98class AheadFoldedHistoryOldestBits(val len: Int, val max_update_num: Int)(implicit p: Parameters) extends XSBundle {
25767402d75SLingrui98  val bits = Vec(max_update_num*2, Bool())
25867402d75SLingrui98  // def info = (len, compLen)
25967402d75SLingrui98  def getRealOb(brNumOH: UInt): Vec[Bool] = {
26067402d75SLingrui98    val ob = Wire(Vec(max_update_num, Bool()))
26167402d75SLingrui98    for (i <- 0 until max_update_num) {
26267402d75SLingrui98      ob(i) := Mux1H(brNumOH, bits.drop(i).take(numBr+1))
26367402d75SLingrui98    }
26467402d75SLingrui98    ob
26567402d75SLingrui98  }
26667402d75SLingrui98}
26767402d75SLingrui98
26867402d75SLingrui98class AllAheadFoldedHistoryOldestBits(val gen: Seq[Tuple2[Int, Int]])(implicit p: Parameters) extends XSBundle with HasBPUConst {
26967402d75SLingrui98  val afhob = MixedVec(gen.filter(t => t._1 > t._2).map{_._1}
27067402d75SLingrui98    .toSet.toList.map(l => new AheadFoldedHistoryOldestBits(l, numBr))) // remove duplicates
27167402d75SLingrui98  require(gen.toSet.toList.equals(gen))
27267402d75SLingrui98  def getObWithInfo(info: Tuple2[Int, Int]) = {
27367402d75SLingrui98    val selected = afhob.filter(_.len == info._1)
27467402d75SLingrui98    require(selected.length == 1)
27567402d75SLingrui98    selected(0)
27667402d75SLingrui98  }
27767402d75SLingrui98  def read(ghv: Vec[Bool], ptr: CGHPtr) = {
27867402d75SLingrui98    val hisLens = afhob.map(_.len)
27967402d75SLingrui98    val bitsToRead = hisLens.flatMap(l => (0 until numBr*2).map(i => l-i-1)).toSet // remove duplicates
28067402d75SLingrui98    val bitsWithInfo = bitsToRead.map(pos => (pos, ghv((ptr+(pos+1).U).value)))
28167402d75SLingrui98    for (ob <- afhob) {
28267402d75SLingrui98      for (i <- 0 until numBr*2) {
28367402d75SLingrui98        val pos = ob.len - i - 1
28467402d75SLingrui98        val bit_found = bitsWithInfo.filter(_._1 == pos).toList
28567402d75SLingrui98        require(bit_found.length == 1)
28667402d75SLingrui98        ob.bits(i) := bit_found(0)._2
28767402d75SLingrui98      }
28867402d75SLingrui98    }
28967402d75SLingrui98  }
29067402d75SLingrui98}
29167402d75SLingrui98
29267402d75SLingrui98class AllFoldedHistories(val gen: Seq[Tuple2[Int, Int]])(implicit p: Parameters) extends XSBundle with HasBPUConst {
29367402d75SLingrui98  val hist = MixedVec(gen.map{case (l, cl) => new FoldedHistory(l, cl, numBr)})
29467402d75SLingrui98  // println(gen.mkString)
29567402d75SLingrui98  require(gen.toSet.toList.equals(gen))
29667402d75SLingrui98  def getHistWithInfo(info: Tuple2[Int, Int]) = {
29767402d75SLingrui98    val selected = hist.filter(_.info.equals(info))
29867402d75SLingrui98    require(selected.length == 1)
29967402d75SLingrui98    selected(0)
30067402d75SLingrui98  }
30167402d75SLingrui98  def autoConnectFrom(that: AllFoldedHistories) = {
30267402d75SLingrui98    require(this.hist.length <= that.hist.length)
30367402d75SLingrui98    for (h <- this.hist) {
30467402d75SLingrui98      h := that.getHistWithInfo(h.info)
30567402d75SLingrui98    }
30667402d75SLingrui98  }
30767402d75SLingrui98  def update(ghv: Vec[Bool], ptr: CGHPtr, shift: Int, taken: Bool): AllFoldedHistories = {
30867402d75SLingrui98    val res = WireInit(this)
30967402d75SLingrui98    for (i <- 0 until this.hist.length) {
31067402d75SLingrui98      res.hist(i) := this.hist(i).update(ghv, ptr, shift, taken)
31167402d75SLingrui98    }
31267402d75SLingrui98    res
31367402d75SLingrui98  }
31467402d75SLingrui98  def update(afhob: AllAheadFoldedHistoryOldestBits, lastBrNumOH: UInt, shift: Int, taken: Bool): AllFoldedHistories = {
31567402d75SLingrui98    val res = WireInit(this)
31667402d75SLingrui98    for (i <- 0 until this.hist.length) {
31767402d75SLingrui98      val fh = this.hist(i)
31867402d75SLingrui98      if (fh.need_oldest_bits) {
31967402d75SLingrui98        val info = fh.info
32067402d75SLingrui98        val selectedAfhob = afhob.getObWithInfo(info)
32167402d75SLingrui98        val ob = selectedAfhob.getRealOb(lastBrNumOH)
32267402d75SLingrui98        res.hist(i) := this.hist(i).update(ob, shift, taken)
32367402d75SLingrui98      } else {
32467402d75SLingrui98        val dumb = Wire(Vec(numBr, Bool())) // not needed
32567402d75SLingrui98        dumb := DontCare
32667402d75SLingrui98        res.hist(i) := this.hist(i).update(dumb, shift, taken)
32767402d75SLingrui98      }
32867402d75SLingrui98    }
32967402d75SLingrui98    res
33067402d75SLingrui98  }
33167402d75SLingrui98
33267402d75SLingrui98  def display(cond: Bool) = {
33367402d75SLingrui98    for (h <- hist) {
33467402d75SLingrui98      XSDebug(cond, p"hist len ${h.len}, folded len ${h.compLen}, value ${Binary(h.folded_hist)}\n")
33567402d75SLingrui98    }
33667402d75SLingrui98  }
33767402d75SLingrui98}
33867402d75SLingrui98
33909c6f1ddSLingrui98class TableAddr(val idxBits: Int, val banks: Int)(implicit p: Parameters) extends XSBundle{
34009c6f1ddSLingrui98  def tagBits = VAddrBits - idxBits - instOffsetBits
34109c6f1ddSLingrui98
34209c6f1ddSLingrui98  val tag = UInt(tagBits.W)
34309c6f1ddSLingrui98  val idx = UInt(idxBits.W)
34409c6f1ddSLingrui98  val offset = UInt(instOffsetBits.W)
34509c6f1ddSLingrui98
34609c6f1ddSLingrui98  def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this)
34709c6f1ddSLingrui98  def getTag(x: UInt) = fromUInt(x).tag
34809c6f1ddSLingrui98  def getIdx(x: UInt) = fromUInt(x).idx
34909c6f1ddSLingrui98  def getBank(x: UInt) = if (banks > 1) getIdx(x)(log2Up(banks) - 1, 0) else 0.U
35009c6f1ddSLingrui98  def getBankIdx(x: UInt) = if (banks > 1) getIdx(x)(idxBits - 1, log2Up(banks)) else getIdx(x)
35109c6f1ddSLingrui98}
352eeb5ff92SLingrui98
353b37e4b45SLingrui98trait BasicPrediction extends HasXSParameter {
354b37e4b45SLingrui98  def cfiIndex: ValidUndirectioned[UInt]
355b37e4b45SLingrui98  def target(pc: UInt): UInt
356b37e4b45SLingrui98  def lastBrPosOH: Vec[Bool]
357b37e4b45SLingrui98  def brTaken: Bool
358b37e4b45SLingrui98  def shouldShiftVec: Vec[Bool]
359b37e4b45SLingrui98  def fallThruError: Bool
360b37e4b45SLingrui98}
361b37e4b45SLingrui98class MinimalBranchPrediction(implicit p: Parameters) extends NewMicroBTBEntry with BasicPrediction {
362b37e4b45SLingrui98  val valid = Bool()
363b37e4b45SLingrui98  def cfiIndex = {
364b37e4b45SLingrui98    val res = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
365b37e4b45SLingrui98    res.valid := taken && valid
366b37e4b45SLingrui98    res.bits := cfiOffset | Fill(res.bits.getWidth, !valid)
367b37e4b45SLingrui98    res
368b37e4b45SLingrui98  }
369b37e4b45SLingrui98  def target(pc: UInt) = nextAddr
370b37e4b45SLingrui98  def lastBrPosOH: Vec[Bool] = VecInit(brNumOH.asBools())
371b37e4b45SLingrui98  def brTaken = takenOnBr
372b37e4b45SLingrui98  def shouldShiftVec: Vec[Bool] = VecInit((0 until numBr).map(i => lastBrPosOH.drop(i+1).reduce(_||_)))
373*a60a2901SLingrui98  def fallThruError: Bool = false.B // we do this check on the following stages
374b37e4b45SLingrui98
375b37e4b45SLingrui98  def fromMicroBTBEntry(valid: Bool, entry: NewMicroBTBEntry, pc: UInt) = {
376b37e4b45SLingrui98    this.valid := valid
377b37e4b45SLingrui98    this.nextAddr := Mux(valid, entry.nextAddr, pc + (FetchWidth*4).U)
378b37e4b45SLingrui98    this.cfiOffset := entry.cfiOffset | Fill(cfiOffset.getWidth, !valid)
379b37e4b45SLingrui98    this.taken := entry.taken && valid
380b37e4b45SLingrui98    this.takenOnBr := entry.takenOnBr && valid
381b37e4b45SLingrui98    this.brNumOH := Mux(valid, entry.brNumOH, 1.U(3.W))
382b37e4b45SLingrui98  }
383b37e4b45SLingrui98}
384eeb5ff92SLingrui98@chiselName
385b37e4b45SLingrui98class FullBranchPrediction(implicit p: Parameters) extends XSBundle with HasBPUConst with BasicPrediction {
386eeb5ff92SLingrui98  val br_taken_mask = Vec(numBr, Bool())
38709c6f1ddSLingrui98
388eeb5ff92SLingrui98  val slot_valids = Vec(totalSlot, Bool())
38909c6f1ddSLingrui98
390eeb5ff92SLingrui98  val targets = Vec(totalSlot, UInt(VAddrBits.W))
391b30c10d6SLingrui98  val jalr_target = UInt(VAddrBits.W) // special path for indirect predictors
392a229ab6cSLingrui98  val offsets = Vec(totalSlot, UInt(log2Ceil(PredictWidth).W))
393a229ab6cSLingrui98  val fallThroughAddr = UInt(VAddrBits.W)
394b37e4b45SLingrui98  val fallThroughErr = Bool()
39509c6f1ddSLingrui98
39609c6f1ddSLingrui98  val is_jal = Bool()
39709c6f1ddSLingrui98  val is_jalr = Bool()
39809c6f1ddSLingrui98  val is_call = Bool()
39909c6f1ddSLingrui98  val is_ret = Bool()
400eeb5ff92SLingrui98  val is_br_sharing = Bool()
40109c6f1ddSLingrui98
40209c6f1ddSLingrui98  // val call_is_rvc = Bool()
40309c6f1ddSLingrui98  val hit = Bool()
40409c6f1ddSLingrui98
405eeb5ff92SLingrui98  def br_slot_valids = slot_valids.init
406eeb5ff92SLingrui98  def tail_slot_valid = slot_valids.last
407eeb5ff92SLingrui98
408eeb5ff92SLingrui98  def br_valids = {
409b37e4b45SLingrui98    VecInit(br_slot_valids :+ (tail_slot_valid && is_br_sharing))
410eeb5ff92SLingrui98  }
411eeb5ff92SLingrui98
412eeb5ff92SLingrui98  def taken_mask_on_slot = {
413eeb5ff92SLingrui98    VecInit(
414eeb5ff92SLingrui98      (br_slot_valids zip br_taken_mask.init).map{ case (t, v) => t && v } :+ (
415b30c10d6SLingrui98        tail_slot_valid && (
416b30c10d6SLingrui98          is_br_sharing && br_taken_mask.last || !is_br_sharing
417b30c10d6SLingrui98        )
418eeb5ff92SLingrui98      )
419eeb5ff92SLingrui98    )
420eeb5ff92SLingrui98  }
421eeb5ff92SLingrui98
422b37e4b45SLingrui98  def real_slot_taken_mask(): Vec[Bool] = {
423b37e4b45SLingrui98    VecInit(taken_mask_on_slot.map(_ && hit))
424b37e4b45SLingrui98  }
425b37e4b45SLingrui98
426b37e4b45SLingrui98  // len numBr
427b37e4b45SLingrui98  def real_br_taken_mask(): Vec[Bool] = {
428b37e4b45SLingrui98    VecInit(
429b37e4b45SLingrui98      taken_mask_on_slot.map(_ && hit).init :+
430b37e4b45SLingrui98      (br_taken_mask.last && tail_slot_valid && is_br_sharing && hit)
431b37e4b45SLingrui98    )
432b37e4b45SLingrui98  }
433b37e4b45SLingrui98
434b37e4b45SLingrui98  // the vec indicating if ghr should shift on each branch
435b37e4b45SLingrui98  def shouldShiftVec =
436b37e4b45SLingrui98    VecInit(br_valids.zipWithIndex.map{ case (v, i) =>
437b37e4b45SLingrui98      v && !real_br_taken_mask.take(i).reduceOption(_||_).getOrElse(false.B)})
438b37e4b45SLingrui98
439b37e4b45SLingrui98  def lastBrPosOH =
440b37e4b45SLingrui98    VecInit((!hit || !br_valids.reduce(_||_)) +: // not hit or no brs in entry
441b37e4b45SLingrui98      (0 until numBr).map(i =>
442b37e4b45SLingrui98        br_valids(i) &&
443b37e4b45SLingrui98        !real_br_taken_mask.take(i).reduceOption(_||_).getOrElse(false.B) && // no brs taken in front it
444b37e4b45SLingrui98        (real_br_taken_mask()(i) || !br_valids.drop(i+1).reduceOption(_||_).getOrElse(false.B)) && // no brs behind it
445b37e4b45SLingrui98        hit
446b37e4b45SLingrui98      )
447b37e4b45SLingrui98    )
448b37e4b45SLingrui98
44986d9c530SLingrui98  def brTaken = (br_valids zip br_taken_mask).map{ case (a, b) => a && b && hit}.reduce(_||_)
450b37e4b45SLingrui98
451b37e4b45SLingrui98  def target(pc: UInt): UInt = {
452d3854a00SLingrui98    val targetVec = targets :+ fallThroughAddr :+ (pc + (FetchWidth * 4).U)
453d3854a00SLingrui98    val tm = taken_mask_on_slot
454d3854a00SLingrui98    val selVecOH =
455d3854a00SLingrui98      tm.zipWithIndex.map{ case (t, i) => !tm.take(i).fold(false.B)(_||_) && t && hit} :+
456d3854a00SLingrui98      (!tm.asUInt.orR && hit) :+ !hit
457d3854a00SLingrui98    Mux1H(selVecOH, targetVec)
458b37e4b45SLingrui98  }
459b37e4b45SLingrui98
460b37e4b45SLingrui98  def fallThruError: Bool = hit && fallThroughErr
461b37e4b45SLingrui98
462b37e4b45SLingrui98  def hit_taken_on_jmp =
463b37e4b45SLingrui98    !real_slot_taken_mask().init.reduce(_||_) &&
464b37e4b45SLingrui98    real_slot_taken_mask().last && !is_br_sharing
465b37e4b45SLingrui98  def hit_taken_on_call = hit_taken_on_jmp && is_call
466b37e4b45SLingrui98  def hit_taken_on_ret  = hit_taken_on_jmp && is_ret
467b37e4b45SLingrui98  def hit_taken_on_jalr = hit_taken_on_jmp && is_jalr
468b37e4b45SLingrui98
469b37e4b45SLingrui98  def cfiIndex = {
470b37e4b45SLingrui98    val cfiIndex = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
471b37e4b45SLingrui98    cfiIndex.valid := real_slot_taken_mask().asUInt.orR
472b37e4b45SLingrui98    // when no takens, set cfiIndex to PredictWidth-1
473b37e4b45SLingrui98    cfiIndex.bits :=
474b37e4b45SLingrui98      ParallelPriorityMux(real_slot_taken_mask(), offsets) |
475b37e4b45SLingrui98      Fill(log2Ceil(PredictWidth), (!real_slot_taken_mask().asUInt.orR).asUInt)
476b37e4b45SLingrui98    cfiIndex
477b37e4b45SLingrui98  }
478b37e4b45SLingrui98
479eeb5ff92SLingrui98  def taken = br_taken_mask.reduce(_||_) || slot_valids.last // || (is_jal || is_jalr)
48009c6f1ddSLingrui98
481b30c10d6SLingrui98  def fromFtbEntry(entry: FTBEntry, pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
482eeb5ff92SLingrui98    slot_valids := entry.brSlots.map(_.valid) :+ entry.tailSlot.valid
483eeb5ff92SLingrui98    targets := entry.getTargetVec(pc)
484b30c10d6SLingrui98    jalr_target := targets.last
485a229ab6cSLingrui98    offsets := entry.getOffsetVec
486eeb5ff92SLingrui98    is_jal := entry.tailSlot.valid && entry.isJal
487eeb5ff92SLingrui98    is_jalr := entry.tailSlot.valid && entry.isJalr
488eeb5ff92SLingrui98    is_call := entry.tailSlot.valid && entry.isCall
489eeb5ff92SLingrui98    is_ret := entry.tailSlot.valid && entry.isRet
490eeb5ff92SLingrui98    is_br_sharing := entry.tailSlot.valid && entry.tailSlot.sharing
491a229ab6cSLingrui98
492*a60a2901SLingrui98    val startLower        = Cat(0.U(1.W),    pc(instOffsetBits+log2Ceil(PredictWidth)-1, instOffsetBits))
493b37e4b45SLingrui98    val endLowerwithCarry = Cat(entry.carry, entry.pftAddr)
494*a60a2901SLingrui98    fallThroughErr := startLower >= endLowerwithCarry
49586d9c530SLingrui98    fallThroughAddr := Mux(fallThroughErr, pc + (FetchWidth * 4).U, entry.getFallThrough(pc))
496a229ab6cSLingrui98  }
49709c6f1ddSLingrui98
49809c6f1ddSLingrui98  def display(cond: Bool): Unit = {
499eeb5ff92SLingrui98    XSDebug(cond, p"[taken_mask] ${Binary(br_taken_mask.asUInt)} [hit] $hit\n")
50009c6f1ddSLingrui98  }
50109c6f1ddSLingrui98}
50209c6f1ddSLingrui98
503bf358e08SLingrui98@chiselName
504b37e4b45SLingrui98class BranchPredictionBundle(implicit p: Parameters) extends XSBundle
505b37e4b45SLingrui98  with HasBPUConst with BPUUtils {
506b37e4b45SLingrui98  // def full_pred_info[T <: Data](x: T) = if (is_minimal) None else Some(x)
50709c6f1ddSLingrui98  val pc = UInt(VAddrBits.W)
50809c6f1ddSLingrui98
50909c6f1ddSLingrui98  val valid = Bool()
51009c6f1ddSLingrui98
51109c6f1ddSLingrui98  val hasRedirect = Bool()
51209c6f1ddSLingrui98  val ftq_idx = new FtqPtr
51309c6f1ddSLingrui98  // val hit = Bool()
514b37e4b45SLingrui98  val is_minimal = Bool()
515b37e4b45SLingrui98  val minimal_pred = new MinimalBranchPrediction
516b37e4b45SLingrui98  val full_pred = new FullBranchPrediction
517b37e4b45SLingrui98
51809c6f1ddSLingrui98
519dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
52067402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
52167402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
522c2ad24ebSLingrui98  val histPtr = new CGHPtr
52309c6f1ddSLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
52409c6f1ddSLingrui98  val rasTop = new RASEntry
525b37e4b45SLingrui98  // val specCnt = Vec(numBr, UInt(10.W))
52609c6f1ddSLingrui98  // val meta = UInt(MaxMetaLength.W)
52709c6f1ddSLingrui98
528b37e4b45SLingrui98  val ftb_entry = new FTBEntry()
52909c6f1ddSLingrui98
530b37e4b45SLingrui98  def target(pc: UInt) = Mux(is_minimal, minimal_pred.target(pc),     full_pred.target(pc))
531b37e4b45SLingrui98  def cfiIndex         = Mux(is_minimal, minimal_pred.cfiIndex,       full_pred.cfiIndex)
532b37e4b45SLingrui98  def lastBrPosOH      = Mux(is_minimal, minimal_pred.lastBrPosOH,    full_pred.lastBrPosOH)
533b37e4b45SLingrui98  def brTaken          = Mux(is_minimal, minimal_pred.brTaken,        full_pred.brTaken)
534b37e4b45SLingrui98  def shouldShiftVec   = Mux(is_minimal, minimal_pred.shouldShiftVec, full_pred.shouldShiftVec)
535b37e4b45SLingrui98  def fallThruError    = Mux(is_minimal, minimal_pred.fallThruError,  full_pred.fallThruError)
536eeb5ff92SLingrui98
537b37e4b45SLingrui98  def getTarget = target(pc)
538b37e4b45SLingrui98  def taken = cfiIndex.valid
53909c6f1ddSLingrui98
54009c6f1ddSLingrui98  def display(cond: Bool): Unit = {
54109c6f1ddSLingrui98    XSDebug(cond, p"[pc] ${Hexadecimal(pc)}\n")
542dd6c0695SLingrui98    folded_hist.display(cond)
543b37e4b45SLingrui98    full_pred.display(cond)
54409c6f1ddSLingrui98    ftb_entry.display(cond)
54509c6f1ddSLingrui98  }
54609c6f1ddSLingrui98}
54709c6f1ddSLingrui98
548bf358e08SLingrui98@chiselName
54909c6f1ddSLingrui98class BranchPredictionResp(implicit p: Parameters) extends XSBundle with HasBPUConst {
55009c6f1ddSLingrui98  // val valids = Vec(3, Bool())
551b37e4b45SLingrui98  val s1 = new BranchPredictionBundle
552b37e4b45SLingrui98  val s2 = new BranchPredictionBundle
553cb4f77ceSLingrui98  val s3 = new BranchPredictionBundle
55409c6f1ddSLingrui98
555b37e4b45SLingrui98  def selectedResp ={
556b37e4b45SLingrui98    val res =
55709c6f1ddSLingrui98      PriorityMux(Seq(
558cb4f77ceSLingrui98        ((s3.valid && s3.hasRedirect) -> s3),
55909c6f1ddSLingrui98        ((s2.valid && s2.hasRedirect) -> s2),
56009c6f1ddSLingrui98        (s1.valid -> s1)
56109c6f1ddSLingrui98      ))
562b37e4b45SLingrui98    // println("is minimal: ", res.is_minimal)
563b37e4b45SLingrui98    res
564b37e4b45SLingrui98  }
56509c6f1ddSLingrui98  def selectedRespIdx =
56609c6f1ddSLingrui98    PriorityMux(Seq(
567cb4f77ceSLingrui98      ((s3.valid && s3.hasRedirect) -> BP_S3),
56809c6f1ddSLingrui98      ((s2.valid && s2.hasRedirect) -> BP_S2),
56909c6f1ddSLingrui98      (s1.valid -> BP_S1)
57009c6f1ddSLingrui98    ))
571cb4f77ceSLingrui98  def lastStage = s3
57209c6f1ddSLingrui98}
57309c6f1ddSLingrui98
57409c6f1ddSLingrui98class BpuToFtqBundle(implicit p: Parameters) extends BranchPredictionResp with HasBPUConst {
57509c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
57609c6f1ddSLingrui98}
57709c6f1ddSLingrui98
57809c6f1ddSLingrui98object BpuToFtqBundle {
57909c6f1ddSLingrui98  def apply(resp: BranchPredictionResp)(implicit p: Parameters): BpuToFtqBundle = {
58009c6f1ddSLingrui98    val e = Wire(new BpuToFtqBundle())
58109c6f1ddSLingrui98    e.s1 := resp.s1
58209c6f1ddSLingrui98    e.s2 := resp.s2
583cb4f77ceSLingrui98    e.s3 := resp.s3
58409c6f1ddSLingrui98
58509c6f1ddSLingrui98    e.meta := DontCare
58609c6f1ddSLingrui98    e
58709c6f1ddSLingrui98  }
58809c6f1ddSLingrui98}
58909c6f1ddSLingrui98
59009c6f1ddSLingrui98class BranchPredictionUpdate(implicit p: Parameters) extends BranchPredictionBundle with HasBPUConst {
59109c6f1ddSLingrui98  val mispred_mask = Vec(numBr+1, Bool())
592edc18578SLingrui98  val pred_hit = Bool()
59309c6f1ddSLingrui98  val false_hit = Bool()
59409c6f1ddSLingrui98  val new_br_insert_pos = Vec(numBr, Bool())
59509c6f1ddSLingrui98  val old_entry = Bool()
59609c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
597abdbe4b7SLingrui98  val full_target = UInt(VAddrBits.W)
598edc18578SLingrui98  val from_stage = UInt(2.W)
59986d9c530SLingrui98  val ghist = UInt(HistoryLength.W)
60009c6f1ddSLingrui98
60109c6f1ddSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
602dd6c0695SLingrui98    folded_hist := entry.folded_hist
60367402d75SLingrui98    afhob := entry.afhob
60467402d75SLingrui98    lastBrNumOH := entry.lastBrNumOH
605c2ad24ebSLingrui98    histPtr := entry.histPtr
60609c6f1ddSLingrui98    rasSp := entry.rasSp
60709c6f1ddSLingrui98    rasTop := entry.rasEntry
60809c6f1ddSLingrui98    this
60909c6f1ddSLingrui98  }
61009c6f1ddSLingrui98
611c2ad24ebSLingrui98  override def display(cond: Bool) = {
61209c6f1ddSLingrui98    XSDebug(cond, p"-----------BranchPredictionUpdate-----------\n")
61309c6f1ddSLingrui98    XSDebug(cond, p"[mispred_mask] ${Binary(mispred_mask.asUInt)} [false_hit] $false_hit\n")
61409c6f1ddSLingrui98    XSDebug(cond, p"[new_br_insert_pos] ${Binary(new_br_insert_pos.asUInt)}\n")
61509c6f1ddSLingrui98    super.display(cond)
61609c6f1ddSLingrui98    XSDebug(cond, p"--------------------------------------------\n")
61709c6f1ddSLingrui98  }
61809c6f1ddSLingrui98}
61909c6f1ddSLingrui98
62009c6f1ddSLingrui98class BranchPredictionRedirect(implicit p: Parameters) extends Redirect with HasBPUConst {
62109c6f1ddSLingrui98  // override def toPrintable: Printable = {
62209c6f1ddSLingrui98  //   p"-----------BranchPredictionRedirect----------- " +
62309c6f1ddSLingrui98  //     p"-----------cfiUpdate----------- " +
62409c6f1ddSLingrui98  //     p"[pc] ${Hexadecimal(cfiUpdate.pc)} " +
62509c6f1ddSLingrui98  //     p"[predTaken] ${cfiUpdate.predTaken}, [taken] ${cfiUpdate.taken}, [isMisPred] ${cfiUpdate.isMisPred} " +
62609c6f1ddSLingrui98  //     p"[target] ${Hexadecimal(cfiUpdate.target)} " +
62709c6f1ddSLingrui98  //     p"------------------------------- " +
6289aca92b9SYinan Xu  //     p"[robPtr] f=${robIdx.flag} v=${robIdx.value} " +
62909c6f1ddSLingrui98  //     p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} " +
63009c6f1ddSLingrui98  //     p"[ftqOffset] ${ftqOffset} " +
63109c6f1ddSLingrui98  //     p"[level] ${level}, [interrupt] ${interrupt} " +
63209c6f1ddSLingrui98  //     p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value} " +
63309c6f1ddSLingrui98  //     p"[stFtqOffset] ${stFtqOffset} " +
63409c6f1ddSLingrui98  //     p"\n"
63509c6f1ddSLingrui98
63609c6f1ddSLingrui98  // }
63709c6f1ddSLingrui98
63809c6f1ddSLingrui98  def display(cond: Bool): Unit = {
63909c6f1ddSLingrui98    XSDebug(cond, p"-----------BranchPredictionRedirect----------- \n")
64009c6f1ddSLingrui98    XSDebug(cond, p"-----------cfiUpdate----------- \n")
64109c6f1ddSLingrui98    XSDebug(cond, p"[pc] ${Hexadecimal(cfiUpdate.pc)}\n")
642c2ad24ebSLingrui98    // XSDebug(cond, p"[hist] ${Binary(cfiUpdate.hist.predHist)}\n")
64309c6f1ddSLingrui98    XSDebug(cond, p"[br_hit] ${cfiUpdate.br_hit} [isMisPred] ${cfiUpdate.isMisPred}\n")
64409c6f1ddSLingrui98    XSDebug(cond, p"[pred_taken] ${cfiUpdate.predTaken} [taken] ${cfiUpdate.taken} [isMisPred] ${cfiUpdate.isMisPred}\n")
64509c6f1ddSLingrui98    XSDebug(cond, p"[target] ${Hexadecimal(cfiUpdate.target)} \n")
64609c6f1ddSLingrui98    XSDebug(cond, p"[shift] ${cfiUpdate.shift}\n")
64709c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
6489aca92b9SYinan Xu    XSDebug(cond, p"[robPtr] f=${robIdx.flag} v=${robIdx.value}\n")
64909c6f1ddSLingrui98    XSDebug(cond, p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} \n")
65009c6f1ddSLingrui98    XSDebug(cond, p"[ftqOffset] ${ftqOffset} \n")
65109c6f1ddSLingrui98    XSDebug(cond, p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value}\n")
65209c6f1ddSLingrui98    XSDebug(cond, p"[stFtqOffset] ${stFtqOffset}\n")
65309c6f1ddSLingrui98    XSDebug(cond, p"---------------------------------------------- \n")
65409c6f1ddSLingrui98  }
65509c6f1ddSLingrui98}
656