xref: /XiangShan/src/main/scala/xiangshan/frontend/FrontendBundle.scala (revision 948e815921af790668f0943d7331201031f04e89)
109c6f1ddSLingrui98/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
409c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
509c6f1ddSLingrui98*
609c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
709c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
809c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
909c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
1009c6f1ddSLingrui98*
1109c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1209c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1309c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1409c6f1ddSLingrui98*
1509c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1609c6f1ddSLingrui98***************************************************************************************/
1709c6f1ddSLingrui98package xiangshan.frontend
1809c6f1ddSLingrui98
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2009c6f1ddSLingrui98import chisel3._
2109c6f1ddSLingrui98import chisel3.util._
2209c6f1ddSLingrui98import xiangshan._
2350780602SJeniusimport xiangshan.frontend.icache._
2409c6f1ddSLingrui98import utils._
253c02ee8fSwakafaimport utility._
2688895b11Sxu_zhimport xiangshan.cache.mmu.TlbResp
2788895b11Sxu_zhimport xiangshan.backend.fu.PMPRespBundle
2888895b11Sxu_zh
29c2ad24ebSLingrui98import scala.math._
30d2b20d1aSTang Haojinimport java.util.ResourceBundle.Control
31d2b20d1aSTang Haojin
32d2b20d1aSTang Haojinclass FrontendTopDownBundle(implicit p: Parameters) extends XSBundle {
33d2b20d1aSTang Haojin  val reasons = Vec(TopDownCounters.NumStallReasons.id, Bool())
34d2b20d1aSTang Haojin  val stallWidth = UInt(log2Ceil(PredictWidth).W)
35d2b20d1aSTang Haojin}
3609c6f1ddSLingrui98
37b37e4b45SLingrui98class FetchRequestBundle(implicit p: Parameters) extends XSBundle with HasICacheParameters {
38c5c5edaeSJenius
39c5c5edaeSJenius  //fast path: Timing critical
4009c6f1ddSLingrui98  val startAddr       = UInt(VAddrBits.W)
4134a88126SJinYue  val nextlineStart   = UInt(VAddrBits.W)
42c5c5edaeSJenius  val nextStartAddr   = UInt(VAddrBits.W)
43c5c5edaeSJenius  //slow path
4409c6f1ddSLingrui98  val ftqIdx          = new FtqPtr
4509c6f1ddSLingrui98  val ftqOffset       = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
4609c6f1ddSLingrui98
47d2b20d1aSTang Haojin  val topdown_info    = new FrontendTopDownBundle
48d2b20d1aSTang Haojin
496ce52296SJinYue  def crossCacheline =  startAddr(blockOffBits - 1) === 1.U
506ce52296SJinYue
5109c6f1ddSLingrui98  def fromFtqPcBundle(b: Ftq_RF_Components) = {
5209c6f1ddSLingrui98    this.startAddr := b.startAddr
53b37e4b45SLingrui98    this.nextlineStart := b.nextLineAddr
549402431eSmy-mayfly    // when (b.fallThruError) {
559402431eSmy-mayfly    //   val nextBlockHigherTemp = Mux(startAddr(log2Ceil(PredictWidth)+instOffsetBits), b.nextLineAddr, b.startAddr)
569402431eSmy-mayfly    //   val nextBlockHigher = nextBlockHigherTemp(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1)
579402431eSmy-mayfly    //   this.nextStartAddr :=
589402431eSmy-mayfly    //     Cat(nextBlockHigher,
599402431eSmy-mayfly    //       startAddr(log2Ceil(PredictWidth)+instOffsetBits) ^ 1.U(1.W),
609402431eSmy-mayfly    //       startAddr(log2Ceil(PredictWidth)+instOffsetBits-1, instOffsetBits),
619402431eSmy-mayfly    //       0.U(instOffsetBits.W)
629402431eSmy-mayfly    //     )
639402431eSmy-mayfly    // }
6409c6f1ddSLingrui98    this
6509c6f1ddSLingrui98  }
6609c6f1ddSLingrui98  override def toPrintable: Printable = {
67b37e4b45SLingrui98    p"[start] ${Hexadecimal(startAddr)} [next] ${Hexadecimal(nextlineStart)}" +
68b37e4b45SLingrui98      p"[tgt] ${Hexadecimal(nextStartAddr)} [ftqIdx] $ftqIdx [jmp] v:${ftqOffset.valid}" +
6909c6f1ddSLingrui98      p" offset: ${ftqOffset.bits}\n"
7009c6f1ddSLingrui98  }
7109c6f1ddSLingrui98}
7209c6f1ddSLingrui98
73f22cf846SJeniusclass FtqICacheInfo(implicit p: Parameters)extends XSBundle with HasICacheParameters{
74c5c5edaeSJenius  val startAddr           = UInt(VAddrBits.W)
75c5c5edaeSJenius  val nextlineStart       = UInt(VAddrBits.W)
76b92f8445Sssszwic  val ftqIdx              = new FtqPtr
77c5c5edaeSJenius  def crossCacheline =  startAddr(blockOffBits - 1) === 1.U
78b004fa13SJenius  def fromFtqPcBundle(b: Ftq_RF_Components) = {
79b004fa13SJenius    this.startAddr := b.startAddr
80b004fa13SJenius    this.nextlineStart := b.nextLineAddr
81b004fa13SJenius    this
82b004fa13SJenius  }
83f22cf846SJenius}
84f22cf846SJenius
8550780602SJeniusclass IFUICacheIO(implicit p: Parameters)extends XSBundle with HasICacheParameters{
8650780602SJenius  val icacheReady       = Output(Bool())
8750780602SJenius  val resp              = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
88d2b20d1aSTang Haojin  val topdownIcacheMiss = Output(Bool())
89d2b20d1aSTang Haojin  val topdownItlbMiss = Output(Bool())
9050780602SJenius}
9150780602SJenius
92f22cf846SJeniusclass FtqToICacheRequestBundle(implicit p: Parameters)extends XSBundle with HasICacheParameters{
93f56177cbSJenius  val pcMemRead           = Vec(5, new FtqICacheInfo)
94dc270d3bSJenius  val readValid           = Vec(5, Bool())
95c1b28b66STang Haojin  val backendIpf          = Bool()
96c1b28b66STang Haojin  val backendIgpf         = Bool()
97c1b28b66STang Haojin  val backendIaf          = Bool()
98c5c5edaeSJenius}
99c5c5edaeSJenius
100c5c5edaeSJenius
10109c6f1ddSLingrui98class PredecodeWritebackBundle(implicit p:Parameters) extends XSBundle {
10209c6f1ddSLingrui98  val pc           = Vec(PredictWidth, UInt(VAddrBits.W))
10309c6f1ddSLingrui98  val pd           = Vec(PredictWidth, new PreDecodeInfo) // TODO: redefine Predecode
10409c6f1ddSLingrui98  val ftqIdx       = new FtqPtr
10509c6f1ddSLingrui98  val ftqOffset    = UInt(log2Ceil(PredictWidth).W)
10609c6f1ddSLingrui98  val misOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
10709c6f1ddSLingrui98  val cfiOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
10809c6f1ddSLingrui98  val target       = UInt(VAddrBits.W)
10909c6f1ddSLingrui98  val jalTarget    = UInt(VAddrBits.W)
11009c6f1ddSLingrui98  val instrRange   = Vec(PredictWidth, Bool())
11109c6f1ddSLingrui98}
11209c6f1ddSLingrui98
1131d1e6d4dSJeniusclass mmioCommitRead(implicit p: Parameters) extends XSBundle {
1141d1e6d4dSJenius  val mmioFtqPtr = Output(new FtqPtr)
1151d1e6d4dSJenius  val mmioLastCommit = Input(Bool())
1161d1e6d4dSJenius}
1171d1e6d4dSJenius
1186b46af8dSMuziobject ExceptionType {
11988895b11Sxu_zh  def none  : UInt = "b00".U
12088895b11Sxu_zh  def pf    : UInt = "b01".U // instruction page fault
12188895b11Sxu_zh  def gpf   : UInt = "b10".U // instruction guest page fault
12288895b11Sxu_zh  def af    : UInt = "b11".U // instruction access fault
12388895b11Sxu_zh  def width : Int  = 2
12488895b11Sxu_zh
125c1b28b66STang Haojin  def fromOH(has_pf: Bool, has_gpf: Bool, has_af: Bool): UInt = {
126c1b28b66STang Haojin    assert(
127c1b28b66STang Haojin      PopCount(VecInit(has_pf, has_gpf, has_af)) <= 1.U,
128c1b28b66STang Haojin      "ExceptionType.fromOH receives input that is not one-hot: pf=%d, gpf=%d, af=%d",
129c1b28b66STang Haojin      has_pf, has_gpf, has_af
130c1b28b66STang Haojin    )
131c1b28b66STang Haojin    // input is at-most-one-hot encoded, so we don't worry about priority here.
132c1b28b66STang Haojin    MuxCase(none, Seq(
133c1b28b66STang Haojin      has_pf  -> pf,
134c1b28b66STang Haojin      has_gpf -> gpf,
135c1b28b66STang Haojin      has_af  -> af
136c1b28b66STang Haojin    ))
137c1b28b66STang Haojin  }
138c1b28b66STang Haojin
139c1b28b66STang Haojin  // raise pf/gpf/af according to ftq(backend) request
140c1b28b66STang Haojin  def fromFtq(req: FtqToICacheRequestBundle): UInt = {
141c1b28b66STang Haojin    fromOH(
142c1b28b66STang Haojin      req.backendIpf,
143c1b28b66STang Haojin      req.backendIgpf,
144c1b28b66STang Haojin      req.backendIaf
145c1b28b66STang Haojin    )
146c1b28b66STang Haojin  }
147c1b28b66STang Haojin
14888895b11Sxu_zh  // raise pf/gpf/af according to itlb response
14988895b11Sxu_zh  def fromTlbResp(resp: TlbResp, useDup: Int = 0): UInt = {
15088895b11Sxu_zh    require(useDup >= 0 && useDup < resp.excp.length)
151c1b28b66STang Haojin    // itlb is guaranteed to respond at most one exception
152c1b28b66STang Haojin    fromOH(
153c1b28b66STang Haojin      resp.excp(useDup).pf.instr,
154c1b28b66STang Haojin      resp.excp(useDup).gpf.instr,
155c1b28b66STang Haojin      resp.excp(useDup).af.instr
15688895b11Sxu_zh    )
15788895b11Sxu_zh  }
15888895b11Sxu_zh
15988895b11Sxu_zh  // raise af if pmp check failed
16088895b11Sxu_zh  def fromPMPResp(resp: PMPRespBundle): UInt = {
16188895b11Sxu_zh    Mux(resp.instr, af, none)
16288895b11Sxu_zh  }
16388895b11Sxu_zh
16488895b11Sxu_zh  // raise af if meta/data array ecc check failed or l2 cache respond with tilelink corrupt
165f80535c3Sxu_zh  /* FIXME: RISC-V Machine ISA v1.13 (draft) introduced a "hardware error" exception, described as:
166f80535c3Sxu_zh   * > A Hardware Error exception is a synchronous exception triggered when corrupted or
167f80535c3Sxu_zh   * > uncorrectable data is accessed explicitly or implicitly by an instruction. In this context,
168f80535c3Sxu_zh   * > "data" encompasses all types of information used within a RISC-V hart. Upon a hardware
169f80535c3Sxu_zh   * > error exception, the xepc register is set to the address of the instruction that attempted to
170f80535c3Sxu_zh   * > access corrupted data, while the xtval register is set either to 0 or to the virtual address
171f80535c3Sxu_zh   * > of an instruction fetch, load, or store that attempted to access corrupted data. The priority
172f80535c3Sxu_zh   * > of Hardware Error exception is implementation-defined, but any given occurrence is
173f80535c3Sxu_zh   * > generally expected to be recognized at the point in the overall priority order at which the
174f80535c3Sxu_zh   * > hardware error is discovered.
175f80535c3Sxu_zh   * Maybe it's better to raise hardware error instead of access fault when ECC check failed.
176f80535c3Sxu_zh   * But it's draft and XiangShan backend does not implement this exception code yet, so we still raise af here.
177f80535c3Sxu_zh   */
178f80535c3Sxu_zh  def fromECC(enable: Bool, corrupt: Bool): UInt = {
179f80535c3Sxu_zh    Mux(enable && corrupt, af, none)
18088895b11Sxu_zh  }
18188895b11Sxu_zh
18288895b11Sxu_zh  /**Generates exception mux tree
18388895b11Sxu_zh   *
18488895b11Sxu_zh   * Exceptions that are further to the left in the parameter list have higher priority
18588895b11Sxu_zh   * @example
18688895b11Sxu_zh   * {{{
18788895b11Sxu_zh   *   val itlb_exception = ExceptionType.fromTlbResp(io.itlb.resp.bits)
18888895b11Sxu_zh   *   // so as pmp_exception, meta_corrupt
18988895b11Sxu_zh   *   // ExceptionType.merge(itlb_exception, pmp_exception, meta_corrupt) is equivalent to:
19088895b11Sxu_zh   *   Mux(
19188895b11Sxu_zh   *     itlb_exception =/= none,
19288895b11Sxu_zh   *     itlb_exception,
19388895b11Sxu_zh   *     Mux(pmp_exception =/= none, pmp_exception, meta_corrupt)
19488895b11Sxu_zh   *   )
19588895b11Sxu_zh   * }}}
19688895b11Sxu_zh   */
19788895b11Sxu_zh  def merge(exceptions: UInt*): UInt = {
19888895b11Sxu_zh//    // recursively generate mux tree
19988895b11Sxu_zh//    if (exceptions.length == 1) {
20088895b11Sxu_zh//      require(exceptions.head.getWidth == width)
20188895b11Sxu_zh//      exceptions.head
20288895b11Sxu_zh//    } else {
20388895b11Sxu_zh//      Mux(exceptions.head =/= none, exceptions.head, merge(exceptions.tail: _*))
20488895b11Sxu_zh//    }
20588895b11Sxu_zh    // use MuxCase with default
20688895b11Sxu_zh    exceptions.foreach(e => require(e.getWidth == width))
20788895b11Sxu_zh    val mapping = exceptions.init.map(e => (e =/= none) -> e)
20888895b11Sxu_zh    val default = exceptions.last
20988895b11Sxu_zh    MuxCase(default, mapping)
21088895b11Sxu_zh  }
21188895b11Sxu_zh
21288895b11Sxu_zh  /**Generates exception mux tree for multi-port exception vectors
21388895b11Sxu_zh   *
21488895b11Sxu_zh   * Exceptions that are further to the left in the parameter list have higher priority
21588895b11Sxu_zh   * @example
21688895b11Sxu_zh   * {{{
21788895b11Sxu_zh   *   val itlb_exception = VecInit((0 until PortNumber).map(i => ExceptionType.fromTlbResp(io.itlb(i).resp.bits)))
21888895b11Sxu_zh   *   // so as pmp_exception, meta_corrupt
21988895b11Sxu_zh   *   // ExceptionType.merge(itlb_exception, pmp_exception, meta_corrupt) is equivalent to:
22088895b11Sxu_zh   *   VecInit((0 until PortNumber).map(i => Mux(
22188895b11Sxu_zh   *     itlb_exception(i) =/= none,
22288895b11Sxu_zh   *     itlb_exception(i),
22388895b11Sxu_zh   *     Mux(pmp_exception(i) =/= none, pmp_exception(i), meta_corrupt(i))
22488895b11Sxu_zh   *   ))
22588895b11Sxu_zh   * }}}
22688895b11Sxu_zh   */
22788895b11Sxu_zh  def merge(exceptionVecs: Vec[UInt]*): Vec[UInt] = {
22888895b11Sxu_zh//    // recursively generate mux tree
22988895b11Sxu_zh//    if (exceptionVecs.length == 1) {
23088895b11Sxu_zh//      exceptionVecs.head.foreach(e => require(e.getWidth == width))
23188895b11Sxu_zh//      exceptionVecs.head
23288895b11Sxu_zh//    } else {
23388895b11Sxu_zh//      require(exceptionVecs.head.length == exceptionVecs.last.length)
23488895b11Sxu_zh//      VecInit((exceptionVecs.head zip merge(exceptionVecs.tail: _*)).map{ case (high, low) =>
23588895b11Sxu_zh//        Mux(high =/= none, high, low)
23688895b11Sxu_zh//      })
23788895b11Sxu_zh//    }
23888895b11Sxu_zh    // merge port-by-port
23988895b11Sxu_zh    val length = exceptionVecs.head.length
24088895b11Sxu_zh    exceptionVecs.tail.foreach(vec => require(vec.length == length))
24188895b11Sxu_zh    VecInit((0 until length).map{ i =>
24288895b11Sxu_zh      merge(exceptionVecs.map(_(i)): _*)
24388895b11Sxu_zh    })
24488895b11Sxu_zh  }
2456b46af8dSMuzi}
2466b46af8dSMuzi
24709c6f1ddSLingrui98class FetchToIBuffer(implicit p: Parameters) extends XSBundle {
24809c6f1ddSLingrui98  val instrs    = Vec(PredictWidth, UInt(32.W))
24909c6f1ddSLingrui98  val valid     = UInt(PredictWidth.W)
2502a3050c2SJay  val enqEnable = UInt(PredictWidth.W)
25109c6f1ddSLingrui98  val pd        = Vec(PredictWidth, new PreDecodeInfo)
25209c6f1ddSLingrui98  val foldpc    = Vec(PredictWidth, UInt(MemPredPCWidth.W))
25309c6f1ddSLingrui98  val ftqOffset    = Vec(PredictWidth, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
254c1b28b66STang Haojin  val exceptionFromBackend = Vec(PredictWidth, Bool())
2556b46af8dSMuzi  val exceptionType = Vec(PredictWidth, UInt(ExceptionType.width.W))
25609c6f1ddSLingrui98  val crossPageIPFFix = Vec(PredictWidth, Bool())
25792c61038SXuan Hu  val illegalInstr = Vec(PredictWidth, Bool())
2587e0f64b0SGuanghui Cheng  val triggered    = Vec(PredictWidth, TriggerAction())
259*948e8159SEaston Man  val isLastInFtqEntry = Vec(PredictWidth, Bool())
260*948e8159SEaston Man
261*948e8159SEaston Man  val pc        = Vec(PredictWidth, UInt(VAddrBits.W))
262*948e8159SEaston Man  val ftqPtr       = new FtqPtr
263d2b20d1aSTang Haojin  val topdown_info = new FrontendTopDownBundle
26409c6f1ddSLingrui98}
26509c6f1ddSLingrui98
266c2ad24ebSLingrui98// class BitWiseUInt(val width: Int, val init: UInt) extends Module {
267c2ad24ebSLingrui98//   val io = IO(new Bundle {
268c2ad24ebSLingrui98//     val set
269c2ad24ebSLingrui98//   })
270c2ad24ebSLingrui98// }
27109c6f1ddSLingrui98// Move from BPU
272c2ad24ebSLingrui98abstract class GlobalHistory(implicit p: Parameters) extends XSBundle with HasBPUConst {
273c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): GlobalHistory
274c2ad24ebSLingrui98}
275c2ad24ebSLingrui98
276c2ad24ebSLingrui98class ShiftingGlobalHistory(implicit p: Parameters) extends GlobalHistory {
27709c6f1ddSLingrui98  val predHist = UInt(HistoryLength.W)
27809c6f1ddSLingrui98
279c2ad24ebSLingrui98  def update(shift: UInt, taken: Bool, hist: UInt = this.predHist): ShiftingGlobalHistory = {
280c2ad24ebSLingrui98    val g = Wire(new ShiftingGlobalHistory)
28109c6f1ddSLingrui98    g.predHist := (hist << shift) | taken
28209c6f1ddSLingrui98    g
28309c6f1ddSLingrui98  }
28409c6f1ddSLingrui98
285c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): ShiftingGlobalHistory = {
286eeb5ff92SLingrui98    require(br_valids.length == numBr)
287eeb5ff92SLingrui98    require(real_taken_mask.length == numBr)
288eeb5ff92SLingrui98    val last_valid_idx = PriorityMux(
289eeb5ff92SLingrui98      br_valids.reverse :+ true.B,
290eeb5ff92SLingrui98      (numBr to 0 by -1).map(_.U(log2Ceil(numBr+1).W))
291eeb5ff92SLingrui98    )
292eeb5ff92SLingrui98    val first_taken_idx = PriorityEncoder(false.B +: real_taken_mask)
293eeb5ff92SLingrui98    val smaller = Mux(last_valid_idx < first_taken_idx,
294eeb5ff92SLingrui98      last_valid_idx,
295eeb5ff92SLingrui98      first_taken_idx
296eeb5ff92SLingrui98    )
297eeb5ff92SLingrui98    val shift = smaller
298eeb5ff92SLingrui98    val taken = real_taken_mask.reduce(_||_)
299eeb5ff92SLingrui98    update(shift, taken, this.predHist)
300eeb5ff92SLingrui98  }
301eeb5ff92SLingrui98
302c2ad24ebSLingrui98  // static read
303935edac4STang Haojin  def read(n: Int): Bool = predHist.asBools(n)
304c2ad24ebSLingrui98
305c2ad24ebSLingrui98  final def === (that: ShiftingGlobalHistory): Bool = {
30609c6f1ddSLingrui98    predHist === that.predHist
30709c6f1ddSLingrui98  }
30809c6f1ddSLingrui98
309c2ad24ebSLingrui98  final def =/= (that: ShiftingGlobalHistory): Bool = !(this === that)
310c2ad24ebSLingrui98}
31109c6f1ddSLingrui98
312c2ad24ebSLingrui98// circular global history pointer
313c2ad24ebSLingrui98class CGHPtr(implicit p: Parameters) extends CircularQueuePtr[CGHPtr](
314c2ad24ebSLingrui98  p => p(XSCoreParamsKey).HistoryLength
315c2ad24ebSLingrui98){
316c2ad24ebSLingrui98}
317c7fabd05SSteve Gou
318c7fabd05SSteve Gouobject CGHPtr {
319c7fabd05SSteve Gou  def apply(f: Bool, v: UInt)(implicit p: Parameters): CGHPtr = {
320c7fabd05SSteve Gou    val ptr = Wire(new CGHPtr)
321c7fabd05SSteve Gou    ptr.flag := f
322c7fabd05SSteve Gou    ptr.value := v
323c7fabd05SSteve Gou    ptr
324c7fabd05SSteve Gou  }
325c7fabd05SSteve Gou  def inverse(ptr: CGHPtr)(implicit p: Parameters): CGHPtr = {
326c7fabd05SSteve Gou    apply(!ptr.flag, ptr.value)
327c7fabd05SSteve Gou  }
328c7fabd05SSteve Gou}
329c7fabd05SSteve Gou
330c2ad24ebSLingrui98class CircularGlobalHistory(implicit p: Parameters) extends GlobalHistory {
331c2ad24ebSLingrui98  val buffer = Vec(HistoryLength, Bool())
332c2ad24ebSLingrui98  type HistPtr = UInt
333c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): CircularGlobalHistory = {
334c2ad24ebSLingrui98    this
335c2ad24ebSLingrui98  }
336c2ad24ebSLingrui98}
337c2ad24ebSLingrui98
338dd6c0695SLingrui98class FoldedHistory(val len: Int, val compLen: Int, val max_update_num: Int)(implicit p: Parameters)
339c2ad24ebSLingrui98  extends XSBundle with HasBPUConst {
340dd6c0695SLingrui98  require(compLen >= 1)
341c2ad24ebSLingrui98  require(len > 0)
342c2ad24ebSLingrui98  // require(folded_len <= len)
343dd6c0695SLingrui98  require(compLen >= max_update_num)
344dd6c0695SLingrui98  val folded_hist = UInt(compLen.W)
345dd6c0695SLingrui98
34667402d75SLingrui98  def need_oldest_bits = len > compLen
347dd6c0695SLingrui98  def info = (len, compLen)
348c2ad24ebSLingrui98  def oldest_bit_to_get_from_ghr = (0 until max_update_num).map(len - _ - 1)
349c2ad24ebSLingrui98  def oldest_bit_pos_in_folded = oldest_bit_to_get_from_ghr map (_ % compLen)
350c2ad24ebSLingrui98  def oldest_bit_wrap_around = oldest_bit_to_get_from_ghr map (_ / compLen > 0)
351c2ad24ebSLingrui98  def oldest_bit_start = oldest_bit_pos_in_folded.head
352c2ad24ebSLingrui98
353dd6c0695SLingrui98  def get_oldest_bits_from_ghr(ghr: Vec[Bool], histPtr: CGHPtr) = {
354c2ad24ebSLingrui98    // TODO: wrap inc for histPtr value
355dd6c0695SLingrui98    oldest_bit_to_get_from_ghr.map(i => ghr((histPtr + (i+1).U).value))
356c2ad24ebSLingrui98  }
357c2ad24ebSLingrui98
358ab890bfeSLingrui98  def circular_shift_left(src: UInt, shamt: Int) = {
359c2ad24ebSLingrui98    val srcLen = src.getWidth
360c2ad24ebSLingrui98    val src_doubled = Cat(src, src)
361ab890bfeSLingrui98    val shifted = src_doubled(srcLen*2-1-shamt, srcLen-shamt)
362ab890bfeSLingrui98    shifted
363c2ad24ebSLingrui98  }
364c2ad24ebSLingrui98
36567402d75SLingrui98  // slow path, read bits from ghr
366ab890bfeSLingrui98  def update(ghr: Vec[Bool], histPtr: CGHPtr, num: Int, taken: Bool): FoldedHistory = {
36767402d75SLingrui98    val oldest_bits = VecInit(get_oldest_bits_from_ghr(ghr, histPtr))
36867402d75SLingrui98    update(oldest_bits, num, taken)
36967402d75SLingrui98  }
37067402d75SLingrui98
37167402d75SLingrui98
37267402d75SLingrui98  // fast path, use pre-read oldest bits
37367402d75SLingrui98  def update(ob: Vec[Bool], num: Int, taken: Bool): FoldedHistory = {
374c2ad24ebSLingrui98    // do xors for several bitsets at specified bits
375c2ad24ebSLingrui98    def bitsets_xor(len: Int, bitsets: Seq[Seq[Tuple2[Int, Bool]]]) = {
376c2ad24ebSLingrui98      val res = Wire(Vec(len, Bool()))
377c2ad24ebSLingrui98      // println(f"num bitsets: ${bitsets.length}")
378c2ad24ebSLingrui98      // println(f"bitsets $bitsets")
379c2ad24ebSLingrui98      val resArr = Array.fill(len)(List[Bool]())
380c2ad24ebSLingrui98      for (bs <- bitsets) {
381c2ad24ebSLingrui98        for ((n, b) <- bs) {
382c2ad24ebSLingrui98          resArr(n) = b :: resArr(n)
383c2ad24ebSLingrui98        }
384c2ad24ebSLingrui98      }
385c2ad24ebSLingrui98      // println(f"${resArr.mkString}")
386c2ad24ebSLingrui98      // println(f"histLen: ${this.len}, foldedLen: $folded_len")
387c2ad24ebSLingrui98      for (i <- 0 until len) {
388c2ad24ebSLingrui98        // println(f"bit[$i], ${resArr(i).mkString}")
389c2ad24ebSLingrui98        if (resArr(i).length == 0) {
390dd6c0695SLingrui98          println(f"[error] bits $i is not assigned in folded hist update logic! histlen:${this.len}, compLen:$compLen")
391c2ad24ebSLingrui98        }
392c2ad24ebSLingrui98        res(i) := resArr(i).foldLeft(false.B)(_^_)
393c2ad24ebSLingrui98      }
394c2ad24ebSLingrui98      res.asUInt
395c2ad24ebSLingrui98    }
396c2ad24ebSLingrui98
39767402d75SLingrui98    val new_folded_hist = if (need_oldest_bits) {
39867402d75SLingrui98      val oldest_bits = ob
39967402d75SLingrui98      require(oldest_bits.length == max_update_num)
400c2ad24ebSLingrui98      // mask off bits that do not update
401c2ad24ebSLingrui98      val oldest_bits_masked = oldest_bits.zipWithIndex.map{
402ab890bfeSLingrui98        case (ob, i) => ob && (i < num).B
403c2ad24ebSLingrui98      }
404c2ad24ebSLingrui98      // if a bit does not wrap around, it should not be xored when it exits
405c2ad24ebSLingrui98      val oldest_bits_set = (0 until max_update_num).filter(oldest_bit_wrap_around).map(i => (oldest_bit_pos_in_folded(i), oldest_bits_masked(i)))
406c2ad24ebSLingrui98
407c2ad24ebSLingrui98      // println(f"old bits pos ${oldest_bits_set.map(_._1)}")
408c2ad24ebSLingrui98
409c2ad24ebSLingrui98      // only the last bit could be 1, as we have at most one taken branch at a time
410ab890bfeSLingrui98      val newest_bits_masked = VecInit((0 until max_update_num).map(i => taken && ((i+1) == num).B)).asUInt
411c2ad24ebSLingrui98      // if a bit does not wrap around, newest bits should not be xored onto it either
412e992912cSLingrui98      val newest_bits_set = (0 until max_update_num).map(i => (compLen-1-i, newest_bits_masked(i)))
413c2ad24ebSLingrui98
414c2ad24ebSLingrui98      // println(f"new bits set ${newest_bits_set.map(_._1)}")
415c2ad24ebSLingrui98      //
416c2ad24ebSLingrui98      val original_bits_masked = VecInit(folded_hist.asBools.zipWithIndex.map{
417ab890bfeSLingrui98        case (fb, i) => fb && !(num >= (len-i)).B
418c2ad24ebSLingrui98      })
419c2ad24ebSLingrui98      val original_bits_set = (0 until compLen).map(i => (i, original_bits_masked(i)))
420c2ad24ebSLingrui98
421c2ad24ebSLingrui98      // do xor then shift
422c2ad24ebSLingrui98      val xored = bitsets_xor(compLen, Seq(original_bits_set, oldest_bits_set, newest_bits_set))
423ab890bfeSLingrui98      circular_shift_left(xored, num)
42467402d75SLingrui98    } else {
42567402d75SLingrui98      // histLen too short to wrap around
42667402d75SLingrui98      ((folded_hist << num) | taken)(compLen-1,0)
427c2ad24ebSLingrui98    }
42867402d75SLingrui98
429c2ad24ebSLingrui98    val fh = WireInit(this)
430c2ad24ebSLingrui98    fh.folded_hist := new_folded_hist
431c2ad24ebSLingrui98    fh
432c2ad24ebSLingrui98  }
43309c6f1ddSLingrui98}
43409c6f1ddSLingrui98
43567402d75SLingrui98class AheadFoldedHistoryOldestBits(val len: Int, val max_update_num: Int)(implicit p: Parameters) extends XSBundle {
43667402d75SLingrui98  val bits = Vec(max_update_num*2, Bool())
43767402d75SLingrui98  // def info = (len, compLen)
43867402d75SLingrui98  def getRealOb(brNumOH: UInt): Vec[Bool] = {
43967402d75SLingrui98    val ob = Wire(Vec(max_update_num, Bool()))
44067402d75SLingrui98    for (i <- 0 until max_update_num) {
44167402d75SLingrui98      ob(i) := Mux1H(brNumOH, bits.drop(i).take(numBr+1))
44267402d75SLingrui98    }
44367402d75SLingrui98    ob
44467402d75SLingrui98  }
44567402d75SLingrui98}
44667402d75SLingrui98
44767402d75SLingrui98class AllAheadFoldedHistoryOldestBits(val gen: Seq[Tuple2[Int, Int]])(implicit p: Parameters) extends XSBundle with HasBPUConst {
44867402d75SLingrui98  val afhob = MixedVec(gen.filter(t => t._1 > t._2).map{_._1}
44967402d75SLingrui98    .toSet.toList.map(l => new AheadFoldedHistoryOldestBits(l, numBr))) // remove duplicates
45067402d75SLingrui98  require(gen.toSet.toList.equals(gen))
45167402d75SLingrui98  def getObWithInfo(info: Tuple2[Int, Int]) = {
45267402d75SLingrui98    val selected = afhob.filter(_.len == info._1)
45367402d75SLingrui98    require(selected.length == 1)
45467402d75SLingrui98    selected(0)
45567402d75SLingrui98  }
45667402d75SLingrui98  def read(ghv: Vec[Bool], ptr: CGHPtr) = {
45767402d75SLingrui98    val hisLens = afhob.map(_.len)
45867402d75SLingrui98    val bitsToRead = hisLens.flatMap(l => (0 until numBr*2).map(i => l-i-1)).toSet // remove duplicates
45967402d75SLingrui98    val bitsWithInfo = bitsToRead.map(pos => (pos, ghv((ptr+(pos+1).U).value)))
46067402d75SLingrui98    for (ob <- afhob) {
46167402d75SLingrui98      for (i <- 0 until numBr*2) {
46267402d75SLingrui98        val pos = ob.len - i - 1
46367402d75SLingrui98        val bit_found = bitsWithInfo.filter(_._1 == pos).toList
46467402d75SLingrui98        require(bit_found.length == 1)
46567402d75SLingrui98        ob.bits(i) := bit_found(0)._2
46667402d75SLingrui98      }
46767402d75SLingrui98    }
46867402d75SLingrui98  }
46967402d75SLingrui98}
47067402d75SLingrui98
47167402d75SLingrui98class AllFoldedHistories(val gen: Seq[Tuple2[Int, Int]])(implicit p: Parameters) extends XSBundle with HasBPUConst {
47267402d75SLingrui98  val hist = MixedVec(gen.map{case (l, cl) => new FoldedHistory(l, cl, numBr)})
47367402d75SLingrui98  // println(gen.mkString)
47467402d75SLingrui98  require(gen.toSet.toList.equals(gen))
47567402d75SLingrui98  def getHistWithInfo(info: Tuple2[Int, Int]) = {
47667402d75SLingrui98    val selected = hist.filter(_.info.equals(info))
47767402d75SLingrui98    require(selected.length == 1)
47867402d75SLingrui98    selected(0)
47967402d75SLingrui98  }
48067402d75SLingrui98  def autoConnectFrom(that: AllFoldedHistories) = {
48167402d75SLingrui98    require(this.hist.length <= that.hist.length)
48267402d75SLingrui98    for (h <- this.hist) {
48367402d75SLingrui98      h := that.getHistWithInfo(h.info)
48467402d75SLingrui98    }
48567402d75SLingrui98  }
48667402d75SLingrui98  def update(ghv: Vec[Bool], ptr: CGHPtr, shift: Int, taken: Bool): AllFoldedHistories = {
48767402d75SLingrui98    val res = WireInit(this)
48867402d75SLingrui98    for (i <- 0 until this.hist.length) {
48967402d75SLingrui98      res.hist(i) := this.hist(i).update(ghv, ptr, shift, taken)
49067402d75SLingrui98    }
49167402d75SLingrui98    res
49267402d75SLingrui98  }
49367402d75SLingrui98  def update(afhob: AllAheadFoldedHistoryOldestBits, lastBrNumOH: UInt, shift: Int, taken: Bool): AllFoldedHistories = {
49467402d75SLingrui98    val res = WireInit(this)
49567402d75SLingrui98    for (i <- 0 until this.hist.length) {
49667402d75SLingrui98      val fh = this.hist(i)
49767402d75SLingrui98      if (fh.need_oldest_bits) {
49867402d75SLingrui98        val info = fh.info
49967402d75SLingrui98        val selectedAfhob = afhob.getObWithInfo(info)
50067402d75SLingrui98        val ob = selectedAfhob.getRealOb(lastBrNumOH)
50167402d75SLingrui98        res.hist(i) := this.hist(i).update(ob, shift, taken)
50267402d75SLingrui98      } else {
50367402d75SLingrui98        val dumb = Wire(Vec(numBr, Bool())) // not needed
50467402d75SLingrui98        dumb := DontCare
50567402d75SLingrui98        res.hist(i) := this.hist(i).update(dumb, shift, taken)
50667402d75SLingrui98      }
50767402d75SLingrui98    }
50867402d75SLingrui98    res
50967402d75SLingrui98  }
51067402d75SLingrui98
51167402d75SLingrui98  def display(cond: Bool) = {
51267402d75SLingrui98    for (h <- hist) {
51367402d75SLingrui98      XSDebug(cond, p"hist len ${h.len}, folded len ${h.compLen}, value ${Binary(h.folded_hist)}\n")
51467402d75SLingrui98    }
51567402d75SLingrui98  }
51667402d75SLingrui98}
51767402d75SLingrui98
51809c6f1ddSLingrui98class TableAddr(val idxBits: Int, val banks: Int)(implicit p: Parameters) extends XSBundle{
51909c6f1ddSLingrui98  def tagBits = VAddrBits - idxBits - instOffsetBits
52009c6f1ddSLingrui98
52109c6f1ddSLingrui98  val tag = UInt(tagBits.W)
52209c6f1ddSLingrui98  val idx = UInt(idxBits.W)
52309c6f1ddSLingrui98  val offset = UInt(instOffsetBits.W)
52409c6f1ddSLingrui98
52509c6f1ddSLingrui98  def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this)
52609c6f1ddSLingrui98  def getTag(x: UInt) = fromUInt(x).tag
52709c6f1ddSLingrui98  def getIdx(x: UInt) = fromUInt(x).idx
52809c6f1ddSLingrui98  def getBank(x: UInt) = if (banks > 1) getIdx(x)(log2Up(banks) - 1, 0) else 0.U
52909c6f1ddSLingrui98  def getBankIdx(x: UInt) = if (banks > 1) getIdx(x)(idxBits - 1, log2Up(banks)) else getIdx(x)
53009c6f1ddSLingrui98}
531eeb5ff92SLingrui98
532b37e4b45SLingrui98trait BasicPrediction extends HasXSParameter {
533b37e4b45SLingrui98  def cfiIndex: ValidUndirectioned[UInt]
534b37e4b45SLingrui98  def target(pc: UInt): UInt
535b37e4b45SLingrui98  def lastBrPosOH: Vec[Bool]
536b37e4b45SLingrui98  def brTaken: Bool
537b37e4b45SLingrui98  def shouldShiftVec: Vec[Bool]
538b37e4b45SLingrui98  def fallThruError: Bool
539b37e4b45SLingrui98}
540935edac4STang Haojin
541b166c0eaSEaston Man// selectByTaken selects some data according to takenMask
5422bf6e0ecSEaston Man// allTargets should be in a Vec, like [taken0, taken1, ..., not taken, not hit]
543b166c0eaSEaston Manobject selectByTaken {
544b166c0eaSEaston Man  def apply[T <: Data](takenMask: Vec[Bool], hit: Bool, allTargets: Vec[T]): T = {
545b166c0eaSEaston Man    val selVecOH =
546b166c0eaSEaston Man      takenMask.zipWithIndex.map { case (t, i) => !takenMask.take(i).fold(false.B)(_ || _) && t && hit } :+
547b166c0eaSEaston Man        (!takenMask.asUInt.orR && hit) :+ !hit
548b166c0eaSEaston Man    Mux1H(selVecOH, allTargets)
549b166c0eaSEaston Man  }
550b166c0eaSEaston Man}
551b166c0eaSEaston Man
552c6a44c35Smy-mayflyclass FullBranchPrediction(val isNotS3: Boolean)(implicit p: Parameters) extends XSBundle with HasBPUConst with BasicPrediction {
553eeb5ff92SLingrui98  val br_taken_mask = Vec(numBr, Bool())
55409c6f1ddSLingrui98
555eeb5ff92SLingrui98  val slot_valids = Vec(totalSlot, Bool())
55609c6f1ddSLingrui98
557eeb5ff92SLingrui98  val targets = Vec(totalSlot, UInt(VAddrBits.W))
558b30c10d6SLingrui98  val jalr_target = UInt(VAddrBits.W) // special path for indirect predictors
559a229ab6cSLingrui98  val offsets = Vec(totalSlot, UInt(log2Ceil(PredictWidth).W))
560a229ab6cSLingrui98  val fallThroughAddr = UInt(VAddrBits.W)
561b37e4b45SLingrui98  val fallThroughErr = Bool()
562fd3aa057SYuandongliang  val multiHit = Bool()
56309c6f1ddSLingrui98
56409c6f1ddSLingrui98  val is_jal = Bool()
56509c6f1ddSLingrui98  val is_jalr = Bool()
56609c6f1ddSLingrui98  val is_call = Bool()
56709c6f1ddSLingrui98  val is_ret = Bool()
568f4ebc4b2SLingrui98  val last_may_be_rvi_call = Bool()
569eeb5ff92SLingrui98  val is_br_sharing = Bool()
57009c6f1ddSLingrui98
57109c6f1ddSLingrui98  // val call_is_rvc = Bool()
57209c6f1ddSLingrui98  val hit = Bool()
57309c6f1ddSLingrui98
574209a4cafSSteve Gou  val predCycle = if (!env.FPGAPlatform) Some(UInt(64.W)) else None
575209a4cafSSteve Gou
576eeb5ff92SLingrui98  def br_slot_valids = slot_valids.init
577eeb5ff92SLingrui98  def tail_slot_valid = slot_valids.last
578eeb5ff92SLingrui98
579eeb5ff92SLingrui98  def br_valids = {
580b37e4b45SLingrui98    VecInit(br_slot_valids :+ (tail_slot_valid && is_br_sharing))
581eeb5ff92SLingrui98  }
582eeb5ff92SLingrui98
583eeb5ff92SLingrui98  def taken_mask_on_slot = {
584eeb5ff92SLingrui98    VecInit(
585eeb5ff92SLingrui98      (br_slot_valids zip br_taken_mask.init).map{ case (t, v) => t && v } :+ (
586b30c10d6SLingrui98        tail_slot_valid && (
587b30c10d6SLingrui98          is_br_sharing && br_taken_mask.last || !is_br_sharing
588b30c10d6SLingrui98        )
589eeb5ff92SLingrui98      )
590eeb5ff92SLingrui98    )
591eeb5ff92SLingrui98  }
592eeb5ff92SLingrui98
593b37e4b45SLingrui98  def real_slot_taken_mask(): Vec[Bool] = {
594b37e4b45SLingrui98    VecInit(taken_mask_on_slot.map(_ && hit))
595b37e4b45SLingrui98  }
596b37e4b45SLingrui98
597b37e4b45SLingrui98  // len numBr
598b37e4b45SLingrui98  def real_br_taken_mask(): Vec[Bool] = {
599b37e4b45SLingrui98    VecInit(
600b37e4b45SLingrui98      taken_mask_on_slot.map(_ && hit).init :+
601b37e4b45SLingrui98      (br_taken_mask.last && tail_slot_valid && is_br_sharing && hit)
602b37e4b45SLingrui98    )
603b37e4b45SLingrui98  }
604b37e4b45SLingrui98
605b37e4b45SLingrui98  // the vec indicating if ghr should shift on each branch
606b37e4b45SLingrui98  def shouldShiftVec =
607b37e4b45SLingrui98    VecInit(br_valids.zipWithIndex.map{ case (v, i) =>
608fb27d7afSEaston Man      v && hit && !real_br_taken_mask().take(i).reduceOption(_||_).getOrElse(false.B)})
609b37e4b45SLingrui98
610b37e4b45SLingrui98  def lastBrPosOH =
611b37e4b45SLingrui98    VecInit((!hit || !br_valids.reduce(_||_)) +: // not hit or no brs in entry
612b37e4b45SLingrui98      (0 until numBr).map(i =>
613b37e4b45SLingrui98        br_valids(i) &&
614e3da8badSTang Haojin        !real_br_taken_mask().take(i).reduceOption(_||_).getOrElse(false.B) && // no brs taken in front it
615b37e4b45SLingrui98        (real_br_taken_mask()(i) || !br_valids.drop(i+1).reduceOption(_||_).getOrElse(false.B)) && // no brs behind it
616b37e4b45SLingrui98        hit
617b37e4b45SLingrui98      )
618b37e4b45SLingrui98    )
619b37e4b45SLingrui98
62086d9c530SLingrui98  def brTaken = (br_valids zip br_taken_mask).map{ case (a, b) => a && b && hit}.reduce(_||_)
621b37e4b45SLingrui98
622b37e4b45SLingrui98  def target(pc: UInt): UInt = {
623c6a44c35Smy-mayfly    if (isNotS3){
624b166c0eaSEaston Man      selectByTaken(taken_mask_on_slot, hit, allTarget(pc))
625c6a44c35Smy-mayfly    }else {
626c6a44c35Smy-mayfly      selectByTaken(taken_mask_on_slot, hit && !fallThroughErr, allTarget(pc))
627c6a44c35Smy-mayfly    }
628b166c0eaSEaston Man  }
629b166c0eaSEaston Man
6302bf6e0ecSEaston Man  // allTarget return a Vec of all possible target of a BP stage
6312bf6e0ecSEaston Man  // in the following order: [taken_target0, taken_target1, ..., fallThroughAddr, not hit (plus fetch width)]
632b166c0eaSEaston Man  //
633b166c0eaSEaston Man  // This exposes internal targets for timing optimization,
634b166c0eaSEaston Man  // since usually targets are generated quicker than taken
635b166c0eaSEaston Man  def allTarget(pc: UInt): Vec[UInt] = {
636b166c0eaSEaston Man    VecInit(targets :+ fallThroughAddr :+ (pc + (FetchWidth * 4).U))
637b37e4b45SLingrui98  }
638b37e4b45SLingrui98
639b37e4b45SLingrui98  def fallThruError: Bool = hit && fallThroughErr
640fd3aa057SYuandongliang  def ftbMultiHit: Bool = hit && multiHit
641b37e4b45SLingrui98
642b37e4b45SLingrui98  def hit_taken_on_jmp =
643b37e4b45SLingrui98    !real_slot_taken_mask().init.reduce(_||_) &&
644b37e4b45SLingrui98    real_slot_taken_mask().last && !is_br_sharing
645b37e4b45SLingrui98  def hit_taken_on_call = hit_taken_on_jmp && is_call
646b37e4b45SLingrui98  def hit_taken_on_ret  = hit_taken_on_jmp && is_ret
647b37e4b45SLingrui98  def hit_taken_on_jalr = hit_taken_on_jmp && is_jalr
648b37e4b45SLingrui98
649b37e4b45SLingrui98  def cfiIndex = {
650b37e4b45SLingrui98    val cfiIndex = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
651b37e4b45SLingrui98    cfiIndex.valid := real_slot_taken_mask().asUInt.orR
652b37e4b45SLingrui98    // when no takens, set cfiIndex to PredictWidth-1
653b37e4b45SLingrui98    cfiIndex.bits :=
654b37e4b45SLingrui98      ParallelPriorityMux(real_slot_taken_mask(), offsets) |
655b37e4b45SLingrui98      Fill(log2Ceil(PredictWidth), (!real_slot_taken_mask().asUInt.orR).asUInt)
656b37e4b45SLingrui98    cfiIndex
657b37e4b45SLingrui98  }
658b37e4b45SLingrui98
659eeb5ff92SLingrui98  def taken = br_taken_mask.reduce(_||_) || slot_valids.last // || (is_jal || is_jalr)
66009c6f1ddSLingrui98
66147c003a9SEaston Man  def fromFtbEntry(
66247c003a9SEaston Man                    entry: FTBEntry,
66347c003a9SEaston Man                    pc: UInt,
66447c003a9SEaston Man                    last_stage_pc: Option[Tuple2[UInt, Bool]] = None,
66547c003a9SEaston Man                    last_stage_entry: Option[Tuple2[FTBEntry, Bool]] = None
66647c003a9SEaston Man                  ) = {
667eeb5ff92SLingrui98    slot_valids := entry.brSlots.map(_.valid) :+ entry.tailSlot.valid
66847c003a9SEaston Man    targets := entry.getTargetVec(pc, last_stage_pc) // Use previous stage pc for better timing
669b30c10d6SLingrui98    jalr_target := targets.last
670a229ab6cSLingrui98    offsets := entry.getOffsetVec
671eeb5ff92SLingrui98    is_jal := entry.tailSlot.valid && entry.isJal
672eeb5ff92SLingrui98    is_jalr := entry.tailSlot.valid && entry.isJalr
673eeb5ff92SLingrui98    is_call := entry.tailSlot.valid && entry.isCall
674eeb5ff92SLingrui98    is_ret := entry.tailSlot.valid && entry.isRet
675f4ebc4b2SLingrui98    last_may_be_rvi_call := entry.last_may_be_rvi_call
676eeb5ff92SLingrui98    is_br_sharing := entry.tailSlot.valid && entry.tailSlot.sharing
677209a4cafSSteve Gou    predCycle.map(_ := GTimer())
678a229ab6cSLingrui98
679a60a2901SLingrui98    val startLower        = Cat(0.U(1.W),    pc(instOffsetBits+log2Ceil(PredictWidth)-1, instOffsetBits))
680b37e4b45SLingrui98    val endLowerwithCarry = Cat(entry.carry, entry.pftAddr)
681fd3aa057SYuandongliang    fallThroughErr := startLower >= endLowerwithCarry || endLowerwithCarry > (startLower + (PredictWidth).U)
68247c003a9SEaston Man    fallThroughAddr := Mux(fallThroughErr, pc + (FetchWidth * 4).U, entry.getFallThrough(pc, last_stage_entry))
683a229ab6cSLingrui98  }
68409c6f1ddSLingrui98
68509c6f1ddSLingrui98  def display(cond: Bool): Unit = {
686eeb5ff92SLingrui98    XSDebug(cond, p"[taken_mask] ${Binary(br_taken_mask.asUInt)} [hit] $hit\n")
68709c6f1ddSLingrui98  }
68809c6f1ddSLingrui98}
68909c6f1ddSLingrui98
690803124a6SLingrui98class SpeculativeInfo(implicit p: Parameters) extends XSBundle
691803124a6SLingrui98  with HasBPUConst with BPUUtils {
692803124a6SLingrui98  val histPtr = new CGHPtr
693c89b4642SGuokai Chen  val ssp = UInt(log2Up(RasSize).W)
694deb3a97eSGao-Zeyu  val sctr = UInt(RasCtrSize.W)
695c89b4642SGuokai Chen  val TOSW = new RASPtr
696c89b4642SGuokai Chen  val TOSR = new RASPtr
697c89b4642SGuokai Chen  val NOS = new RASPtr
698c89b4642SGuokai Chen  val topAddr = UInt(VAddrBits.W)
699803124a6SLingrui98}
700803124a6SLingrui98
701c6a44c35Smy-mayfly//
702c6a44c35Smy-mayflyclass BranchPredictionBundle(val isNotS3: Boolean)(implicit p: Parameters) extends XSBundle
703b37e4b45SLingrui98  with HasBPUConst with BPUUtils {
704adc0b8dfSGuokai Chen  val pc    = Vec(numDup, UInt(VAddrBits.W))
705adc0b8dfSGuokai Chen  val valid = Vec(numDup, Bool())
706adc0b8dfSGuokai Chen  val hasRedirect  = Vec(numDup, Bool())
70709c6f1ddSLingrui98  val ftq_idx = new FtqPtr
708c6a44c35Smy-mayfly  val full_pred    = Vec(numDup, new FullBranchPrediction(isNotS3))
709b37e4b45SLingrui98
71009c6f1ddSLingrui98
711adc0b8dfSGuokai Chen  def target(pc: UInt) = VecInit(full_pred.map(_.target(pc)))
712b166c0eaSEaston Man  def targets(pc: Vec[UInt]) = VecInit(pc.zipWithIndex.map{case (pc, idx) => full_pred(idx).target(pc)})
713b166c0eaSEaston Man  def allTargets(pc: Vec[UInt]) = VecInit(pc.zipWithIndex.map{case (pc, idx) => full_pred(idx).allTarget(pc)})
714adc0b8dfSGuokai Chen  def cfiIndex         = VecInit(full_pred.map(_.cfiIndex))
715adc0b8dfSGuokai Chen  def lastBrPosOH      = VecInit(full_pred.map(_.lastBrPosOH))
716adc0b8dfSGuokai Chen  def brTaken          = VecInit(full_pred.map(_.brTaken))
717adc0b8dfSGuokai Chen  def shouldShiftVec   = VecInit(full_pred.map(_.shouldShiftVec))
718adc0b8dfSGuokai Chen  def fallThruError    = VecInit(full_pred.map(_.fallThruError))
719fd3aa057SYuandongliang  def ftbMultiHit      = VecInit(full_pred.map(_.ftbMultiHit))
720eeb5ff92SLingrui98
721adc0b8dfSGuokai Chen  def taken = VecInit(cfiIndex.map(_.valid))
722adc0b8dfSGuokai Chen
723adc0b8dfSGuokai Chen  def getTarget = targets(pc)
724b166c0eaSEaston Man  def getAllTargets = allTargets(pc)
72509c6f1ddSLingrui98
72609c6f1ddSLingrui98  def display(cond: Bool): Unit = {
727adc0b8dfSGuokai Chen    XSDebug(cond, p"[pc] ${Hexadecimal(pc(0))}\n")
728adc0b8dfSGuokai Chen    full_pred(0).display(cond)
72909c6f1ddSLingrui98  }
73009c6f1ddSLingrui98}
73109c6f1ddSLingrui98
73209c6f1ddSLingrui98class BranchPredictionResp(implicit p: Parameters) extends XSBundle with HasBPUConst {
733c6a44c35Smy-mayfly  val s1 = new BranchPredictionBundle(isNotS3 = true)
734c6a44c35Smy-mayfly  val s2 = new BranchPredictionBundle(isNotS3 = true)
735c6a44c35Smy-mayfly  val s3 = new BranchPredictionBundle(isNotS3 = false)
73609c6f1ddSLingrui98
737c4a59f19SYuandongliang  val s1_uftbHit = Bool()
738c4a59f19SYuandongliang  val s1_uftbHasIndirect = Bool()
739c4a59f19SYuandongliang  val s1_ftbCloseReq = Bool()
740c4a59f19SYuandongliang
741c2d1ec7dSLingrui98  val last_stage_meta = UInt(MaxMetaLength.W)
7423711cf36S小造xu_zh  val last_stage_spec_info = new Ftq_Redirect_SRAMEntry
743c2d1ec7dSLingrui98  val last_stage_ftb_entry = new FTBEntry
744c2d1ec7dSLingrui98
745d2b20d1aSTang Haojin  val topdown_info = new FrontendTopDownBundle
746d2b20d1aSTang Haojin
747b37e4b45SLingrui98  def selectedResp ={
748b37e4b45SLingrui98    val res =
74909c6f1ddSLingrui98      PriorityMux(Seq(
750adc0b8dfSGuokai Chen        ((s3.valid(3) && s3.hasRedirect(3)) -> s3),
751adc0b8dfSGuokai Chen        ((s2.valid(3) && s2.hasRedirect(3)) -> s2),
752adc0b8dfSGuokai Chen        (s1.valid(3) -> s1)
75309c6f1ddSLingrui98      ))
754b37e4b45SLingrui98    res
755b37e4b45SLingrui98  }
756adc0b8dfSGuokai Chen  def selectedRespIdxForFtq =
75709c6f1ddSLingrui98    PriorityMux(Seq(
758adc0b8dfSGuokai Chen      ((s3.valid(3) && s3.hasRedirect(3)) -> BP_S3),
759adc0b8dfSGuokai Chen      ((s2.valid(3) && s2.hasRedirect(3)) -> BP_S2),
760adc0b8dfSGuokai Chen      (s1.valid(3) -> BP_S1)
76109c6f1ddSLingrui98    ))
762cb4f77ceSLingrui98  def lastStage = s3
76309c6f1ddSLingrui98}
76409c6f1ddSLingrui98
765c2d1ec7dSLingrui98class BpuToFtqBundle(implicit p: Parameters) extends BranchPredictionResp {}
76609c6f1ddSLingrui98
767803124a6SLingrui98class BranchPredictionUpdate(implicit p: Parameters) extends XSBundle with HasBPUConst {
768803124a6SLingrui98  val pc = UInt(VAddrBits.W)
769803124a6SLingrui98  val spec_info = new SpeculativeInfo
770803124a6SLingrui98  val ftb_entry = new FTBEntry()
771803124a6SLingrui98
772803124a6SLingrui98  val cfi_idx = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
773803124a6SLingrui98  val br_taken_mask = Vec(numBr, Bool())
774cc2d1573SEaston Man  val br_committed = Vec(numBr, Bool()) // High only when br valid && br committed
775803124a6SLingrui98  val jmp_taken = Bool()
77609c6f1ddSLingrui98  val mispred_mask = Vec(numBr+1, Bool())
777edc18578SLingrui98  val pred_hit = Bool()
77809c6f1ddSLingrui98  val false_hit = Bool()
77909c6f1ddSLingrui98  val new_br_insert_pos = Vec(numBr, Bool())
78009c6f1ddSLingrui98  val old_entry = Bool()
78109c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
782abdbe4b7SLingrui98  val full_target = UInt(VAddrBits.W)
783edc18578SLingrui98  val from_stage = UInt(2.W)
78486d9c530SLingrui98  val ghist = UInt(HistoryLength.W)
78509c6f1ddSLingrui98
786803124a6SLingrui98  def is_jal = ftb_entry.tailSlot.valid && ftb_entry.isJal
787803124a6SLingrui98  def is_jalr = ftb_entry.tailSlot.valid && ftb_entry.isJalr
788803124a6SLingrui98  def is_call = ftb_entry.tailSlot.valid && ftb_entry.isCall
789803124a6SLingrui98  def is_ret = ftb_entry.tailSlot.valid && ftb_entry.isRet
790803124a6SLingrui98
791c89b4642SGuokai Chen  def is_call_taken = is_call && jmp_taken && cfi_idx.valid && cfi_idx.bits === ftb_entry.tailSlot.offset
792c89b4642SGuokai Chen  def is_ret_taken = is_ret && jmp_taken && cfi_idx.valid && cfi_idx.bits === ftb_entry.tailSlot.offset
793c89b4642SGuokai Chen
794803124a6SLingrui98  def display(cond: Bool) = {
79509c6f1ddSLingrui98    XSDebug(cond, p"-----------BranchPredictionUpdate-----------\n")
79609c6f1ddSLingrui98    XSDebug(cond, p"[mispred_mask] ${Binary(mispred_mask.asUInt)} [false_hit] $false_hit\n")
79709c6f1ddSLingrui98    XSDebug(cond, p"[new_br_insert_pos] ${Binary(new_br_insert_pos.asUInt)}\n")
79809c6f1ddSLingrui98    XSDebug(cond, p"--------------------------------------------\n")
79909c6f1ddSLingrui98  }
80009c6f1ddSLingrui98}
80109c6f1ddSLingrui98
80209c6f1ddSLingrui98class BranchPredictionRedirect(implicit p: Parameters) extends Redirect with HasBPUConst {
80309c6f1ddSLingrui98  // override def toPrintable: Printable = {
80409c6f1ddSLingrui98  //   p"-----------BranchPredictionRedirect----------- " +
80509c6f1ddSLingrui98  //     p"-----------cfiUpdate----------- " +
80609c6f1ddSLingrui98  //     p"[pc] ${Hexadecimal(cfiUpdate.pc)} " +
80709c6f1ddSLingrui98  //     p"[predTaken] ${cfiUpdate.predTaken}, [taken] ${cfiUpdate.taken}, [isMisPred] ${cfiUpdate.isMisPred} " +
80809c6f1ddSLingrui98  //     p"[target] ${Hexadecimal(cfiUpdate.target)} " +
80909c6f1ddSLingrui98  //     p"------------------------------- " +
8109aca92b9SYinan Xu  //     p"[robPtr] f=${robIdx.flag} v=${robIdx.value} " +
81109c6f1ddSLingrui98  //     p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} " +
81209c6f1ddSLingrui98  //     p"[ftqOffset] ${ftqOffset} " +
81309c6f1ddSLingrui98  //     p"[level] ${level}, [interrupt] ${interrupt} " +
81409c6f1ddSLingrui98  //     p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value} " +
81509c6f1ddSLingrui98  //     p"[stFtqOffset] ${stFtqOffset} " +
81609c6f1ddSLingrui98  //     p"\n"
81709c6f1ddSLingrui98
81809c6f1ddSLingrui98  // }
81909c6f1ddSLingrui98
820d2b20d1aSTang Haojin  // TODO: backend should pass topdown signals here
821d2b20d1aSTang Haojin  // must not change its parent since BPU has used asTypeOf(this type) from its parent class
822d2b20d1aSTang Haojin  require(isInstanceOf[Redirect])
823d2b20d1aSTang Haojin  val BTBMissBubble = Bool()
824d2b20d1aSTang Haojin  def ControlRedirectBubble = debugIsCtrl
825d2b20d1aSTang Haojin  // if mispred br not in ftb, count as BTB miss
826d2b20d1aSTang Haojin  def ControlBTBMissBubble = ControlRedirectBubble && !cfiUpdate.br_hit && !cfiUpdate.jr_hit
827d2b20d1aSTang Haojin  def TAGEMissBubble = ControlRedirectBubble && cfiUpdate.br_hit && !cfiUpdate.sc_hit
828d2b20d1aSTang Haojin  def SCMissBubble = ControlRedirectBubble && cfiUpdate.br_hit && cfiUpdate.sc_hit
829d2b20d1aSTang Haojin  def ITTAGEMissBubble = ControlRedirectBubble && cfiUpdate.jr_hit && !cfiUpdate.pd.isRet
830d2b20d1aSTang Haojin  def RASMissBubble = ControlRedirectBubble && cfiUpdate.jr_hit && cfiUpdate.pd.isRet
831d2b20d1aSTang Haojin  def MemVioRedirectBubble = debugIsMemVio
832d2b20d1aSTang Haojin  def OtherRedirectBubble = !debugIsCtrl && !debugIsMemVio
833d2b20d1aSTang Haojin
834d2b20d1aSTang Haojin  def connectRedirect(source: Redirect): Unit = {
835d2b20d1aSTang Haojin    for ((name, data) <- this.elements) {
836d2b20d1aSTang Haojin      if (source.elements.contains(name)) {
837d2b20d1aSTang Haojin        data := source.elements(name)
838d2b20d1aSTang Haojin      }
839d2b20d1aSTang Haojin    }
840d2b20d1aSTang Haojin  }
841d2b20d1aSTang Haojin
84209c6f1ddSLingrui98  def display(cond: Bool): Unit = {
84309c6f1ddSLingrui98    XSDebug(cond, p"-----------BranchPredictionRedirect----------- \n")
84409c6f1ddSLingrui98    XSDebug(cond, p"-----------cfiUpdate----------- \n")
84509c6f1ddSLingrui98    XSDebug(cond, p"[pc] ${Hexadecimal(cfiUpdate.pc)}\n")
846c2ad24ebSLingrui98    // XSDebug(cond, p"[hist] ${Binary(cfiUpdate.hist.predHist)}\n")
84709c6f1ddSLingrui98    XSDebug(cond, p"[br_hit] ${cfiUpdate.br_hit} [isMisPred] ${cfiUpdate.isMisPred}\n")
84809c6f1ddSLingrui98    XSDebug(cond, p"[pred_taken] ${cfiUpdate.predTaken} [taken] ${cfiUpdate.taken} [isMisPred] ${cfiUpdate.isMisPred}\n")
84909c6f1ddSLingrui98    XSDebug(cond, p"[target] ${Hexadecimal(cfiUpdate.target)} \n")
85009c6f1ddSLingrui98    XSDebug(cond, p"[shift] ${cfiUpdate.shift}\n")
85109c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
8529aca92b9SYinan Xu    XSDebug(cond, p"[robPtr] f=${robIdx.flag} v=${robIdx.value}\n")
85309c6f1ddSLingrui98    XSDebug(cond, p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} \n")
85409c6f1ddSLingrui98    XSDebug(cond, p"[ftqOffset] ${ftqOffset} \n")
85509c6f1ddSLingrui98    XSDebug(cond, p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value}\n")
85609c6f1ddSLingrui98    XSDebug(cond, p"[stFtqOffset] ${stFtqOffset}\n")
85709c6f1ddSLingrui98    XSDebug(cond, p"---------------------------------------------- \n")
85809c6f1ddSLingrui98  }
85909c6f1ddSLingrui98}
860