xref: /XiangShan/src/main/scala/xiangshan/frontend/FrontendBundle.scala (revision 3c02ee8f82edea481fa8336c7f54ffc17fafba91)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98package xiangshan.frontend
1709c6f1ddSLingrui98
1809c6f1ddSLingrui98import chipsalliance.rocketchip.config.Parameters
1909c6f1ddSLingrui98import chisel3._
2009c6f1ddSLingrui98import chisel3.util._
21bf358e08SLingrui98import chisel3.experimental.chiselName
2209c6f1ddSLingrui98import xiangshan._
2350780602SJeniusimport xiangshan.frontend.icache._
2409c6f1ddSLingrui98import utils._
25*3c02ee8fSwakafaimport utility._
26c2ad24ebSLingrui98import scala.math._
2709c6f1ddSLingrui98
28bf358e08SLingrui98@chiselName
29b37e4b45SLingrui98class FetchRequestBundle(implicit p: Parameters) extends XSBundle with HasICacheParameters {
30c5c5edaeSJenius
31c5c5edaeSJenius  //fast path: Timing critical
3209c6f1ddSLingrui98  val startAddr       = UInt(VAddrBits.W)
3334a88126SJinYue  val nextlineStart   = UInt(VAddrBits.W)
34c5c5edaeSJenius  val nextStartAddr   = UInt(VAddrBits.W)
35c5c5edaeSJenius  //slow path
3609c6f1ddSLingrui98  val ftqIdx          = new FtqPtr
3709c6f1ddSLingrui98  val ftqOffset       = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
3809c6f1ddSLingrui98
396ce52296SJinYue  def crossCacheline =  startAddr(blockOffBits - 1) === 1.U
406ce52296SJinYue
4109c6f1ddSLingrui98  def fromFtqPcBundle(b: Ftq_RF_Components) = {
4209c6f1ddSLingrui98    this.startAddr := b.startAddr
43b37e4b45SLingrui98    this.nextlineStart := b.nextLineAddr
44b37e4b45SLingrui98    when (b.fallThruError) {
45b37e4b45SLingrui98      val nextBlockHigherTemp = Mux(startAddr(log2Ceil(PredictWidth)+instOffsetBits), b.startAddr, b.nextLineAddr)
46b37e4b45SLingrui98      val nextBlockHigher = nextBlockHigherTemp(VAddrBits-1, log2Ceil(PredictWidth)+instOffsetBits+1)
47b37e4b45SLingrui98      this.nextStartAddr :=
48b37e4b45SLingrui98        Cat(nextBlockHigher,
49b37e4b45SLingrui98          startAddr(log2Ceil(PredictWidth)+instOffsetBits) ^ 1.U(1.W),
50b37e4b45SLingrui98          startAddr(log2Ceil(PredictWidth)+instOffsetBits-1, instOffsetBits),
51b37e4b45SLingrui98          0.U(instOffsetBits.W)
52b37e4b45SLingrui98        )
5309c6f1ddSLingrui98    }
5409c6f1ddSLingrui98    this
5509c6f1ddSLingrui98  }
5609c6f1ddSLingrui98  override def toPrintable: Printable = {
57b37e4b45SLingrui98    p"[start] ${Hexadecimal(startAddr)} [next] ${Hexadecimal(nextlineStart)}" +
58b37e4b45SLingrui98      p"[tgt] ${Hexadecimal(nextStartAddr)} [ftqIdx] $ftqIdx [jmp] v:${ftqOffset.valid}" +
5909c6f1ddSLingrui98      p" offset: ${ftqOffset.bits}\n"
6009c6f1ddSLingrui98  }
6109c6f1ddSLingrui98}
6209c6f1ddSLingrui98
63f22cf846SJeniusclass FtqICacheInfo(implicit p: Parameters)extends XSBundle with HasICacheParameters{
64c5c5edaeSJenius  val startAddr           = UInt(VAddrBits.W)
65c5c5edaeSJenius  val nextlineStart       = UInt(VAddrBits.W)
66c5c5edaeSJenius  def crossCacheline =  startAddr(blockOffBits - 1) === 1.U
67b004fa13SJenius  def fromFtqPcBundle(b: Ftq_RF_Components) = {
68b004fa13SJenius    this.startAddr := b.startAddr
69b004fa13SJenius    this.nextlineStart := b.nextLineAddr
70b004fa13SJenius    this
71b004fa13SJenius  }
72f22cf846SJenius}
73f22cf846SJenius
7450780602SJeniusclass IFUICacheIO(implicit p: Parameters)extends XSBundle with HasICacheParameters{
7550780602SJenius  val icacheReady       = Output(Bool())
7650780602SJenius  val resp              = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
7750780602SJenius}
7850780602SJenius
79f22cf846SJeniusclass FtqToICacheRequestBundle(implicit p: Parameters)extends XSBundle with HasICacheParameters{
80f56177cbSJenius  val pcMemRead           = Vec(5, new FtqICacheInfo)
81dc270d3bSJenius  val readValid           = Vec(5, Bool())
82c5c5edaeSJenius}
83c5c5edaeSJenius
84c5c5edaeSJenius
8509c6f1ddSLingrui98class PredecodeWritebackBundle(implicit p:Parameters) extends XSBundle {
8609c6f1ddSLingrui98  val pc           = Vec(PredictWidth, UInt(VAddrBits.W))
8709c6f1ddSLingrui98  val pd           = Vec(PredictWidth, new PreDecodeInfo) // TODO: redefine Predecode
8809c6f1ddSLingrui98  val ftqIdx       = new FtqPtr
8909c6f1ddSLingrui98  val ftqOffset    = UInt(log2Ceil(PredictWidth).W)
9009c6f1ddSLingrui98  val misOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
9109c6f1ddSLingrui98  val cfiOffset    = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
9209c6f1ddSLingrui98  val target       = UInt(VAddrBits.W)
9309c6f1ddSLingrui98  val jalTarget    = UInt(VAddrBits.W)
9409c6f1ddSLingrui98  val instrRange   = Vec(PredictWidth, Bool())
9509c6f1ddSLingrui98}
9609c6f1ddSLingrui98
977052722fSJay// Ftq send req to Prefetch
987052722fSJayclass PrefetchRequest(implicit p:Parameters) extends XSBundle {
997052722fSJay  val target          = UInt(VAddrBits.W)
1007052722fSJay}
10109c6f1ddSLingrui98
1027052722fSJayclass FtqPrefechBundle(implicit p:Parameters) extends XSBundle {
1037052722fSJay  val req = DecoupledIO(new PrefetchRequest)
10409c6f1ddSLingrui98}
10509c6f1ddSLingrui98
1061d1e6d4dSJeniusclass mmioCommitRead(implicit p: Parameters) extends XSBundle {
1071d1e6d4dSJenius  val mmioFtqPtr = Output(new FtqPtr)
1081d1e6d4dSJenius  val mmioLastCommit = Input(Bool())
1091d1e6d4dSJenius}
1101d1e6d4dSJenius
11109c6f1ddSLingrui98class FetchToIBuffer(implicit p: Parameters) extends XSBundle {
11209c6f1ddSLingrui98  val instrs    = Vec(PredictWidth, UInt(32.W))
11309c6f1ddSLingrui98  val valid     = UInt(PredictWidth.W)
1142a3050c2SJay  val enqEnable = UInt(PredictWidth.W)
11509c6f1ddSLingrui98  val pd        = Vec(PredictWidth, new PreDecodeInfo)
11609c6f1ddSLingrui98  val pc        = Vec(PredictWidth, UInt(VAddrBits.W))
11709c6f1ddSLingrui98  val foldpc    = Vec(PredictWidth, UInt(MemPredPCWidth.W))
11809c6f1ddSLingrui98  val ftqPtr       = new FtqPtr
11909c6f1ddSLingrui98  val ftqOffset    = Vec(PredictWidth, ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
12009c6f1ddSLingrui98  val ipf          = Vec(PredictWidth, Bool())
12109c6f1ddSLingrui98  val acf          = Vec(PredictWidth, Bool())
12209c6f1ddSLingrui98  val crossPageIPFFix = Vec(PredictWidth, Bool())
12372951335SLi Qianruo  val triggered    = Vec(PredictWidth, new TriggerCf)
12409c6f1ddSLingrui98}
12509c6f1ddSLingrui98
126c2ad24ebSLingrui98// class BitWiseUInt(val width: Int, val init: UInt) extends Module {
127c2ad24ebSLingrui98//   val io = IO(new Bundle {
128c2ad24ebSLingrui98//     val set
129c2ad24ebSLingrui98//   })
130c2ad24ebSLingrui98// }
13109c6f1ddSLingrui98// Move from BPU
132c2ad24ebSLingrui98abstract class GlobalHistory(implicit p: Parameters) extends XSBundle with HasBPUConst {
133c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): GlobalHistory
134c2ad24ebSLingrui98}
135c2ad24ebSLingrui98
136c2ad24ebSLingrui98class ShiftingGlobalHistory(implicit p: Parameters) extends GlobalHistory {
13709c6f1ddSLingrui98  val predHist = UInt(HistoryLength.W)
13809c6f1ddSLingrui98
139c2ad24ebSLingrui98  def update(shift: UInt, taken: Bool, hist: UInt = this.predHist): ShiftingGlobalHistory = {
140c2ad24ebSLingrui98    val g = Wire(new ShiftingGlobalHistory)
14109c6f1ddSLingrui98    g.predHist := (hist << shift) | taken
14209c6f1ddSLingrui98    g
14309c6f1ddSLingrui98  }
14409c6f1ddSLingrui98
145c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): ShiftingGlobalHistory = {
146eeb5ff92SLingrui98    require(br_valids.length == numBr)
147eeb5ff92SLingrui98    require(real_taken_mask.length == numBr)
148eeb5ff92SLingrui98    val last_valid_idx = PriorityMux(
149eeb5ff92SLingrui98      br_valids.reverse :+ true.B,
150eeb5ff92SLingrui98      (numBr to 0 by -1).map(_.U(log2Ceil(numBr+1).W))
151eeb5ff92SLingrui98    )
152eeb5ff92SLingrui98    val first_taken_idx = PriorityEncoder(false.B +: real_taken_mask)
153eeb5ff92SLingrui98    val smaller = Mux(last_valid_idx < first_taken_idx,
154eeb5ff92SLingrui98      last_valid_idx,
155eeb5ff92SLingrui98      first_taken_idx
156eeb5ff92SLingrui98    )
157eeb5ff92SLingrui98    val shift = smaller
158eeb5ff92SLingrui98    val taken = real_taken_mask.reduce(_||_)
159eeb5ff92SLingrui98    update(shift, taken, this.predHist)
160eeb5ff92SLingrui98  }
161eeb5ff92SLingrui98
162c2ad24ebSLingrui98  // static read
163c2ad24ebSLingrui98  def read(n: Int): Bool = predHist.asBools()(n)
164c2ad24ebSLingrui98
165c2ad24ebSLingrui98  final def === (that: ShiftingGlobalHistory): Bool = {
16609c6f1ddSLingrui98    predHist === that.predHist
16709c6f1ddSLingrui98  }
16809c6f1ddSLingrui98
169c2ad24ebSLingrui98  final def =/= (that: ShiftingGlobalHistory): Bool = !(this === that)
170c2ad24ebSLingrui98}
17109c6f1ddSLingrui98
172c2ad24ebSLingrui98// circular global history pointer
173c2ad24ebSLingrui98class CGHPtr(implicit p: Parameters) extends CircularQueuePtr[CGHPtr](
174c2ad24ebSLingrui98  p => p(XSCoreParamsKey).HistoryLength
175c2ad24ebSLingrui98){
176c2ad24ebSLingrui98}
177c7fabd05SSteve Gou
178c7fabd05SSteve Gouobject CGHPtr {
179c7fabd05SSteve Gou  def apply(f: Bool, v: UInt)(implicit p: Parameters): CGHPtr = {
180c7fabd05SSteve Gou    val ptr = Wire(new CGHPtr)
181c7fabd05SSteve Gou    ptr.flag := f
182c7fabd05SSteve Gou    ptr.value := v
183c7fabd05SSteve Gou    ptr
184c7fabd05SSteve Gou  }
185c7fabd05SSteve Gou  def inverse(ptr: CGHPtr)(implicit p: Parameters): CGHPtr = {
186c7fabd05SSteve Gou    apply(!ptr.flag, ptr.value)
187c7fabd05SSteve Gou  }
188c7fabd05SSteve Gou}
189c7fabd05SSteve Gou
190c2ad24ebSLingrui98class CircularGlobalHistory(implicit p: Parameters) extends GlobalHistory {
191c2ad24ebSLingrui98  val buffer = Vec(HistoryLength, Bool())
192c2ad24ebSLingrui98  type HistPtr = UInt
193c2ad24ebSLingrui98  def update(br_valids: Vec[Bool], real_taken_mask: Vec[Bool]): CircularGlobalHistory = {
194c2ad24ebSLingrui98    this
195c2ad24ebSLingrui98  }
196c2ad24ebSLingrui98}
197c2ad24ebSLingrui98
198dd6c0695SLingrui98class FoldedHistory(val len: Int, val compLen: Int, val max_update_num: Int)(implicit p: Parameters)
199c2ad24ebSLingrui98  extends XSBundle with HasBPUConst {
200dd6c0695SLingrui98  require(compLen >= 1)
201c2ad24ebSLingrui98  require(len > 0)
202c2ad24ebSLingrui98  // require(folded_len <= len)
203dd6c0695SLingrui98  require(compLen >= max_update_num)
204dd6c0695SLingrui98  val folded_hist = UInt(compLen.W)
205dd6c0695SLingrui98
20667402d75SLingrui98  def need_oldest_bits = len > compLen
207dd6c0695SLingrui98  def info = (len, compLen)
208c2ad24ebSLingrui98  def oldest_bit_to_get_from_ghr = (0 until max_update_num).map(len - _ - 1)
209c2ad24ebSLingrui98  def oldest_bit_pos_in_folded = oldest_bit_to_get_from_ghr map (_ % compLen)
210c2ad24ebSLingrui98  def oldest_bit_wrap_around = oldest_bit_to_get_from_ghr map (_ / compLen > 0)
211c2ad24ebSLingrui98  def oldest_bit_start = oldest_bit_pos_in_folded.head
212c2ad24ebSLingrui98
213dd6c0695SLingrui98  def get_oldest_bits_from_ghr(ghr: Vec[Bool], histPtr: CGHPtr) = {
214c2ad24ebSLingrui98    // TODO: wrap inc for histPtr value
215dd6c0695SLingrui98    oldest_bit_to_get_from_ghr.map(i => ghr((histPtr + (i+1).U).value))
216c2ad24ebSLingrui98  }
217c2ad24ebSLingrui98
218ab890bfeSLingrui98  def circular_shift_left(src: UInt, shamt: Int) = {
219c2ad24ebSLingrui98    val srcLen = src.getWidth
220c2ad24ebSLingrui98    val src_doubled = Cat(src, src)
221ab890bfeSLingrui98    val shifted = src_doubled(srcLen*2-1-shamt, srcLen-shamt)
222ab890bfeSLingrui98    shifted
223c2ad24ebSLingrui98  }
224c2ad24ebSLingrui98
22567402d75SLingrui98  // slow path, read bits from ghr
226ab890bfeSLingrui98  def update(ghr: Vec[Bool], histPtr: CGHPtr, num: Int, taken: Bool): FoldedHistory = {
22767402d75SLingrui98    val oldest_bits = VecInit(get_oldest_bits_from_ghr(ghr, histPtr))
22867402d75SLingrui98    update(oldest_bits, num, taken)
22967402d75SLingrui98  }
23067402d75SLingrui98
23167402d75SLingrui98
23267402d75SLingrui98  // fast path, use pre-read oldest bits
23367402d75SLingrui98  def update(ob: Vec[Bool], num: Int, taken: Bool): FoldedHistory = {
234c2ad24ebSLingrui98    // do xors for several bitsets at specified bits
235c2ad24ebSLingrui98    def bitsets_xor(len: Int, bitsets: Seq[Seq[Tuple2[Int, Bool]]]) = {
236c2ad24ebSLingrui98      val res = Wire(Vec(len, Bool()))
237c2ad24ebSLingrui98      // println(f"num bitsets: ${bitsets.length}")
238c2ad24ebSLingrui98      // println(f"bitsets $bitsets")
239c2ad24ebSLingrui98      val resArr = Array.fill(len)(List[Bool]())
240c2ad24ebSLingrui98      for (bs <- bitsets) {
241c2ad24ebSLingrui98        for ((n, b) <- bs) {
242c2ad24ebSLingrui98          resArr(n) = b :: resArr(n)
243c2ad24ebSLingrui98        }
244c2ad24ebSLingrui98      }
245c2ad24ebSLingrui98      // println(f"${resArr.mkString}")
246c2ad24ebSLingrui98      // println(f"histLen: ${this.len}, foldedLen: $folded_len")
247c2ad24ebSLingrui98      for (i <- 0 until len) {
248c2ad24ebSLingrui98        // println(f"bit[$i], ${resArr(i).mkString}")
249c2ad24ebSLingrui98        if (resArr(i).length > 2) {
250c2ad24ebSLingrui98          println(f"[warning] update logic of foldest history has two or more levels of xor gates! " +
25186d9c530SLingrui98            f"histlen:${this.len}, compLen:$compLen, at bit $i")
252c2ad24ebSLingrui98        }
253c2ad24ebSLingrui98        if (resArr(i).length == 0) {
254dd6c0695SLingrui98          println(f"[error] bits $i is not assigned in folded hist update logic! histlen:${this.len}, compLen:$compLen")
255c2ad24ebSLingrui98        }
256c2ad24ebSLingrui98        res(i) := resArr(i).foldLeft(false.B)(_^_)
257c2ad24ebSLingrui98      }
258c2ad24ebSLingrui98      res.asUInt
259c2ad24ebSLingrui98    }
260c2ad24ebSLingrui98
26167402d75SLingrui98    val new_folded_hist = if (need_oldest_bits) {
26267402d75SLingrui98      val oldest_bits = ob
26367402d75SLingrui98      require(oldest_bits.length == max_update_num)
264c2ad24ebSLingrui98      // mask off bits that do not update
265c2ad24ebSLingrui98      val oldest_bits_masked = oldest_bits.zipWithIndex.map{
266ab890bfeSLingrui98        case (ob, i) => ob && (i < num).B
267c2ad24ebSLingrui98      }
268c2ad24ebSLingrui98      // if a bit does not wrap around, it should not be xored when it exits
269c2ad24ebSLingrui98      val oldest_bits_set = (0 until max_update_num).filter(oldest_bit_wrap_around).map(i => (oldest_bit_pos_in_folded(i), oldest_bits_masked(i)))
270c2ad24ebSLingrui98
271c2ad24ebSLingrui98      // println(f"old bits pos ${oldest_bits_set.map(_._1)}")
272c2ad24ebSLingrui98
273c2ad24ebSLingrui98      // only the last bit could be 1, as we have at most one taken branch at a time
274ab890bfeSLingrui98      val newest_bits_masked = VecInit((0 until max_update_num).map(i => taken && ((i+1) == num).B)).asUInt
275c2ad24ebSLingrui98      // if a bit does not wrap around, newest bits should not be xored onto it either
276e992912cSLingrui98      val newest_bits_set = (0 until max_update_num).map(i => (compLen-1-i, newest_bits_masked(i)))
277c2ad24ebSLingrui98
278c2ad24ebSLingrui98      // println(f"new bits set ${newest_bits_set.map(_._1)}")
279c2ad24ebSLingrui98      //
280c2ad24ebSLingrui98      val original_bits_masked = VecInit(folded_hist.asBools.zipWithIndex.map{
281ab890bfeSLingrui98        case (fb, i) => fb && !(num >= (len-i)).B
282c2ad24ebSLingrui98      })
283c2ad24ebSLingrui98      val original_bits_set = (0 until compLen).map(i => (i, original_bits_masked(i)))
284c2ad24ebSLingrui98
285c2ad24ebSLingrui98      // do xor then shift
286c2ad24ebSLingrui98      val xored = bitsets_xor(compLen, Seq(original_bits_set, oldest_bits_set, newest_bits_set))
287ab890bfeSLingrui98      circular_shift_left(xored, num)
28867402d75SLingrui98    } else {
28967402d75SLingrui98      // histLen too short to wrap around
29067402d75SLingrui98      ((folded_hist << num) | taken)(compLen-1,0)
291c2ad24ebSLingrui98    }
29267402d75SLingrui98
293c2ad24ebSLingrui98    val fh = WireInit(this)
294c2ad24ebSLingrui98    fh.folded_hist := new_folded_hist
295c2ad24ebSLingrui98    fh
296c2ad24ebSLingrui98  }
29709c6f1ddSLingrui98}
29809c6f1ddSLingrui98
29967402d75SLingrui98class AheadFoldedHistoryOldestBits(val len: Int, val max_update_num: Int)(implicit p: Parameters) extends XSBundle {
30067402d75SLingrui98  val bits = Vec(max_update_num*2, Bool())
30167402d75SLingrui98  // def info = (len, compLen)
30267402d75SLingrui98  def getRealOb(brNumOH: UInt): Vec[Bool] = {
30367402d75SLingrui98    val ob = Wire(Vec(max_update_num, Bool()))
30467402d75SLingrui98    for (i <- 0 until max_update_num) {
30567402d75SLingrui98      ob(i) := Mux1H(brNumOH, bits.drop(i).take(numBr+1))
30667402d75SLingrui98    }
30767402d75SLingrui98    ob
30867402d75SLingrui98  }
30967402d75SLingrui98}
31067402d75SLingrui98
31167402d75SLingrui98class AllAheadFoldedHistoryOldestBits(val gen: Seq[Tuple2[Int, Int]])(implicit p: Parameters) extends XSBundle with HasBPUConst {
31267402d75SLingrui98  val afhob = MixedVec(gen.filter(t => t._1 > t._2).map{_._1}
31367402d75SLingrui98    .toSet.toList.map(l => new AheadFoldedHistoryOldestBits(l, numBr))) // remove duplicates
31467402d75SLingrui98  require(gen.toSet.toList.equals(gen))
31567402d75SLingrui98  def getObWithInfo(info: Tuple2[Int, Int]) = {
31667402d75SLingrui98    val selected = afhob.filter(_.len == info._1)
31767402d75SLingrui98    require(selected.length == 1)
31867402d75SLingrui98    selected(0)
31967402d75SLingrui98  }
32067402d75SLingrui98  def read(ghv: Vec[Bool], ptr: CGHPtr) = {
32167402d75SLingrui98    val hisLens = afhob.map(_.len)
32267402d75SLingrui98    val bitsToRead = hisLens.flatMap(l => (0 until numBr*2).map(i => l-i-1)).toSet // remove duplicates
32367402d75SLingrui98    val bitsWithInfo = bitsToRead.map(pos => (pos, ghv((ptr+(pos+1).U).value)))
32467402d75SLingrui98    for (ob <- afhob) {
32567402d75SLingrui98      for (i <- 0 until numBr*2) {
32667402d75SLingrui98        val pos = ob.len - i - 1
32767402d75SLingrui98        val bit_found = bitsWithInfo.filter(_._1 == pos).toList
32867402d75SLingrui98        require(bit_found.length == 1)
32967402d75SLingrui98        ob.bits(i) := bit_found(0)._2
33067402d75SLingrui98      }
33167402d75SLingrui98    }
33267402d75SLingrui98  }
33367402d75SLingrui98}
33467402d75SLingrui98
33567402d75SLingrui98class AllFoldedHistories(val gen: Seq[Tuple2[Int, Int]])(implicit p: Parameters) extends XSBundle with HasBPUConst {
33667402d75SLingrui98  val hist = MixedVec(gen.map{case (l, cl) => new FoldedHistory(l, cl, numBr)})
33767402d75SLingrui98  // println(gen.mkString)
33867402d75SLingrui98  require(gen.toSet.toList.equals(gen))
33967402d75SLingrui98  def getHistWithInfo(info: Tuple2[Int, Int]) = {
34067402d75SLingrui98    val selected = hist.filter(_.info.equals(info))
34167402d75SLingrui98    require(selected.length == 1)
34267402d75SLingrui98    selected(0)
34367402d75SLingrui98  }
34467402d75SLingrui98  def autoConnectFrom(that: AllFoldedHistories) = {
34567402d75SLingrui98    require(this.hist.length <= that.hist.length)
34667402d75SLingrui98    for (h <- this.hist) {
34767402d75SLingrui98      h := that.getHistWithInfo(h.info)
34867402d75SLingrui98    }
34967402d75SLingrui98  }
35067402d75SLingrui98  def update(ghv: Vec[Bool], ptr: CGHPtr, shift: Int, taken: Bool): AllFoldedHistories = {
35167402d75SLingrui98    val res = WireInit(this)
35267402d75SLingrui98    for (i <- 0 until this.hist.length) {
35367402d75SLingrui98      res.hist(i) := this.hist(i).update(ghv, ptr, shift, taken)
35467402d75SLingrui98    }
35567402d75SLingrui98    res
35667402d75SLingrui98  }
35767402d75SLingrui98  def update(afhob: AllAheadFoldedHistoryOldestBits, lastBrNumOH: UInt, shift: Int, taken: Bool): AllFoldedHistories = {
35867402d75SLingrui98    val res = WireInit(this)
35967402d75SLingrui98    for (i <- 0 until this.hist.length) {
36067402d75SLingrui98      val fh = this.hist(i)
36167402d75SLingrui98      if (fh.need_oldest_bits) {
36267402d75SLingrui98        val info = fh.info
36367402d75SLingrui98        val selectedAfhob = afhob.getObWithInfo(info)
36467402d75SLingrui98        val ob = selectedAfhob.getRealOb(lastBrNumOH)
36567402d75SLingrui98        res.hist(i) := this.hist(i).update(ob, shift, taken)
36667402d75SLingrui98      } else {
36767402d75SLingrui98        val dumb = Wire(Vec(numBr, Bool())) // not needed
36867402d75SLingrui98        dumb := DontCare
36967402d75SLingrui98        res.hist(i) := this.hist(i).update(dumb, shift, taken)
37067402d75SLingrui98      }
37167402d75SLingrui98    }
37267402d75SLingrui98    res
37367402d75SLingrui98  }
37467402d75SLingrui98
37567402d75SLingrui98  def display(cond: Bool) = {
37667402d75SLingrui98    for (h <- hist) {
37767402d75SLingrui98      XSDebug(cond, p"hist len ${h.len}, folded len ${h.compLen}, value ${Binary(h.folded_hist)}\n")
37867402d75SLingrui98    }
37967402d75SLingrui98  }
38067402d75SLingrui98}
38167402d75SLingrui98
38209c6f1ddSLingrui98class TableAddr(val idxBits: Int, val banks: Int)(implicit p: Parameters) extends XSBundle{
38309c6f1ddSLingrui98  def tagBits = VAddrBits - idxBits - instOffsetBits
38409c6f1ddSLingrui98
38509c6f1ddSLingrui98  val tag = UInt(tagBits.W)
38609c6f1ddSLingrui98  val idx = UInt(idxBits.W)
38709c6f1ddSLingrui98  val offset = UInt(instOffsetBits.W)
38809c6f1ddSLingrui98
38909c6f1ddSLingrui98  def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this)
39009c6f1ddSLingrui98  def getTag(x: UInt) = fromUInt(x).tag
39109c6f1ddSLingrui98  def getIdx(x: UInt) = fromUInt(x).idx
39209c6f1ddSLingrui98  def getBank(x: UInt) = if (banks > 1) getIdx(x)(log2Up(banks) - 1, 0) else 0.U
39309c6f1ddSLingrui98  def getBankIdx(x: UInt) = if (banks > 1) getIdx(x)(idxBits - 1, log2Up(banks)) else getIdx(x)
39409c6f1ddSLingrui98}
395eeb5ff92SLingrui98
396b37e4b45SLingrui98trait BasicPrediction extends HasXSParameter {
397b37e4b45SLingrui98  def cfiIndex: ValidUndirectioned[UInt]
398b37e4b45SLingrui98  def target(pc: UInt): UInt
399b37e4b45SLingrui98  def lastBrPosOH: Vec[Bool]
400b37e4b45SLingrui98  def brTaken: Bool
401b37e4b45SLingrui98  def shouldShiftVec: Vec[Bool]
402b37e4b45SLingrui98  def fallThruError: Bool
403b37e4b45SLingrui98}
404eeb5ff92SLingrui98@chiselName
405b37e4b45SLingrui98class FullBranchPrediction(implicit p: Parameters) extends XSBundle with HasBPUConst with BasicPrediction {
406eeb5ff92SLingrui98  val br_taken_mask = Vec(numBr, Bool())
40709c6f1ddSLingrui98
408eeb5ff92SLingrui98  val slot_valids = Vec(totalSlot, Bool())
40909c6f1ddSLingrui98
410eeb5ff92SLingrui98  val targets = Vec(totalSlot, UInt(VAddrBits.W))
411b30c10d6SLingrui98  val jalr_target = UInt(VAddrBits.W) // special path for indirect predictors
412a229ab6cSLingrui98  val offsets = Vec(totalSlot, UInt(log2Ceil(PredictWidth).W))
413a229ab6cSLingrui98  val fallThroughAddr = UInt(VAddrBits.W)
414b37e4b45SLingrui98  val fallThroughErr = Bool()
41509c6f1ddSLingrui98
41609c6f1ddSLingrui98  val is_jal = Bool()
41709c6f1ddSLingrui98  val is_jalr = Bool()
41809c6f1ddSLingrui98  val is_call = Bool()
41909c6f1ddSLingrui98  val is_ret = Bool()
420f4ebc4b2SLingrui98  val last_may_be_rvi_call = Bool()
421eeb5ff92SLingrui98  val is_br_sharing = Bool()
42209c6f1ddSLingrui98
42309c6f1ddSLingrui98  // val call_is_rvc = Bool()
42409c6f1ddSLingrui98  val hit = Bool()
42509c6f1ddSLingrui98
426eeb5ff92SLingrui98  def br_slot_valids = slot_valids.init
427eeb5ff92SLingrui98  def tail_slot_valid = slot_valids.last
428eeb5ff92SLingrui98
429eeb5ff92SLingrui98  def br_valids = {
430b37e4b45SLingrui98    VecInit(br_slot_valids :+ (tail_slot_valid && is_br_sharing))
431eeb5ff92SLingrui98  }
432eeb5ff92SLingrui98
433eeb5ff92SLingrui98  def taken_mask_on_slot = {
434eeb5ff92SLingrui98    VecInit(
435eeb5ff92SLingrui98      (br_slot_valids zip br_taken_mask.init).map{ case (t, v) => t && v } :+ (
436b30c10d6SLingrui98        tail_slot_valid && (
437b30c10d6SLingrui98          is_br_sharing && br_taken_mask.last || !is_br_sharing
438b30c10d6SLingrui98        )
439eeb5ff92SLingrui98      )
440eeb5ff92SLingrui98    )
441eeb5ff92SLingrui98  }
442eeb5ff92SLingrui98
443b37e4b45SLingrui98  def real_slot_taken_mask(): Vec[Bool] = {
444b37e4b45SLingrui98    VecInit(taken_mask_on_slot.map(_ && hit))
445b37e4b45SLingrui98  }
446b37e4b45SLingrui98
447b37e4b45SLingrui98  // len numBr
448b37e4b45SLingrui98  def real_br_taken_mask(): Vec[Bool] = {
449b37e4b45SLingrui98    VecInit(
450b37e4b45SLingrui98      taken_mask_on_slot.map(_ && hit).init :+
451b37e4b45SLingrui98      (br_taken_mask.last && tail_slot_valid && is_br_sharing && hit)
452b37e4b45SLingrui98    )
453b37e4b45SLingrui98  }
454b37e4b45SLingrui98
455b37e4b45SLingrui98  // the vec indicating if ghr should shift on each branch
456b37e4b45SLingrui98  def shouldShiftVec =
457b37e4b45SLingrui98    VecInit(br_valids.zipWithIndex.map{ case (v, i) =>
458b37e4b45SLingrui98      v && !real_br_taken_mask.take(i).reduceOption(_||_).getOrElse(false.B)})
459b37e4b45SLingrui98
460b37e4b45SLingrui98  def lastBrPosOH =
461b37e4b45SLingrui98    VecInit((!hit || !br_valids.reduce(_||_)) +: // not hit or no brs in entry
462b37e4b45SLingrui98      (0 until numBr).map(i =>
463b37e4b45SLingrui98        br_valids(i) &&
464b37e4b45SLingrui98        !real_br_taken_mask.take(i).reduceOption(_||_).getOrElse(false.B) && // no brs taken in front it
465b37e4b45SLingrui98        (real_br_taken_mask()(i) || !br_valids.drop(i+1).reduceOption(_||_).getOrElse(false.B)) && // no brs behind it
466b37e4b45SLingrui98        hit
467b37e4b45SLingrui98      )
468b37e4b45SLingrui98    )
469b37e4b45SLingrui98
47086d9c530SLingrui98  def brTaken = (br_valids zip br_taken_mask).map{ case (a, b) => a && b && hit}.reduce(_||_)
471b37e4b45SLingrui98
472b37e4b45SLingrui98  def target(pc: UInt): UInt = {
473d3854a00SLingrui98    val targetVec = targets :+ fallThroughAddr :+ (pc + (FetchWidth * 4).U)
474d3854a00SLingrui98    val tm = taken_mask_on_slot
475d3854a00SLingrui98    val selVecOH =
476d3854a00SLingrui98      tm.zipWithIndex.map{ case (t, i) => !tm.take(i).fold(false.B)(_||_) && t && hit} :+
477d3854a00SLingrui98      (!tm.asUInt.orR && hit) :+ !hit
478d3854a00SLingrui98    Mux1H(selVecOH, targetVec)
479b37e4b45SLingrui98  }
480b37e4b45SLingrui98
481b37e4b45SLingrui98  def fallThruError: Bool = hit && fallThroughErr
482b37e4b45SLingrui98
483b37e4b45SLingrui98  def hit_taken_on_jmp =
484b37e4b45SLingrui98    !real_slot_taken_mask().init.reduce(_||_) &&
485b37e4b45SLingrui98    real_slot_taken_mask().last && !is_br_sharing
486b37e4b45SLingrui98  def hit_taken_on_call = hit_taken_on_jmp && is_call
487b37e4b45SLingrui98  def hit_taken_on_ret  = hit_taken_on_jmp && is_ret
488b37e4b45SLingrui98  def hit_taken_on_jalr = hit_taken_on_jmp && is_jalr
489b37e4b45SLingrui98
490b37e4b45SLingrui98  def cfiIndex = {
491b37e4b45SLingrui98    val cfiIndex = Wire(ValidUndirectioned(UInt(log2Ceil(PredictWidth).W)))
492b37e4b45SLingrui98    cfiIndex.valid := real_slot_taken_mask().asUInt.orR
493b37e4b45SLingrui98    // when no takens, set cfiIndex to PredictWidth-1
494b37e4b45SLingrui98    cfiIndex.bits :=
495b37e4b45SLingrui98      ParallelPriorityMux(real_slot_taken_mask(), offsets) |
496b37e4b45SLingrui98      Fill(log2Ceil(PredictWidth), (!real_slot_taken_mask().asUInt.orR).asUInt)
497b37e4b45SLingrui98    cfiIndex
498b37e4b45SLingrui98  }
499b37e4b45SLingrui98
500eeb5ff92SLingrui98  def taken = br_taken_mask.reduce(_||_) || slot_valids.last // || (is_jal || is_jalr)
50109c6f1ddSLingrui98
502b30c10d6SLingrui98  def fromFtbEntry(entry: FTBEntry, pc: UInt, last_stage: Option[Tuple2[UInt, Bool]] = None) = {
503eeb5ff92SLingrui98    slot_valids := entry.brSlots.map(_.valid) :+ entry.tailSlot.valid
504eeb5ff92SLingrui98    targets := entry.getTargetVec(pc)
505b30c10d6SLingrui98    jalr_target := targets.last
506a229ab6cSLingrui98    offsets := entry.getOffsetVec
507eeb5ff92SLingrui98    is_jal := entry.tailSlot.valid && entry.isJal
508eeb5ff92SLingrui98    is_jalr := entry.tailSlot.valid && entry.isJalr
509eeb5ff92SLingrui98    is_call := entry.tailSlot.valid && entry.isCall
510eeb5ff92SLingrui98    is_ret := entry.tailSlot.valid && entry.isRet
511f4ebc4b2SLingrui98    last_may_be_rvi_call := entry.last_may_be_rvi_call
512eeb5ff92SLingrui98    is_br_sharing := entry.tailSlot.valid && entry.tailSlot.sharing
513a229ab6cSLingrui98
514a60a2901SLingrui98    val startLower        = Cat(0.U(1.W),    pc(instOffsetBits+log2Ceil(PredictWidth)-1, instOffsetBits))
515b37e4b45SLingrui98    val endLowerwithCarry = Cat(entry.carry, entry.pftAddr)
516a60a2901SLingrui98    fallThroughErr := startLower >= endLowerwithCarry
51786d9c530SLingrui98    fallThroughAddr := Mux(fallThroughErr, pc + (FetchWidth * 4).U, entry.getFallThrough(pc))
518a229ab6cSLingrui98  }
51909c6f1ddSLingrui98
52009c6f1ddSLingrui98  def display(cond: Bool): Unit = {
521eeb5ff92SLingrui98    XSDebug(cond, p"[taken_mask] ${Binary(br_taken_mask.asUInt)} [hit] $hit\n")
52209c6f1ddSLingrui98  }
52309c6f1ddSLingrui98}
52409c6f1ddSLingrui98
525803124a6SLingrui98class SpeculativeInfo(implicit p: Parameters) extends XSBundle
526803124a6SLingrui98  with HasBPUConst with BPUUtils {
527803124a6SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
528803124a6SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
529803124a6SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
530803124a6SLingrui98  val histPtr = new CGHPtr
531803124a6SLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
532803124a6SLingrui98  val rasTop = new RASEntry
533803124a6SLingrui98}
534803124a6SLingrui98
535bf358e08SLingrui98@chiselName
536b37e4b45SLingrui98class BranchPredictionBundle(implicit p: Parameters) extends XSBundle
537b37e4b45SLingrui98  with HasBPUConst with BPUUtils {
53809c6f1ddSLingrui98  val pc = UInt(VAddrBits.W)
53909c6f1ddSLingrui98  val valid = Bool()
54009c6f1ddSLingrui98  val hasRedirect = Bool()
54109c6f1ddSLingrui98  val ftq_idx = new FtqPtr
542b37e4b45SLingrui98  val full_pred = new FullBranchPrediction
543b37e4b45SLingrui98
54409c6f1ddSLingrui98
545c5e28a9aSLingrui98  def target(pc: UInt) = full_pred.target(pc)
546c5e28a9aSLingrui98  def cfiIndex         = full_pred.cfiIndex
547c5e28a9aSLingrui98  def lastBrPosOH      = full_pred.lastBrPosOH
548c5e28a9aSLingrui98  def brTaken          = full_pred.brTaken
549c5e28a9aSLingrui98  def shouldShiftVec   = full_pred.shouldShiftVec
550c5e28a9aSLingrui98  def fallThruError    = full_pred.fallThruError
551eeb5ff92SLingrui98
552b37e4b45SLingrui98  def getTarget = target(pc)
553b37e4b45SLingrui98  def taken = cfiIndex.valid
55409c6f1ddSLingrui98
55509c6f1ddSLingrui98  def display(cond: Bool): Unit = {
55609c6f1ddSLingrui98    XSDebug(cond, p"[pc] ${Hexadecimal(pc)}\n")
557b37e4b45SLingrui98    full_pred.display(cond)
55809c6f1ddSLingrui98  }
55909c6f1ddSLingrui98}
56009c6f1ddSLingrui98
561bf358e08SLingrui98@chiselName
56209c6f1ddSLingrui98class BranchPredictionResp(implicit p: Parameters) extends XSBundle with HasBPUConst {
56309c6f1ddSLingrui98  // val valids = Vec(3, Bool())
564b37e4b45SLingrui98  val s1 = new BranchPredictionBundle
565b37e4b45SLingrui98  val s2 = new BranchPredictionBundle
566cb4f77ceSLingrui98  val s3 = new BranchPredictionBundle
56709c6f1ddSLingrui98
568c2d1ec7dSLingrui98  val last_stage_meta = UInt(MaxMetaLength.W)
569c2d1ec7dSLingrui98  val last_stage_spec_info = new SpeculativeInfo
570c2d1ec7dSLingrui98  val last_stage_ftb_entry = new FTBEntry
571c2d1ec7dSLingrui98
572b37e4b45SLingrui98  def selectedResp ={
573b37e4b45SLingrui98    val res =
57409c6f1ddSLingrui98      PriorityMux(Seq(
575cb4f77ceSLingrui98        ((s3.valid && s3.hasRedirect) -> s3),
57609c6f1ddSLingrui98        ((s2.valid && s2.hasRedirect) -> s2),
57709c6f1ddSLingrui98        (s1.valid -> s1)
57809c6f1ddSLingrui98      ))
579b37e4b45SLingrui98    res
580b37e4b45SLingrui98  }
58109c6f1ddSLingrui98  def selectedRespIdx =
58209c6f1ddSLingrui98    PriorityMux(Seq(
583cb4f77ceSLingrui98      ((s3.valid && s3.hasRedirect) -> BP_S3),
58409c6f1ddSLingrui98      ((s2.valid && s2.hasRedirect) -> BP_S2),
58509c6f1ddSLingrui98      (s1.valid -> BP_S1)
58609c6f1ddSLingrui98    ))
587cb4f77ceSLingrui98  def lastStage = s3
58809c6f1ddSLingrui98}
58909c6f1ddSLingrui98
590c2d1ec7dSLingrui98class BpuToFtqBundle(implicit p: Parameters) extends BranchPredictionResp {}
59109c6f1ddSLingrui98
592803124a6SLingrui98class BranchPredictionUpdate(implicit p: Parameters) extends XSBundle with HasBPUConst {
593803124a6SLingrui98  val pc = UInt(VAddrBits.W)
594803124a6SLingrui98  val spec_info = new SpeculativeInfo
595803124a6SLingrui98  val ftb_entry = new FTBEntry()
596803124a6SLingrui98
597803124a6SLingrui98  val cfi_idx = ValidUndirectioned(UInt(log2Ceil(PredictWidth).W))
598803124a6SLingrui98  val br_taken_mask = Vec(numBr, Bool())
599803124a6SLingrui98  val jmp_taken = Bool()
60009c6f1ddSLingrui98  val mispred_mask = Vec(numBr+1, Bool())
601edc18578SLingrui98  val pred_hit = Bool()
60209c6f1ddSLingrui98  val false_hit = Bool()
60309c6f1ddSLingrui98  val new_br_insert_pos = Vec(numBr, Bool())
60409c6f1ddSLingrui98  val old_entry = Bool()
60509c6f1ddSLingrui98  val meta = UInt(MaxMetaLength.W)
606abdbe4b7SLingrui98  val full_target = UInt(VAddrBits.W)
607edc18578SLingrui98  val from_stage = UInt(2.W)
60886d9c530SLingrui98  val ghist = UInt(HistoryLength.W)
60909c6f1ddSLingrui98
610803124a6SLingrui98  def is_jal = ftb_entry.tailSlot.valid && ftb_entry.isJal
611803124a6SLingrui98  def is_jalr = ftb_entry.tailSlot.valid && ftb_entry.isJalr
612803124a6SLingrui98  def is_call = ftb_entry.tailSlot.valid && ftb_entry.isCall
613803124a6SLingrui98  def is_ret = ftb_entry.tailSlot.valid && ftb_entry.isRet
614803124a6SLingrui98
615803124a6SLingrui98  def display(cond: Bool) = {
61609c6f1ddSLingrui98    XSDebug(cond, p"-----------BranchPredictionUpdate-----------\n")
61709c6f1ddSLingrui98    XSDebug(cond, p"[mispred_mask] ${Binary(mispred_mask.asUInt)} [false_hit] $false_hit\n")
61809c6f1ddSLingrui98    XSDebug(cond, p"[new_br_insert_pos] ${Binary(new_br_insert_pos.asUInt)}\n")
61909c6f1ddSLingrui98    XSDebug(cond, p"--------------------------------------------\n")
62009c6f1ddSLingrui98  }
62109c6f1ddSLingrui98}
62209c6f1ddSLingrui98
62309c6f1ddSLingrui98class BranchPredictionRedirect(implicit p: Parameters) extends Redirect with HasBPUConst {
62409c6f1ddSLingrui98  // override def toPrintable: Printable = {
62509c6f1ddSLingrui98  //   p"-----------BranchPredictionRedirect----------- " +
62609c6f1ddSLingrui98  //     p"-----------cfiUpdate----------- " +
62709c6f1ddSLingrui98  //     p"[pc] ${Hexadecimal(cfiUpdate.pc)} " +
62809c6f1ddSLingrui98  //     p"[predTaken] ${cfiUpdate.predTaken}, [taken] ${cfiUpdate.taken}, [isMisPred] ${cfiUpdate.isMisPred} " +
62909c6f1ddSLingrui98  //     p"[target] ${Hexadecimal(cfiUpdate.target)} " +
63009c6f1ddSLingrui98  //     p"------------------------------- " +
6319aca92b9SYinan Xu  //     p"[robPtr] f=${robIdx.flag} v=${robIdx.value} " +
63209c6f1ddSLingrui98  //     p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} " +
63309c6f1ddSLingrui98  //     p"[ftqOffset] ${ftqOffset} " +
63409c6f1ddSLingrui98  //     p"[level] ${level}, [interrupt] ${interrupt} " +
63509c6f1ddSLingrui98  //     p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value} " +
63609c6f1ddSLingrui98  //     p"[stFtqOffset] ${stFtqOffset} " +
63709c6f1ddSLingrui98  //     p"\n"
63809c6f1ddSLingrui98
63909c6f1ddSLingrui98  // }
64009c6f1ddSLingrui98
64109c6f1ddSLingrui98  def display(cond: Bool): Unit = {
64209c6f1ddSLingrui98    XSDebug(cond, p"-----------BranchPredictionRedirect----------- \n")
64309c6f1ddSLingrui98    XSDebug(cond, p"-----------cfiUpdate----------- \n")
64409c6f1ddSLingrui98    XSDebug(cond, p"[pc] ${Hexadecimal(cfiUpdate.pc)}\n")
645c2ad24ebSLingrui98    // XSDebug(cond, p"[hist] ${Binary(cfiUpdate.hist.predHist)}\n")
64609c6f1ddSLingrui98    XSDebug(cond, p"[br_hit] ${cfiUpdate.br_hit} [isMisPred] ${cfiUpdate.isMisPred}\n")
64709c6f1ddSLingrui98    XSDebug(cond, p"[pred_taken] ${cfiUpdate.predTaken} [taken] ${cfiUpdate.taken} [isMisPred] ${cfiUpdate.isMisPred}\n")
64809c6f1ddSLingrui98    XSDebug(cond, p"[target] ${Hexadecimal(cfiUpdate.target)} \n")
64909c6f1ddSLingrui98    XSDebug(cond, p"[shift] ${cfiUpdate.shift}\n")
65009c6f1ddSLingrui98    XSDebug(cond, p"------------------------------- \n")
6519aca92b9SYinan Xu    XSDebug(cond, p"[robPtr] f=${robIdx.flag} v=${robIdx.value}\n")
65209c6f1ddSLingrui98    XSDebug(cond, p"[ftqPtr] f=${ftqIdx.flag} v=${ftqIdx.value} \n")
65309c6f1ddSLingrui98    XSDebug(cond, p"[ftqOffset] ${ftqOffset} \n")
65409c6f1ddSLingrui98    XSDebug(cond, p"[stFtqIdx] f=${stFtqIdx.flag} v=${stFtqIdx.value}\n")
65509c6f1ddSLingrui98    XSDebug(cond, p"[stFtqOffset] ${stFtqOffset}\n")
65609c6f1ddSLingrui98    XSDebug(cond, p"---------------------------------------------- \n")
65709c6f1ddSLingrui98  }
65809c6f1ddSLingrui98}
659