109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 15c49ebec8SHaoyuan Feng* 16c49ebec8SHaoyuan Feng* 17c49ebec8SHaoyuan Feng* Acknowledgement 18c49ebec8SHaoyuan Feng* 19c49ebec8SHaoyuan Feng* This implementation is inspired by several key papers: 20c49ebec8SHaoyuan Feng* [1] Alex Ramirez, Oliverio J. Santana, Josep L. Larriba-Pey, and Mateo Valero. "[Fetching instruction streams.] 21c49ebec8SHaoyuan Feng* (https://doi.org/10.1109/MICRO.2002.1176264)" 35th Annual IEEE/ACM International Symposium on Microarchitecture 22c49ebec8SHaoyuan Feng* (MICRO). 2002. 23c49ebec8SHaoyuan Feng* [2] Yasuo Ishii, Jaekyu Lee, Krishnendra Nathella, and Dam Sunwoo. "[Rebasing instruction prefetching: An industry 24c49ebec8SHaoyuan Feng* perspective.](https://doi.org/10.1109/LCA.2020.3035068)" IEEE Computer Architecture Letters 19.2: 147-150. 2020. 25c49ebec8SHaoyuan Feng* [3] Yasuo Ishii, Jaekyu Lee, Krishnendra Nathella, and Dam Sunwoo. "[Re-establishing fetch-directed instruction 26c49ebec8SHaoyuan Feng* prefetching: An industry perspective.](https://doi.org/10.1109/ISPASS51385.2021.00034)" 2021 IEEE International 27c49ebec8SHaoyuan Feng* Symposium on Performance Analysis of Systems and Software (ISPASS). 2021. 2809c6f1ddSLingrui98***************************************************************************************/ 2909c6f1ddSLingrui98 3009c6f1ddSLingrui98package xiangshan.frontend 3109c6f1ddSLingrui98import chisel3._ 3209c6f1ddSLingrui98import chisel3.util._ 33cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.LazyModule 34cf7d6b7aSMuziimport freechips.rocketchip.diplomacy.LazyModuleImp 35cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters 363c02ee8fSwakafaimport utility._ 3709c6f1ddSLingrui98import xiangshan._ 38cf7d6b7aSMuziimport xiangshan.backend.fu.PFEvent 39cf7d6b7aSMuziimport xiangshan.backend.fu.PMP 40cf7d6b7aSMuziimport xiangshan.backend.fu.PMPChecker 41cf7d6b7aSMuziimport xiangshan.backend.fu.PMPReqBundle 42ee175d78SJayimport xiangshan.cache.mmu._ 431d8f4dcbSJayimport xiangshan.frontend.icache._ 4409c6f1ddSLingrui98 4509c6f1ddSLingrui98class Frontend()(implicit p: Parameters) extends LazyModule with HasXSParameter { 4695e60e55STang Haojin override def shouldBeInlined: Boolean = false 47233f2ad0Szhanglinjuan val inner = LazyModule(new FrontendInlined) 48233f2ad0Szhanglinjuan lazy val module = new FrontendImp(this) 49233f2ad0Szhanglinjuan} 50233f2ad0Szhanglinjuan 51233f2ad0Szhanglinjuanclass FrontendImp(wrapper: Frontend)(implicit p: Parameters) extends LazyModuleImp(wrapper) { 52233f2ad0Szhanglinjuan val io = IO(wrapper.inner.module.io.cloneType) 53233f2ad0Szhanglinjuan val io_perf = IO(wrapper.inner.module.io_perf.cloneType) 54233f2ad0Szhanglinjuan io <> wrapper.inner.module.io 55233f2ad0Szhanglinjuan io_perf <> wrapper.inner.module.io_perf 56233f2ad0Szhanglinjuan if (p(DebugOptionsKey).ResetGen) { 57233f2ad0Szhanglinjuan ResetGen(ResetGenNode(Seq(ModuleNode(wrapper.inner.module))), reset, sim = false) 58233f2ad0Szhanglinjuan } 59233f2ad0Szhanglinjuan} 60233f2ad0Szhanglinjuan 61233f2ad0Szhanglinjuanclass FrontendInlined()(implicit p: Parameters) extends LazyModule with HasXSParameter { 62233f2ad0Szhanglinjuan override def shouldBeInlined: Boolean = true 6309c6f1ddSLingrui98 6409c6f1ddSLingrui98 val instrUncache = LazyModule(new InstrUncache()) 6509c6f1ddSLingrui98 val icache = LazyModule(new ICache()) 6609c6f1ddSLingrui98 67233f2ad0Szhanglinjuan lazy val module = new FrontendInlinedImp(this) 6809c6f1ddSLingrui98} 6909c6f1ddSLingrui98 70233f2ad0Szhanglinjuanclass FrontendInlinedImp(outer: FrontendInlined) extends LazyModuleImp(outer) 7109c6f1ddSLingrui98 with HasXSParameter 72cf7d6b7aSMuzi with HasPerfEvents { 7309c6f1ddSLingrui98 val io = IO(new Bundle() { 74f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 75c4b44470SGuokai Chen val reset_vector = Input(UInt(PAddrBits.W)) 7609c6f1ddSLingrui98 val fencei = Input(Bool()) 771a718038SHaoyuan Feng val ptw = new TlbPtwIO() 7809c6f1ddSLingrui98 val backend = new FrontendToCtrlIO 792c9f4a9fSxu_zh val softPrefetch = Vec(backendParams.LduCnt, Flipped(Valid(new SoftIfetchPrefetchBundle))) 8009c6f1ddSLingrui98 val sfence = Input(new SfenceBundle) 8109c6f1ddSLingrui98 val tlbCsr = Input(new TlbCsrBundle) 8209c6f1ddSLingrui98 val csrCtrl = Input(new CustomCSRCtrlIO) 830184a80eSYanqin Li val error = ValidIO(new L1CacheErrorInfo) 8409c6f1ddSLingrui98 val frontendInfo = new Bundle { 8509c6f1ddSLingrui98 val ibufFull = Output(Bool()) 8609c6f1ddSLingrui98 val bpuInfo = new Bundle { 8709c6f1ddSLingrui98 val bpRight = Output(UInt(XLEN.W)) 8809c6f1ddSLingrui98 val bpWrong = Output(UInt(XLEN.W)) 8909c6f1ddSLingrui98 } 9009c6f1ddSLingrui98 } 91233f2ad0Szhanglinjuan val resetInFrontend = Output(Bool()) 9260ebee38STang Haojin val debugTopDown = new Bundle { 9360ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 9460ebee38STang Haojin } 9509c6f1ddSLingrui98 }) 9609c6f1ddSLingrui98 9709c6f1ddSLingrui98 // decouped-frontend modules 981d8f4dcbSJay val instrUncache = outer.instrUncache.module 991d8f4dcbSJay val icache = outer.icache.module 10009c6f1ddSLingrui98 val bpu = Module(new Predictor) 10109c6f1ddSLingrui98 val ifu = Module(new NewIFU) 10244c9c1deSEaston Man val ibuffer = Module(new IBuffer) 10309c6f1ddSLingrui98 val ftq = Module(new Ftq) 10409c6f1ddSLingrui98 105f1fe8698SLemover val needFlush = RegNext(io.backend.toFtq.redirect.valid) 106d2b20d1aSTang Haojin val FlushControlRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsCtrl) 107d2b20d1aSTang Haojin val FlushMemVioRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsMemVio) 108d2b20d1aSTang Haojin val FlushControlBTBMiss = Wire(Bool()) 109d2b20d1aSTang Haojin val FlushTAGEMiss = Wire(Bool()) 110d2b20d1aSTang Haojin val FlushSCMiss = Wire(Bool()) 111d2b20d1aSTang Haojin val FlushITTAGEMiss = Wire(Bool()) 112d2b20d1aSTang Haojin val FlushRASMiss = Wire(Bool()) 113f1fe8698SLemover 1146f688dacSYinan Xu val tlbCsr = DelayN(io.tlbCsr, 2) 1156f688dacSYinan Xu val csrCtrl = DelayN(io.csrCtrl, 2) 116fa9f9690SLemover val sfence = RegNext(RegNext(io.sfence)) 11772951335SLi Qianruo 11872951335SLi Qianruo // trigger 1196f688dacSYinan Xu ifu.io.frontendTrigger := csrCtrl.frontend_trigger 12072951335SLi Qianruo 12171b6c42eSxu_zh // RVCDecoder fsIsOff 12271b6c42eSxu_zh ifu.io.csr_fsIsOff := csrCtrl.fsIsOff 12371b6c42eSxu_zh 1246ee06c7aSSteve Gou // bpu ctrl 1256ee06c7aSSteve Gou bpu.io.ctrl := csrCtrl.bp_ctrl 1265f119905STang Haojin bpu.io.reset_vector := io.reset_vector 1276ee06c7aSSteve Gou 128b6982e83SLemover // pmp 129b92f8445Sssszwic val PortNumber = ICacheParameters().PortNumber 130b6982e83SLemover val pmp = Module(new PMP()) 13134f9624dSguohongyu val pmp_check = VecInit(Seq.fill(coreParams.ipmpPortNum)(Module(new PMPChecker(3, sameCycle = true)).io)) 1326f688dacSYinan Xu pmp.io.distribute_csr := csrCtrl.distribute_csr 13334f9624dSguohongyu val pmp_req_vec = Wire(Vec(coreParams.ipmpPortNum, Valid(new PMPReqBundle()))) 134b92f8445Sssszwic (0 until 2 * PortNumber).foreach(i => pmp_req_vec(i) <> icache.io.pmp(i).req) 1350c26d810Sguohongyu pmp_req_vec.last <> ifu.io.pmp.req 136ee175d78SJay 137b6982e83SLemover for (i <- pmp_check.indices) { 138*8882eb68SXin Tian if (HasBitmapCheck) { 139*8882eb68SXin Tian pmp_check(i).apply(tlbCsr.mbmc.CMODE.asBool, tlbCsr.priv.imode, pmp.io.pmp, pmp.io.pma, pmp_req_vec(i)) 140*8882eb68SXin Tian } else { 141ee175d78SJay pmp_check(i).apply(tlbCsr.priv.imode, pmp.io.pmp, pmp.io.pma, pmp_req_vec(i)) 142b6982e83SLemover } 143*8882eb68SXin Tian } 144b92f8445Sssszwic (0 until 2 * PortNumber).foreach(i => icache.io.pmp(i).resp <> pmp_check(i).resp) 1450c26d810Sguohongyu ifu.io.pmp.resp <> pmp_check.last.resp 146ee175d78SJay 147cf7d6b7aSMuzi val itlb = 148cf7d6b7aSMuzi Module(new TLB(coreParams.itlbPortNum, nRespDups = 1, Seq.fill(PortNumber)(false) ++ Seq(true), itlbParams)) 149b92f8445Sssszwic itlb.io.requestor.take(PortNumber) zip icache.io.itlb foreach { case (a, b) => a <> b } 1500c26d810Sguohongyu itlb.io.requestor.last <> ifu.io.iTLBInter // mmio may need re-tlb, blocked 151254e4960SHaoyuan Feng itlb.io.hartId := io.hartId 1521a718038SHaoyuan Feng itlb.io.base_connect(sfence, tlbCsr) 153fad7803dSxu_zh itlb.io.flushPipe.foreach(_ := icache.io.itlbFlushPipe) 154a4f9c77fSpeixiaokun itlb.io.redirect := DontCare // itlb has flushpipe, don't need redirect signal 15509c6f1ddSLingrui98 1561a718038SHaoyuan Feng val itlb_ptw = Wire(new VectorTlbPtwIO(coreParams.itlbPortNum)) 1571a718038SHaoyuan Feng itlb_ptw.connect(itlb.io.ptw) 1581a718038SHaoyuan Feng val itlbRepeater1 = PTWFilter(itlbParams.fenceDelay, itlb_ptw, sfence, tlbCsr, l2tlbParams.ifilterSize) 159cf7d6b7aSMuzi val itlbRepeater2 = 160cf7d6b7aSMuzi PTWRepeaterNB(passReady = false, itlbParams.fenceDelay, itlbRepeater1.io.ptw, io.ptw, sfence, tlbCsr) 1611a718038SHaoyuan Feng 1622c9f4a9fSxu_zh icache.io.ftqPrefetch <> ftq.io.toPrefetch 1632c9f4a9fSxu_zh icache.io.softPrefetch <> io.softPrefetch 16409c6f1ddSLingrui98 16509c6f1ddSLingrui98 // IFU-Ftq 16609c6f1ddSLingrui98 ifu.io.ftqInter.fromFtq <> ftq.io.toIfu 167c5c5edaeSJenius ftq.io.toIfu.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 168c5c5edaeSJenius 16909c6f1ddSLingrui98 ftq.io.fromIfu <> ifu.io.ftqInter.toFtq 17009c6f1ddSLingrui98 bpu.io.ftq_to_bpu <> ftq.io.toBpu 17109c6f1ddSLingrui98 ftq.io.fromBpu <> bpu.io.bpu_to_ftq 1721d1e6d4dSJenius 1731d1e6d4dSJenius ftq.io.mmioCommitRead <> ifu.io.mmioCommitRead 174c5c5edaeSJenius 17571b6c42eSxu_zh // IFU-ICache 176c5c5edaeSJenius icache.io.fetch.req <> ftq.io.toICache.req 177c5c5edaeSJenius ftq.io.toICache.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 178c5c5edaeSJenius 179c5c5edaeSJenius ifu.io.icacheInter.resp <> icache.io.fetch.resp 18050780602SJenius ifu.io.icacheInter.icacheReady := icache.io.toIFU 181d2b20d1aSTang Haojin ifu.io.icacheInter.topdownIcacheMiss := icache.io.fetch.topdownIcacheMiss 182d2b20d1aSTang Haojin ifu.io.icacheInter.topdownItlbMiss := icache.io.fetch.topdownItlbMiss 1831d8f4dcbSJay icache.io.stop := ifu.io.icacheStop 184b92f8445Sssszwic icache.io.flush := ftq.io.icacheFlush 18509c6f1ddSLingrui98 1861d8f4dcbSJay ifu.io.icachePerfInfo := icache.io.perfInfo 1871d8f4dcbSJay 188881e32f5SZifei Zhang icache.io.csr_pf_enable := RegNext(csrCtrl.pf_ctrl.l1I_pf_enable) 189ecccf78fSJay 1903dbaa960SEaston Man icache.io.fencei := RegNext(io.fencei) 1912a6078bfSguohongyu 19209c6f1ddSLingrui98 // IFU-Ibuffer 19309c6f1ddSLingrui98 ifu.io.toIbuffer <> ibuffer.io.in 19409c6f1ddSLingrui98 19509c6f1ddSLingrui98 ftq.io.fromBackend <> io.backend.toFtq 19692c61038SXuan Hu io.backend.fromFtq := ftq.io.toBackend 19792c61038SXuan Hu io.backend.fromIfu := ifu.io.toBackend 19809c6f1ddSLingrui98 io.frontendInfo.bpuInfo <> ftq.io.bpuInfo 19909c6f1ddSLingrui98 2005359309bSGuokai Chen val checkPcMem = Reg(Vec(FtqSize, new Ftq_RF_Components)) 2015359309bSGuokai Chen when(ftq.io.toBackend.pc_mem_wen) { 202f533cba7SHuSipeng checkPcMem(ftq.io.toBackend.pc_mem_waddr) := ftq.io.toBackend.pc_mem_wdata 2035359309bSGuokai Chen } 2045359309bSGuokai Chen 2054d53e0efSzhou tao val checkTargetPtr = Wire(Vec(DecodeWidth, new FtqPtr)) 2065359309bSGuokai Chen val checkTarget = Wire(Vec(DecodeWidth, UInt(VAddrBits.W))) 2075359309bSGuokai Chen 2085359309bSGuokai Chen for (i <- 0 until DecodeWidth) { 2094d53e0efSzhou tao checkTargetPtr(i) := ibuffer.io.out(i).bits.ftqPtr 210cf7d6b7aSMuzi checkTarget(i) := Mux( 2114d53e0efSzhou tao ftq.io.toBackend.newest_entry_ptr.value === checkTargetPtr(i).value, 2125359309bSGuokai Chen ftq.io.toBackend.newest_entry_target, 2134d53e0efSzhou tao checkPcMem((checkTargetPtr(i) + 1.U).value).startAddr 214cf7d6b7aSMuzi ) 2155359309bSGuokai Chen } 2165359309bSGuokai Chen 2175359309bSGuokai Chen // commented out for this br could be the last instruction in the fetch block 2185359309bSGuokai Chen def checkNotTakenConsecutive = { 2195359309bSGuokai Chen val prevNotTakenValid = RegInit(0.B) 2204d53e0efSzhou tao val prevNotTakenFtqPtr = Reg(new FtqPtr) 2215359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2225359309bSGuokai Chen // for instrs that is not the last, if a not-taken br, the next instr should have the same ftqPtr 2235359309bSGuokai Chen // for instrs that is the last, record and check next request 2245359309bSGuokai Chen when(ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr) { 2255359309bSGuokai Chen when(ibuffer.io.out(i + 1).fire) { 2265359309bSGuokai Chen // not last br, check now 2275359309bSGuokai Chen }.otherwise { 2285359309bSGuokai Chen // last br, record its info 2295359309bSGuokai Chen prevNotTakenValid := true.B 2304d53e0efSzhou tao prevNotTakenFtqPtr := checkTargetPtr(i) 2315359309bSGuokai Chen } 2325359309bSGuokai Chen } 2338b33cd30Sklin02 XSError( 2348b33cd30Sklin02 ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && 2358b33cd30Sklin02 ibuffer.io.out(i + 1).fire && 2368b33cd30Sklin02 checkTargetPtr(i).value =/= checkTargetPtr(i + 1).value, 2378b33cd30Sklin02 "not-taken br should have same ftqPtr\n" 2388b33cd30Sklin02 ) 2395359309bSGuokai Chen } 2405359309bSGuokai Chen when(ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr) { 2415359309bSGuokai Chen // last instr is a br, record its info 2425359309bSGuokai Chen prevNotTakenValid := true.B 2434d53e0efSzhou tao prevNotTakenFtqPtr := checkTargetPtr(DecodeWidth - 1) 2445359309bSGuokai Chen } 2455359309bSGuokai Chen when(prevNotTakenValid && ibuffer.io.out(0).fire) { 2465359309bSGuokai Chen prevNotTakenValid := false.B 2475359309bSGuokai Chen } 2488b33cd30Sklin02 XSError( 2498b33cd30Sklin02 prevNotTakenValid && ibuffer.io.out(0).fire && 2508b33cd30Sklin02 prevNotTakenFtqPtr.value =/= checkTargetPtr(0).value, 2518b33cd30Sklin02 "not-taken br should have same ftqPtr\n" 2528b33cd30Sklin02 ) 2538b33cd30Sklin02 2545359309bSGuokai Chen when(needFlush) { 2555359309bSGuokai Chen prevNotTakenValid := false.B 2565359309bSGuokai Chen } 2575359309bSGuokai Chen } 2585359309bSGuokai Chen 2595359309bSGuokai Chen def checkTakenNotConsecutive = { 2605359309bSGuokai Chen val prevTakenValid = RegInit(0.B) 2614d53e0efSzhou tao val prevTakenFtqPtr = Reg(new FtqPtr) 2625359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2635359309bSGuokai Chen // for instrs that is not the last, if a taken br, the next instr should not have the same ftqPtr 2645359309bSGuokai Chen // for instrs that is the last, record and check next request 2655359309bSGuokai Chen when(ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && ibuffer.io.out(i).bits.pred_taken) { 2665359309bSGuokai Chen when(ibuffer.io.out(i + 1).fire) { 2675359309bSGuokai Chen // not last br, check now 2685359309bSGuokai Chen }.otherwise { 2695359309bSGuokai Chen // last br, record its info 2705359309bSGuokai Chen prevTakenValid := true.B 2714d53e0efSzhou tao prevTakenFtqPtr := checkTargetPtr(i) 2725359309bSGuokai Chen } 2735359309bSGuokai Chen } 2748b33cd30Sklin02 XSError( 2758b33cd30Sklin02 ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && ibuffer.io.out(i).bits.pred_taken && 2768b33cd30Sklin02 ibuffer.io.out(i + 1).fire && 2778b33cd30Sklin02 (checkTargetPtr(i) + 1.U).value =/= checkTargetPtr(i + 1).value, 2788b33cd30Sklin02 "taken br should have consecutive ftqPtr\n" 2798b33cd30Sklin02 ) 2805359309bSGuokai Chen } 281cf7d6b7aSMuzi when(ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && ibuffer.io.out( 282cf7d6b7aSMuzi DecodeWidth - 1 283cf7d6b7aSMuzi ).bits.pred_taken) { 2845359309bSGuokai Chen // last instr is a br, record its info 2855359309bSGuokai Chen prevTakenValid := true.B 2864d53e0efSzhou tao prevTakenFtqPtr := checkTargetPtr(DecodeWidth - 1) 2875359309bSGuokai Chen } 2885359309bSGuokai Chen when(prevTakenValid && ibuffer.io.out(0).fire) { 2895359309bSGuokai Chen prevTakenValid := false.B 2905359309bSGuokai Chen } 2918b33cd30Sklin02 XSError( 2928b33cd30Sklin02 prevTakenValid && ibuffer.io.out(0).fire && 2938b33cd30Sklin02 (prevTakenFtqPtr + 1.U).value =/= checkTargetPtr(0).value, 2948b33cd30Sklin02 "taken br should have consecutive ftqPtr\n" 2958b33cd30Sklin02 ) 2965359309bSGuokai Chen when(needFlush) { 2975359309bSGuokai Chen prevTakenValid := false.B 2985359309bSGuokai Chen } 2995359309bSGuokai Chen } 3005359309bSGuokai Chen 3015359309bSGuokai Chen def checkNotTakenPC = { 3025359309bSGuokai Chen val prevNotTakenPC = Reg(UInt(VAddrBits.W)) 3035359309bSGuokai Chen val prevIsRVC = Reg(Bool()) 3045359309bSGuokai Chen val prevNotTakenValid = RegInit(0.B) 3055359309bSGuokai Chen 3065359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 3075359309bSGuokai Chen when(ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && !ibuffer.io.out(i).bits.pred_taken) { 3088b33cd30Sklin02 when(ibuffer.io.out(i + 1).fire) {}.otherwise { 3095359309bSGuokai Chen prevNotTakenValid := true.B 3105359309bSGuokai Chen prevIsRVC := ibuffer.io.out(i).bits.pd.isRVC 3115359309bSGuokai Chen prevNotTakenPC := ibuffer.io.out(i).bits.pc 3125359309bSGuokai Chen } 3135359309bSGuokai Chen } 3148b33cd30Sklin02 XSError( 3158b33cd30Sklin02 ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && !ibuffer.io.out(i).bits.pred_taken && 3168b33cd30Sklin02 ibuffer.io.out(i + 1).fire && 3178b33cd30Sklin02 ibuffer.io.out(i).bits.pc + Mux(ibuffer.io.out(i).bits.pd.isRVC, 2.U, 4.U) =/= ibuffer.io.out( 3188b33cd30Sklin02 i + 1 3198b33cd30Sklin02 ).bits.pc, 3208b33cd30Sklin02 "not-taken br should have consecutive pc\n" 3218b33cd30Sklin02 ) 3225359309bSGuokai Chen } 323cf7d6b7aSMuzi when(ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && !ibuffer.io.out( 324cf7d6b7aSMuzi DecodeWidth - 1 325cf7d6b7aSMuzi ).bits.pred_taken) { 3265359309bSGuokai Chen prevNotTakenValid := true.B 3275359309bSGuokai Chen prevIsRVC := ibuffer.io.out(DecodeWidth - 1).bits.pd.isRVC 3285359309bSGuokai Chen prevNotTakenPC := ibuffer.io.out(DecodeWidth - 1).bits.pc 3295359309bSGuokai Chen } 3305359309bSGuokai Chen when(prevNotTakenValid && ibuffer.io.out(0).fire) { 3318b33cd30Sklin02 prevNotTakenValid := false.B 3328b33cd30Sklin02 } 333cf7d6b7aSMuzi XSError( 3348b33cd30Sklin02 prevNotTakenValid && ibuffer.io.out(0).fire && 335cf7d6b7aSMuzi prevNotTakenPC + Mux(prevIsRVC, 2.U, 4.U) =/= ibuffer.io.out(0).bits.pc, 336cf7d6b7aSMuzi "not-taken br should have same pc\n" 337cf7d6b7aSMuzi ) 3385359309bSGuokai Chen when(needFlush) { 3395359309bSGuokai Chen prevNotTakenValid := false.B 3405359309bSGuokai Chen } 3415359309bSGuokai Chen } 3425359309bSGuokai Chen 3435359309bSGuokai Chen def checkTakenPC = { 3444d53e0efSzhou tao val prevTakenFtqPtr = Reg(new FtqPtr) 3455359309bSGuokai Chen val prevTakenValid = RegInit(0.B) 3465359309bSGuokai Chen val prevTakenTarget = Wire(UInt(VAddrBits.W)) 3474d53e0efSzhou tao prevTakenTarget := checkPcMem((prevTakenFtqPtr + 1.U).value).startAddr 3485359309bSGuokai Chen 3495359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 3505359309bSGuokai Chen when(ibuffer.io.out(i).fire && !ibuffer.io.out(i).bits.pd.notCFI && ibuffer.io.out(i).bits.pred_taken) { 3518b33cd30Sklin02 when(ibuffer.io.out(i + 1).fire) {}.otherwise { 3525359309bSGuokai Chen prevTakenValid := true.B 3534d53e0efSzhou tao prevTakenFtqPtr := checkTargetPtr(i) 3545359309bSGuokai Chen } 3555359309bSGuokai Chen } 3568b33cd30Sklin02 XSError( 3578b33cd30Sklin02 ibuffer.io.out(i).fire && !ibuffer.io.out(i).bits.pd.notCFI && ibuffer.io.out(i).bits.pred_taken && 3588b33cd30Sklin02 ibuffer.io.out(i + 1).fire && 3598b33cd30Sklin02 checkTarget(i) =/= ibuffer.io.out(i + 1).bits.pc, 3608b33cd30Sklin02 "taken instr should follow target pc\n" 3618b33cd30Sklin02 ) 3625359309bSGuokai Chen } 363cf7d6b7aSMuzi when(ibuffer.io.out(DecodeWidth - 1).fire && !ibuffer.io.out(DecodeWidth - 1).bits.pd.notCFI && ibuffer.io.out( 364cf7d6b7aSMuzi DecodeWidth - 1 365cf7d6b7aSMuzi ).bits.pred_taken) { 3665359309bSGuokai Chen prevTakenValid := true.B 3674d53e0efSzhou tao prevTakenFtqPtr := checkTargetPtr(DecodeWidth - 1) 3685359309bSGuokai Chen } 3695359309bSGuokai Chen when(prevTakenValid && ibuffer.io.out(0).fire) { 3705359309bSGuokai Chen prevTakenValid := false.B 3715359309bSGuokai Chen } 3728b33cd30Sklin02 XSError( 3738b33cd30Sklin02 prevTakenValid && ibuffer.io.out(0).fire && 3748b33cd30Sklin02 prevTakenTarget =/= ibuffer.io.out(0).bits.pc, 3758b33cd30Sklin02 "taken instr should follow target pc\n" 3768b33cd30Sklin02 ) 3775359309bSGuokai Chen when(needFlush) { 3785359309bSGuokai Chen prevTakenValid := false.B 3795359309bSGuokai Chen } 3805359309bSGuokai Chen } 3815359309bSGuokai Chen 3825359309bSGuokai Chen // checkNotTakenConsecutive 3835359309bSGuokai Chen checkTakenNotConsecutive 3845359309bSGuokai Chen checkTakenPC 3855359309bSGuokai Chen checkNotTakenPC 3865359309bSGuokai Chen 387a37fbf10SJay ifu.io.rob_commits <> io.backend.toFtq.rob_commits 388a37fbf10SJay 38909c6f1ddSLingrui98 ibuffer.io.flush := needFlush 390d2b20d1aSTang Haojin ibuffer.io.ControlRedirect := FlushControlRedirect 391d2b20d1aSTang Haojin ibuffer.io.MemVioRedirect := FlushMemVioRedirect 392d2b20d1aSTang Haojin ibuffer.io.ControlBTBMissBubble := FlushControlBTBMiss 393d2b20d1aSTang Haojin ibuffer.io.TAGEMissBubble := FlushTAGEMiss 394d2b20d1aSTang Haojin ibuffer.io.SCMissBubble := FlushSCMiss 395d2b20d1aSTang Haojin ibuffer.io.ITTAGEMissBubble := FlushITTAGEMiss 396d2b20d1aSTang Haojin ibuffer.io.RASMissBubble := FlushRASMiss 39705cc2a4eSXuan Hu ibuffer.io.decodeCanAccept := io.backend.canAccept 398d2b20d1aSTang Haojin 399d2b20d1aSTang Haojin FlushControlBTBMiss := ftq.io.ControlBTBMissBubble 400d2b20d1aSTang Haojin FlushTAGEMiss := ftq.io.TAGEMissBubble 401d2b20d1aSTang Haojin FlushSCMiss := ftq.io.SCMissBubble 402d2b20d1aSTang Haojin FlushITTAGEMiss := ftq.io.ITTAGEMissBubble 403d2b20d1aSTang Haojin FlushRASMiss := ftq.io.RASMissBubble 404d2b20d1aSTang Haojin 40509c6f1ddSLingrui98 io.backend.cfVec <> ibuffer.io.out 406d2b20d1aSTang Haojin io.backend.stallReason <> ibuffer.io.stallReason 40709c6f1ddSLingrui98 4080be662e4SJay instrUncache.io.req <> ifu.io.uncacheInter.toUncache 4090be662e4SJay ifu.io.uncacheInter.fromUncache <> instrUncache.io.resp 41058dbdfc2SJay instrUncache.io.flush := false.B 41158dbdfc2SJay io.error <> RegNext(RegNext(icache.io.error)) 41209c6f1ddSLingrui98 41341cb8b61SJenius icache.io.hartId := io.hartId 41441cb8b61SJenius 41560ebee38STang Haojin itlbRepeater1.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr 41660ebee38STang Haojin 41709c6f1ddSLingrui98 io.frontendInfo.ibufFull := RegNext(ibuffer.io.full) 418233f2ad0Szhanglinjuan io.resetInFrontend := reset.asBool 419cd365d4cSrvcoresjw 4201ca0e4f3SYinan Xu // PFEvent 4211ca0e4f3SYinan Xu val pfevent = Module(new PFEvent) 4221ca0e4f3SYinan Xu pfevent.io.distribute_csr := io.csrCtrl.distribute_csr 4231ca0e4f3SYinan Xu val csrevents = pfevent.io.hpmevent.take(8) 424cd365d4cSrvcoresjw 4259a128342SHaoyuan Feng val perfFromUnits = Seq(ifu, ibuffer, icache, ftq, bpu).flatMap(_.getPerfEvents) 4269a128342SHaoyuan Feng val perfFromIO = Seq() 4279a128342SHaoyuan Feng val perfBlock = Seq() 4289a128342SHaoyuan Feng // let index = 0 be no event 4299a128342SHaoyuan Feng val allPerfEvents = Seq(("noEvent", 0.U)) ++ perfFromUnits ++ perfFromIO ++ perfBlock 4309a128342SHaoyuan Feng 4319a128342SHaoyuan Feng if (printEventCoding) { 4329a128342SHaoyuan Feng for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 4339a128342SHaoyuan Feng println("Frontend perfEvents Set", name, inc, i) 4349a128342SHaoyuan Feng } 4359a128342SHaoyuan Feng } 4369a128342SHaoyuan Feng 4379a128342SHaoyuan Feng val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent)) 4389a128342SHaoyuan Feng override val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents 4391ca0e4f3SYinan Xu generatePerfEvent() 44009c6f1ddSLingrui98} 441