109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 186ab6918fSYinan Xuimport chipsalliance.rocketchip.config.Parameters 1909c6f1ddSLingrui98import chisel3._ 2009c6f1ddSLingrui98import chisel3.util._ 2109c6f1ddSLingrui98import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 226ab6918fSYinan Xuimport utils._ 233c02ee8fSwakafaimport utility._ 2409c6f1ddSLingrui98import xiangshan._ 25ee175d78SJayimport xiangshan.backend.fu.{PFEvent, PMP, PMPChecker,PMPReqBundle} 26ee175d78SJayimport xiangshan.cache.mmu._ 271d8f4dcbSJayimport xiangshan.frontend.icache._ 2809c6f1ddSLingrui98 2909c6f1ddSLingrui98 3009c6f1ddSLingrui98class Frontend()(implicit p: Parameters) extends LazyModule with HasXSParameter{ 3109c6f1ddSLingrui98 3209c6f1ddSLingrui98 val instrUncache = LazyModule(new InstrUncache()) 3309c6f1ddSLingrui98 val icache = LazyModule(new ICache()) 3409c6f1ddSLingrui98 3509c6f1ddSLingrui98 lazy val module = new FrontendImp(this) 3609c6f1ddSLingrui98} 3709c6f1ddSLingrui98 3809c6f1ddSLingrui98 3909c6f1ddSLingrui98class FrontendImp (outer: Frontend) extends LazyModuleImp(outer) 4009c6f1ddSLingrui98 with HasXSParameter 411ca0e4f3SYinan Xu with HasPerfEvents 4209c6f1ddSLingrui98{ 4309c6f1ddSLingrui98 val io = IO(new Bundle() { 4441cb8b61SJenius val hartId = Input(UInt(8.W)) 45c4b44470SGuokai Chen val reset_vector = Input(UInt(PAddrBits.W)) 4609c6f1ddSLingrui98 val fencei = Input(Bool()) 471a718038SHaoyuan Feng val ptw = new TlbPtwIO() 4809c6f1ddSLingrui98 val backend = new FrontendToCtrlIO 4909c6f1ddSLingrui98 val sfence = Input(new SfenceBundle) 5009c6f1ddSLingrui98 val tlbCsr = Input(new TlbCsrBundle) 5109c6f1ddSLingrui98 val csrCtrl = Input(new CustomCSRCtrlIO) 52e19f7967SWilliam Wang val csrUpdate = new DistributedCSRUpdateReq 5309c6f1ddSLingrui98 val error = new L1CacheErrorInfo 5409c6f1ddSLingrui98 val frontendInfo = new Bundle { 5509c6f1ddSLingrui98 val ibufFull = Output(Bool()) 5609c6f1ddSLingrui98 val bpuInfo = new Bundle { 5709c6f1ddSLingrui98 val bpRight = Output(UInt(XLEN.W)) 5809c6f1ddSLingrui98 val bpWrong = Output(UInt(XLEN.W)) 5909c6f1ddSLingrui98 } 6009c6f1ddSLingrui98 } 61*60ebee38STang Haojin val debugTopDown = new Bundle { 62*60ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 63*60ebee38STang Haojin } 6409c6f1ddSLingrui98 }) 6509c6f1ddSLingrui98 6609c6f1ddSLingrui98 //decouped-frontend modules 671d8f4dcbSJay val instrUncache = outer.instrUncache.module 681d8f4dcbSJay val icache = outer.icache.module 6909c6f1ddSLingrui98 val bpu = Module(new Predictor) 7009c6f1ddSLingrui98 val ifu = Module(new NewIFU) 7109c6f1ddSLingrui98 val ibuffer = Module(new Ibuffer) 7209c6f1ddSLingrui98 val ftq = Module(new Ftq) 7309c6f1ddSLingrui98 74f1fe8698SLemover val needFlush = RegNext(io.backend.toFtq.redirect.valid) 75d2b20d1aSTang Haojin val FlushControlRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsCtrl) 76d2b20d1aSTang Haojin val FlushMemVioRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsMemVio) 77d2b20d1aSTang Haojin val FlushControlBTBMiss = Wire(Bool()) 78d2b20d1aSTang Haojin val FlushTAGEMiss = Wire(Bool()) 79d2b20d1aSTang Haojin val FlushSCMiss = Wire(Bool()) 80d2b20d1aSTang Haojin val FlushITTAGEMiss = Wire(Bool()) 81d2b20d1aSTang Haojin val FlushRASMiss = Wire(Bool()) 82f1fe8698SLemover 836f688dacSYinan Xu val tlbCsr = DelayN(io.tlbCsr, 2) 846f688dacSYinan Xu val csrCtrl = DelayN(io.csrCtrl, 2) 85fa9f9690SLemover val sfence = RegNext(RegNext(io.sfence)) 8672951335SLi Qianruo 8772951335SLi Qianruo // trigger 886f688dacSYinan Xu ifu.io.frontendTrigger := csrCtrl.frontend_trigger 896f688dacSYinan Xu val triggerEn = csrCtrl.trigger_enable 9072951335SLi Qianruo ifu.io.csrTriggerEnable := VecInit(triggerEn(0), triggerEn(1), triggerEn(6), triggerEn(8)) 9172951335SLi Qianruo 926ee06c7aSSteve Gou // bpu ctrl 936ee06c7aSSteve Gou bpu.io.ctrl := csrCtrl.bp_ctrl 94c4b44470SGuokai Chen bpu.io.reset_vector := io.reset_vector 956ee06c7aSSteve Gou 96b6982e83SLemover// pmp 970c26d810Sguohongyu val prefetchPipeNum = ICacheParameters().prefetchPipeNum 98b6982e83SLemover val pmp = Module(new PMP()) 9934f9624dSguohongyu val pmp_check = VecInit(Seq.fill(coreParams.ipmpPortNum)(Module(new PMPChecker(3, sameCycle = true)).io)) 1006f688dacSYinan Xu pmp.io.distribute_csr := csrCtrl.distribute_csr 10134f9624dSguohongyu val pmp_req_vec = Wire(Vec(coreParams.ipmpPortNum, Valid(new PMPReqBundle()))) 1020c26d810Sguohongyu (0 until 2 + prefetchPipeNum).foreach(i => pmp_req_vec(i) <> icache.io.pmp(i).req) 1030c26d810Sguohongyu pmp_req_vec.last <> ifu.io.pmp.req 104ee175d78SJay 105b6982e83SLemover for (i <- pmp_check.indices) { 106ee175d78SJay pmp_check(i).apply(tlbCsr.priv.imode, pmp.io.pmp, pmp.io.pma, pmp_req_vec(i)) 107b6982e83SLemover } 1080c26d810Sguohongyu (0 until 2 + prefetchPipeNum).foreach(i => icache.io.pmp(i).resp <> pmp_check(i).resp) 1090c26d810Sguohongyu ifu.io.pmp.resp <> pmp_check.last.resp 110ee175d78SJay 11134f9624dSguohongyu val itlb = Module(new TLB(coreParams.itlbPortNum, nRespDups = 1, 112cb6e5d3cSssszwic Seq(false, false) ++ Seq.fill(prefetchPipeNum)(false) ++ Seq(true), itlbParams)) 1130c26d810Sguohongyu itlb.io.requestor.take(2 + prefetchPipeNum) zip icache.io.itlb foreach {case (a,b) => a <> b} 1140c26d810Sguohongyu itlb.io.requestor.last <> ifu.io.iTLBInter // mmio may need re-tlb, blocked 1151a718038SHaoyuan Feng itlb.io.base_connect(sfence, tlbCsr) 116f1fe8698SLemover itlb.io.flushPipe.map(_ := needFlush) 11709c6f1ddSLingrui98 1181a718038SHaoyuan Feng val itlb_ptw = Wire(new VectorTlbPtwIO(coreParams.itlbPortNum)) 1191a718038SHaoyuan Feng itlb_ptw.connect(itlb.io.ptw) 1201a718038SHaoyuan Feng val itlbRepeater1 = PTWFilter(itlbParams.fenceDelay, itlb_ptw, sfence, tlbCsr, l2tlbParams.ifilterSize) 1211a718038SHaoyuan Feng io.ptw <> itlbRepeater1.io.ptw 1221a718038SHaoyuan Feng 1237052722fSJay icache.io.prefetch <> ftq.io.toPrefetch 124efcb3cd3SJinYue 12509c6f1ddSLingrui98 12609c6f1ddSLingrui98 //IFU-Ftq 12709c6f1ddSLingrui98 ifu.io.ftqInter.fromFtq <> ftq.io.toIfu 128c5c5edaeSJenius ftq.io.toIfu.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 129c5c5edaeSJenius 13009c6f1ddSLingrui98 ftq.io.fromIfu <> ifu.io.ftqInter.toFtq 13109c6f1ddSLingrui98 bpu.io.ftq_to_bpu <> ftq.io.toBpu 13209c6f1ddSLingrui98 ftq.io.fromBpu <> bpu.io.bpu_to_ftq 1331d1e6d4dSJenius 1341d1e6d4dSJenius ftq.io.mmioCommitRead <> ifu.io.mmioCommitRead 13509c6f1ddSLingrui98 //IFU-ICache 136c5c5edaeSJenius 137c5c5edaeSJenius icache.io.fetch.req <> ftq.io.toICache.req 138c5c5edaeSJenius ftq.io.toICache.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 139c5c5edaeSJenius 140c5c5edaeSJenius ifu.io.icacheInter.resp <> icache.io.fetch.resp 14150780602SJenius ifu.io.icacheInter.icacheReady := icache.io.toIFU 142d2b20d1aSTang Haojin ifu.io.icacheInter.topdownIcacheMiss := icache.io.fetch.topdownIcacheMiss 143d2b20d1aSTang Haojin ifu.io.icacheInter.topdownItlbMiss := icache.io.fetch.topdownItlbMiss 1441d8f4dcbSJay icache.io.stop := ifu.io.icacheStop 14509c6f1ddSLingrui98 1461d8f4dcbSJay ifu.io.icachePerfInfo := icache.io.perfInfo 1471d8f4dcbSJay 148330aad7fSGuokai Chen icache.io.csr.distribute_csr <> DontCare 149330aad7fSGuokai Chen io.csrUpdate := DontCare 150e19f7967SWilliam Wang 151ecccf78fSJay icache.io.csr_pf_enable := RegNext(csrCtrl.l1I_pf_enable) 152ecccf78fSJay icache.io.csr_parity_enable := RegNext(csrCtrl.icache_parity_enable) 153ecccf78fSJay 1542a6078bfSguohongyu icache.io.fencei := io.fencei 1552a6078bfSguohongyu 15609c6f1ddSLingrui98 //IFU-Ibuffer 15709c6f1ddSLingrui98 ifu.io.toIbuffer <> ibuffer.io.in 15809c6f1ddSLingrui98 15909c6f1ddSLingrui98 ftq.io.fromBackend <> io.backend.toFtq 16009c6f1ddSLingrui98 io.backend.fromFtq <> ftq.io.toBackend 16109c6f1ddSLingrui98 io.frontendInfo.bpuInfo <> ftq.io.bpuInfo 16209c6f1ddSLingrui98 1635359309bSGuokai Chen val checkPcMem = Reg(Vec(FtqSize, new Ftq_RF_Components)) 1645359309bSGuokai Chen when (ftq.io.toBackend.pc_mem_wen) { 1655359309bSGuokai Chen checkPcMem(ftq.io.toBackend.pc_mem_waddr) := ftq.io.toBackend.pc_mem_wdata 1665359309bSGuokai Chen } 1675359309bSGuokai Chen 1685359309bSGuokai Chen val checkTargetIdx = Wire(Vec(DecodeWidth, UInt(log2Up(FtqSize).W))) 1695359309bSGuokai Chen val checkTarget = Wire(Vec(DecodeWidth, UInt(VAddrBits.W))) 1705359309bSGuokai Chen 1715359309bSGuokai Chen for (i <- 0 until DecodeWidth) { 1725359309bSGuokai Chen checkTargetIdx(i) := ibuffer.io.out(i).bits.ftqPtr.value 1735359309bSGuokai Chen checkTarget(i) := Mux(ftq.io.toBackend.newest_entry_ptr.value === checkTargetIdx(i), 1745359309bSGuokai Chen ftq.io.toBackend.newest_entry_target, 1755359309bSGuokai Chen checkPcMem(checkTargetIdx(i) + 1.U).startAddr) 1765359309bSGuokai Chen } 1775359309bSGuokai Chen 1785359309bSGuokai Chen // commented out for this br could be the last instruction in the fetch block 1795359309bSGuokai Chen def checkNotTakenConsecutive = { 1805359309bSGuokai Chen val prevNotTakenValid = RegInit(0.B) 1815359309bSGuokai Chen val prevNotTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 1825359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 1835359309bSGuokai Chen // for instrs that is not the last, if a not-taken br, the next instr should have the same ftqPtr 1845359309bSGuokai Chen // for instrs that is the last, record and check next request 1855359309bSGuokai Chen when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr) { 1865359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 1875359309bSGuokai Chen // not last br, check now 1885359309bSGuokai Chen XSError(checkTargetIdx(i) =/= checkTargetIdx(i+1), "not-taken br should have same ftqPtr\n") 1895359309bSGuokai Chen } .otherwise { 1905359309bSGuokai Chen // last br, record its info 1915359309bSGuokai Chen prevNotTakenValid := true.B 1925359309bSGuokai Chen prevNotTakenFtqIdx := checkTargetIdx(i) 1935359309bSGuokai Chen } 1945359309bSGuokai Chen } 1955359309bSGuokai Chen } 1965359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr) { 1975359309bSGuokai Chen // last instr is a br, record its info 1985359309bSGuokai Chen prevNotTakenValid := true.B 1995359309bSGuokai Chen prevNotTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 2005359309bSGuokai Chen } 2015359309bSGuokai Chen when (prevNotTakenValid && ibuffer.io.out(0).fire) { 2025359309bSGuokai Chen XSError(prevNotTakenFtqIdx =/= checkTargetIdx(0), "not-taken br should have same ftqPtr\n") 2035359309bSGuokai Chen prevNotTakenValid := false.B 2045359309bSGuokai Chen } 2055359309bSGuokai Chen when (needFlush) { 2065359309bSGuokai Chen prevNotTakenValid := false.B 2075359309bSGuokai Chen } 2085359309bSGuokai Chen } 2095359309bSGuokai Chen 2105359309bSGuokai Chen def checkTakenNotConsecutive = { 2115359309bSGuokai Chen val prevTakenValid = RegInit(0.B) 2125359309bSGuokai Chen val prevTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 2135359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2145359309bSGuokai Chen // for instrs that is not the last, if a taken br, the next instr should not have the same ftqPtr 2155359309bSGuokai Chen // for instrs that is the last, record and check next request 2165359309bSGuokai Chen when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && ibuffer.io.out(i).bits.pred_taken) { 2175359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2185359309bSGuokai Chen // not last br, check now 2195359309bSGuokai Chen XSError(checkTargetIdx(i) + 1.U =/= checkTargetIdx(i+1), "taken br should have consecutive ftqPtr\n") 2205359309bSGuokai Chen } .otherwise { 2215359309bSGuokai Chen // last br, record its info 2225359309bSGuokai Chen prevTakenValid := true.B 2235359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(i) 2245359309bSGuokai Chen } 2255359309bSGuokai Chen } 2265359309bSGuokai Chen } 2275359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 2285359309bSGuokai Chen // last instr is a br, record its info 2295359309bSGuokai Chen prevTakenValid := true.B 2305359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 2315359309bSGuokai Chen } 2325359309bSGuokai Chen when (prevTakenValid && ibuffer.io.out(0).fire) { 2335359309bSGuokai Chen XSError(prevTakenFtqIdx + 1.U =/= checkTargetIdx(0), "taken br should have consecutive ftqPtr\n") 2345359309bSGuokai Chen prevTakenValid := false.B 2355359309bSGuokai Chen } 2365359309bSGuokai Chen when (needFlush) { 2375359309bSGuokai Chen prevTakenValid := false.B 2385359309bSGuokai Chen } 2395359309bSGuokai Chen } 2405359309bSGuokai Chen 2415359309bSGuokai Chen def checkNotTakenPC = { 2425359309bSGuokai Chen val prevNotTakenPC = Reg(UInt(VAddrBits.W)) 2435359309bSGuokai Chen val prevIsRVC = Reg(Bool()) 2445359309bSGuokai Chen val prevNotTakenValid = RegInit(0.B) 2455359309bSGuokai Chen 2465359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2475359309bSGuokai Chen when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && !ibuffer.io.out(i).bits.pred_taken) { 2485359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2495359309bSGuokai Chen XSError(ibuffer.io.out(i).bits.pc + Mux(ibuffer.io.out(i).bits.pd.isRVC, 2.U, 4.U) =/= ibuffer.io.out(i+1).bits.pc, "not-taken br should have consecutive pc\n") 2505359309bSGuokai Chen } .otherwise { 2515359309bSGuokai Chen prevNotTakenValid := true.B 2525359309bSGuokai Chen prevIsRVC := ibuffer.io.out(i).bits.pd.isRVC 2535359309bSGuokai Chen prevNotTakenPC := ibuffer.io.out(i).bits.pc 2545359309bSGuokai Chen } 2555359309bSGuokai Chen } 2565359309bSGuokai Chen } 2575359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && !ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 2585359309bSGuokai Chen prevNotTakenValid := true.B 2595359309bSGuokai Chen prevIsRVC := ibuffer.io.out(DecodeWidth - 1).bits.pd.isRVC 2605359309bSGuokai Chen prevNotTakenPC := ibuffer.io.out(DecodeWidth - 1).bits.pc 2615359309bSGuokai Chen } 2625359309bSGuokai Chen when (prevNotTakenValid && ibuffer.io.out(0).fire) { 2635359309bSGuokai Chen XSError(prevNotTakenPC + Mux(prevIsRVC, 2.U, 4.U) =/= ibuffer.io.out(0).bits.pc, "not-taken br should have same pc\n") 2645359309bSGuokai Chen prevNotTakenValid := false.B 2655359309bSGuokai Chen } 2665359309bSGuokai Chen when (needFlush) { 2675359309bSGuokai Chen prevNotTakenValid := false.B 2685359309bSGuokai Chen } 2695359309bSGuokai Chen } 2705359309bSGuokai Chen 2715359309bSGuokai Chen def checkTakenPC = { 2725359309bSGuokai Chen val prevTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 2735359309bSGuokai Chen val prevTakenValid = RegInit(0.B) 2745359309bSGuokai Chen val prevTakenTarget = Wire(UInt(VAddrBits.W)) 2755359309bSGuokai Chen prevTakenTarget := checkPcMem(prevTakenFtqIdx + 1.U).startAddr 2765359309bSGuokai Chen 2775359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2785359309bSGuokai Chen when (ibuffer.io.out(i).fire && !ibuffer.io.out(i).bits.pd.notCFI && ibuffer.io.out(i).bits.pred_taken) { 2795359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2805359309bSGuokai Chen XSError(checkTarget(i) =/= ibuffer.io.out(i+1).bits.pc, "taken instr should follow target pc\n") 2815359309bSGuokai Chen } .otherwise { 2825359309bSGuokai Chen prevTakenValid := true.B 2835359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(i) 2845359309bSGuokai Chen } 2855359309bSGuokai Chen } 2865359309bSGuokai Chen } 2875359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && !ibuffer.io.out(DecodeWidth - 1).bits.pd.notCFI && ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 2885359309bSGuokai Chen prevTakenValid := true.B 2895359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 2905359309bSGuokai Chen } 2915359309bSGuokai Chen when (prevTakenValid && ibuffer.io.out(0).fire) { 2925359309bSGuokai Chen XSError(prevTakenTarget =/= ibuffer.io.out(0).bits.pc, "taken instr should follow target pc\n") 2935359309bSGuokai Chen prevTakenValid := false.B 2945359309bSGuokai Chen } 2955359309bSGuokai Chen when (needFlush) { 2965359309bSGuokai Chen prevTakenValid := false.B 2975359309bSGuokai Chen } 2985359309bSGuokai Chen } 2995359309bSGuokai Chen 3005359309bSGuokai Chen //checkNotTakenConsecutive 3015359309bSGuokai Chen checkTakenNotConsecutive 3025359309bSGuokai Chen checkTakenPC 3035359309bSGuokai Chen checkNotTakenPC 3045359309bSGuokai Chen 305a37fbf10SJay ifu.io.rob_commits <> io.backend.toFtq.rob_commits 306a37fbf10SJay 30709c6f1ddSLingrui98 ibuffer.io.flush := needFlush 308d2b20d1aSTang Haojin ibuffer.io.ControlRedirect := FlushControlRedirect 309d2b20d1aSTang Haojin ibuffer.io.MemVioRedirect := FlushMemVioRedirect 310d2b20d1aSTang Haojin ibuffer.io.ControlBTBMissBubble := FlushControlBTBMiss 311d2b20d1aSTang Haojin ibuffer.io.TAGEMissBubble := FlushTAGEMiss 312d2b20d1aSTang Haojin ibuffer.io.SCMissBubble := FlushSCMiss 313d2b20d1aSTang Haojin ibuffer.io.ITTAGEMissBubble := FlushITTAGEMiss 314d2b20d1aSTang Haojin ibuffer.io.RASMissBubble := FlushRASMiss 315d2b20d1aSTang Haojin 316d2b20d1aSTang Haojin FlushControlBTBMiss := ftq.io.ControlBTBMissBubble 317d2b20d1aSTang Haojin FlushTAGEMiss := ftq.io.TAGEMissBubble 318d2b20d1aSTang Haojin FlushSCMiss := ftq.io.SCMissBubble 319d2b20d1aSTang Haojin FlushITTAGEMiss := ftq.io.ITTAGEMissBubble 320d2b20d1aSTang Haojin FlushRASMiss := ftq.io.RASMissBubble 321d2b20d1aSTang Haojin 32209c6f1ddSLingrui98 io.backend.cfVec <> ibuffer.io.out 323d2b20d1aSTang Haojin io.backend.stallReason <> ibuffer.io.stallReason 324d2b20d1aSTang Haojin dontTouch(io.backend.stallReason) 32509c6f1ddSLingrui98 3260be662e4SJay instrUncache.io.req <> ifu.io.uncacheInter.toUncache 3270be662e4SJay ifu.io.uncacheInter.fromUncache <> instrUncache.io.resp 32858dbdfc2SJay instrUncache.io.flush := false.B 32958dbdfc2SJay io.error <> RegNext(RegNext(icache.io.error)) 33009c6f1ddSLingrui98 33141cb8b61SJenius icache.io.hartId := io.hartId 33241cb8b61SJenius 333*60ebee38STang Haojin itlbRepeater1.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr 334*60ebee38STang Haojin 33509c6f1ddSLingrui98 val frontendBubble = PopCount((0 until DecodeWidth).map(i => io.backend.cfVec(i).ready && !ibuffer.io.out(i).valid)) 33609c6f1ddSLingrui98 XSPerfAccumulate("FrontendBubble", frontendBubble) 33709c6f1ddSLingrui98 io.frontendInfo.ibufFull := RegNext(ibuffer.io.full) 338cd365d4cSrvcoresjw 3391ca0e4f3SYinan Xu // PFEvent 3401ca0e4f3SYinan Xu val pfevent = Module(new PFEvent) 3411ca0e4f3SYinan Xu pfevent.io.distribute_csr := io.csrCtrl.distribute_csr 3421ca0e4f3SYinan Xu val csrevents = pfevent.io.hpmevent.take(8) 343cd365d4cSrvcoresjw 3441ca0e4f3SYinan Xu val allPerfEvents = Seq(ifu, ibuffer, icache, ftq, bpu).flatMap(_.getPerf) 3451ca0e4f3SYinan Xu override val perfEvents = HPerfMonitor(csrevents, allPerfEvents).getPerfEvents 3461ca0e4f3SYinan Xu generatePerfEvent() 34709c6f1ddSLingrui98} 348