109c6f1ddSLingrui98/*************************************************************************************** 209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory 409c6f1ddSLingrui98* 509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2. 609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2. 709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at: 809c6f1ddSLingrui98* http://license.coscl.org.cn/MulanPSL2 909c6f1ddSLingrui98* 1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1309c6f1ddSLingrui98* 1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details. 1509c6f1ddSLingrui98***************************************************************************************/ 1609c6f1ddSLingrui98 1709c6f1ddSLingrui98package xiangshan.frontend 188891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 1909c6f1ddSLingrui98import chisel3._ 2009c6f1ddSLingrui98import chisel3.util._ 2109c6f1ddSLingrui98import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 226ab6918fSYinan Xuimport utils._ 233c02ee8fSwakafaimport utility._ 2409c6f1ddSLingrui98import xiangshan._ 25ee175d78SJayimport xiangshan.backend.fu.{PFEvent, PMP, PMPChecker, PMPReqBundle} 26ee175d78SJayimport xiangshan.cache.mmu._ 271d8f4dcbSJayimport xiangshan.frontend.icache._ 2809c6f1ddSLingrui98 2909c6f1ddSLingrui98class Frontend()(implicit p: Parameters) extends LazyModule with HasXSParameter { 3095e60e55STang Haojin override def shouldBeInlined: Boolean = false 31233f2ad0Szhanglinjuan val inner = LazyModule(new FrontendInlined) 32233f2ad0Szhanglinjuan lazy val module = new FrontendImp(this) 33233f2ad0Szhanglinjuan} 34233f2ad0Szhanglinjuan 35233f2ad0Szhanglinjuanclass FrontendImp(wrapper: Frontend)(implicit p: Parameters) extends LazyModuleImp(wrapper) { 36233f2ad0Szhanglinjuan val io = IO(wrapper.inner.module.io.cloneType) 37233f2ad0Szhanglinjuan val io_perf = IO(wrapper.inner.module.io_perf.cloneType) 38233f2ad0Szhanglinjuan io <> wrapper.inner.module.io 39233f2ad0Szhanglinjuan io_perf <> wrapper.inner.module.io_perf 40233f2ad0Szhanglinjuan if (p(DebugOptionsKey).ResetGen) { 41233f2ad0Szhanglinjuan ResetGen(ResetGenNode(Seq(ModuleNode(wrapper.inner.module))), reset, sim = false) 42233f2ad0Szhanglinjuan } 43233f2ad0Szhanglinjuan} 44233f2ad0Szhanglinjuan 45233f2ad0Szhanglinjuanclass FrontendInlined()(implicit p: Parameters) extends LazyModule with HasXSParameter { 46233f2ad0Szhanglinjuan override def shouldBeInlined: Boolean = true 4709c6f1ddSLingrui98 4809c6f1ddSLingrui98 val instrUncache = LazyModule(new InstrUncache()) 4909c6f1ddSLingrui98 val icache = LazyModule(new ICache()) 5009c6f1ddSLingrui98 51233f2ad0Szhanglinjuan lazy val module = new FrontendInlinedImp(this) 5209c6f1ddSLingrui98} 5309c6f1ddSLingrui98 54233f2ad0Szhanglinjuanclass FrontendInlinedImp (outer: FrontendInlined) extends LazyModuleImp(outer) 5509c6f1ddSLingrui98 with HasXSParameter 561ca0e4f3SYinan Xu with HasPerfEvents 5709c6f1ddSLingrui98{ 5809c6f1ddSLingrui98 val io = IO(new Bundle() { 59f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 60c4b44470SGuokai Chen val reset_vector = Input(UInt(PAddrBits.W)) 6109c6f1ddSLingrui98 val fencei = Input(Bool()) 621a718038SHaoyuan Feng val ptw = new TlbPtwIO() 6309c6f1ddSLingrui98 val backend = new FrontendToCtrlIO 642c9f4a9fSxu_zh val softPrefetch = Vec(backendParams.LduCnt, Flipped(Valid(new SoftIfetchPrefetchBundle))) 6509c6f1ddSLingrui98 val sfence = Input(new SfenceBundle) 6609c6f1ddSLingrui98 val tlbCsr = Input(new TlbCsrBundle) 6709c6f1ddSLingrui98 val csrCtrl = Input(new CustomCSRCtrlIO) 680184a80eSYanqin Li val error = ValidIO(new L1CacheErrorInfo) 6909c6f1ddSLingrui98 val frontendInfo = new Bundle { 7009c6f1ddSLingrui98 val ibufFull = Output(Bool()) 7109c6f1ddSLingrui98 val bpuInfo = new Bundle { 7209c6f1ddSLingrui98 val bpRight = Output(UInt(XLEN.W)) 7309c6f1ddSLingrui98 val bpWrong = Output(UInt(XLEN.W)) 7409c6f1ddSLingrui98 } 7509c6f1ddSLingrui98 } 76233f2ad0Szhanglinjuan val resetInFrontend = Output(Bool()) 7760ebee38STang Haojin val debugTopDown = new Bundle { 7860ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 7960ebee38STang Haojin } 8009c6f1ddSLingrui98 }) 8109c6f1ddSLingrui98 8209c6f1ddSLingrui98 //decouped-frontend modules 831d8f4dcbSJay val instrUncache = outer.instrUncache.module 841d8f4dcbSJay val icache = outer.icache.module 8509c6f1ddSLingrui98 val bpu = Module(new Predictor) 8609c6f1ddSLingrui98 val ifu = Module(new NewIFU) 8744c9c1deSEaston Man val ibuffer = Module(new IBuffer) 8809c6f1ddSLingrui98 val ftq = Module(new Ftq) 8909c6f1ddSLingrui98 90f1fe8698SLemover val needFlush = RegNext(io.backend.toFtq.redirect.valid) 91d2b20d1aSTang Haojin val FlushControlRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsCtrl) 92d2b20d1aSTang Haojin val FlushMemVioRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsMemVio) 93d2b20d1aSTang Haojin val FlushControlBTBMiss = Wire(Bool()) 94d2b20d1aSTang Haojin val FlushTAGEMiss = Wire(Bool()) 95d2b20d1aSTang Haojin val FlushSCMiss = Wire(Bool()) 96d2b20d1aSTang Haojin val FlushITTAGEMiss = Wire(Bool()) 97d2b20d1aSTang Haojin val FlushRASMiss = Wire(Bool()) 98f1fe8698SLemover 996f688dacSYinan Xu val tlbCsr = DelayN(io.tlbCsr, 2) 1006f688dacSYinan Xu val csrCtrl = DelayN(io.csrCtrl, 2) 101fa9f9690SLemover val sfence = RegNext(RegNext(io.sfence)) 10272951335SLi Qianruo 10372951335SLi Qianruo // trigger 1046f688dacSYinan Xu ifu.io.frontendTrigger := csrCtrl.frontend_trigger 10572951335SLi Qianruo 1066ee06c7aSSteve Gou // bpu ctrl 1076ee06c7aSSteve Gou bpu.io.ctrl := csrCtrl.bp_ctrl 108*5f119905STang Haojin bpu.io.reset_vector := io.reset_vector 1096ee06c7aSSteve Gou 110b6982e83SLemover// pmp 111b92f8445Sssszwic val PortNumber = ICacheParameters().PortNumber 112b6982e83SLemover val pmp = Module(new PMP()) 11334f9624dSguohongyu val pmp_check = VecInit(Seq.fill(coreParams.ipmpPortNum)(Module(new PMPChecker(3, sameCycle = true)).io)) 1146f688dacSYinan Xu pmp.io.distribute_csr := csrCtrl.distribute_csr 11534f9624dSguohongyu val pmp_req_vec = Wire(Vec(coreParams.ipmpPortNum, Valid(new PMPReqBundle()))) 116b92f8445Sssszwic (0 until 2 * PortNumber).foreach(i => pmp_req_vec(i) <> icache.io.pmp(i).req) 1170c26d810Sguohongyu pmp_req_vec.last <> ifu.io.pmp.req 118ee175d78SJay 119b6982e83SLemover for (i <- pmp_check.indices) { 120ee175d78SJay pmp_check(i).apply(tlbCsr.priv.imode, pmp.io.pmp, pmp.io.pma, pmp_req_vec(i)) 121b6982e83SLemover } 122b92f8445Sssszwic (0 until 2 * PortNumber).foreach(i => icache.io.pmp(i).resp <> pmp_check(i).resp) 1230c26d810Sguohongyu ifu.io.pmp.resp <> pmp_check.last.resp 124ee175d78SJay 12534f9624dSguohongyu val itlb = Module(new TLB(coreParams.itlbPortNum, nRespDups = 1, 126b92f8445Sssszwic Seq.fill(PortNumber)(false) ++ Seq(true), itlbParams)) 127b92f8445Sssszwic itlb.io.requestor.take(PortNumber) zip icache.io.itlb foreach {case (a,b) => a <> b} 1280c26d810Sguohongyu itlb.io.requestor.last <> ifu.io.iTLBInter // mmio may need re-tlb, blocked 129254e4960SHaoyuan Feng itlb.io.hartId := io.hartId 1301a718038SHaoyuan Feng itlb.io.base_connect(sfence, tlbCsr) 131f1fe8698SLemover itlb.io.flushPipe.map(_ := needFlush) 132a4f9c77fSpeixiaokun itlb.io.redirect := DontCare // itlb has flushpipe, don't need redirect signal 13309c6f1ddSLingrui98 1341a718038SHaoyuan Feng val itlb_ptw = Wire(new VectorTlbPtwIO(coreParams.itlbPortNum)) 1351a718038SHaoyuan Feng itlb_ptw.connect(itlb.io.ptw) 1361a718038SHaoyuan Feng val itlbRepeater1 = PTWFilter(itlbParams.fenceDelay, itlb_ptw, sfence, tlbCsr, l2tlbParams.ifilterSize) 137cd2ff98bShappy-lx val itlbRepeater2 = PTWRepeaterNB(passReady = false, itlbParams.fenceDelay, itlbRepeater1.io.ptw, io.ptw, sfence, tlbCsr) 1381a718038SHaoyuan Feng 1392c9f4a9fSxu_zh icache.io.ftqPrefetch <> ftq.io.toPrefetch 1402c9f4a9fSxu_zh icache.io.softPrefetch <> io.softPrefetch 14109c6f1ddSLingrui98 14209c6f1ddSLingrui98 //IFU-Ftq 14309c6f1ddSLingrui98 ifu.io.ftqInter.fromFtq <> ftq.io.toIfu 144c5c5edaeSJenius ftq.io.toIfu.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 145c5c5edaeSJenius 14609c6f1ddSLingrui98 ftq.io.fromIfu <> ifu.io.ftqInter.toFtq 14709c6f1ddSLingrui98 bpu.io.ftq_to_bpu <> ftq.io.toBpu 14809c6f1ddSLingrui98 ftq.io.fromBpu <> bpu.io.bpu_to_ftq 1491d1e6d4dSJenius 1501d1e6d4dSJenius ftq.io.mmioCommitRead <> ifu.io.mmioCommitRead 15109c6f1ddSLingrui98 //IFU-ICache 152c5c5edaeSJenius 153c5c5edaeSJenius icache.io.fetch.req <> ftq.io.toICache.req 154c5c5edaeSJenius ftq.io.toICache.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 155c5c5edaeSJenius 156c5c5edaeSJenius ifu.io.icacheInter.resp <> icache.io.fetch.resp 15750780602SJenius ifu.io.icacheInter.icacheReady := icache.io.toIFU 158d2b20d1aSTang Haojin ifu.io.icacheInter.topdownIcacheMiss := icache.io.fetch.topdownIcacheMiss 159d2b20d1aSTang Haojin ifu.io.icacheInter.topdownItlbMiss := icache.io.fetch.topdownItlbMiss 1601d8f4dcbSJay icache.io.stop := ifu.io.icacheStop 161b92f8445Sssszwic icache.io.flush := ftq.io.icacheFlush 16209c6f1ddSLingrui98 1631d8f4dcbSJay ifu.io.icachePerfInfo := icache.io.perfInfo 1641d8f4dcbSJay 165ecccf78fSJay icache.io.csr_pf_enable := RegNext(csrCtrl.l1I_pf_enable) 166ecccf78fSJay icache.io.csr_parity_enable := RegNext(csrCtrl.icache_parity_enable) 167ecccf78fSJay 1683dbaa960SEaston Man icache.io.fencei := RegNext(io.fencei) 1692a6078bfSguohongyu 17009c6f1ddSLingrui98 //IFU-Ibuffer 17109c6f1ddSLingrui98 ifu.io.toIbuffer <> ibuffer.io.in 17209c6f1ddSLingrui98 17309c6f1ddSLingrui98 ftq.io.fromBackend <> io.backend.toFtq 17492c61038SXuan Hu io.backend.fromFtq := ftq.io.toBackend 17592c61038SXuan Hu io.backend.fromIfu := ifu.io.toBackend 17609c6f1ddSLingrui98 io.frontendInfo.bpuInfo <> ftq.io.bpuInfo 17709c6f1ddSLingrui98 1785359309bSGuokai Chen val checkPcMem = Reg(Vec(FtqSize, new Ftq_RF_Components)) 1795359309bSGuokai Chen when (ftq.io.toBackend.pc_mem_wen) { 180f533cba7SHuSipeng checkPcMem(ftq.io.toBackend.pc_mem_waddr) := ftq.io.toBackend.pc_mem_wdata 1815359309bSGuokai Chen } 1825359309bSGuokai Chen 1835359309bSGuokai Chen val checkTargetIdx = Wire(Vec(DecodeWidth, UInt(log2Up(FtqSize).W))) 1845359309bSGuokai Chen val checkTarget = Wire(Vec(DecodeWidth, UInt(VAddrBits.W))) 1855359309bSGuokai Chen 1865359309bSGuokai Chen for (i <- 0 until DecodeWidth) { 1875359309bSGuokai Chen checkTargetIdx(i) := ibuffer.io.out(i).bits.ftqPtr.value 1885359309bSGuokai Chen checkTarget(i) := Mux(ftq.io.toBackend.newest_entry_ptr.value === checkTargetIdx(i), 1895359309bSGuokai Chen ftq.io.toBackend.newest_entry_target, 1905359309bSGuokai Chen checkPcMem(checkTargetIdx(i) + 1.U).startAddr) 1915359309bSGuokai Chen } 1925359309bSGuokai Chen 1935359309bSGuokai Chen // commented out for this br could be the last instruction in the fetch block 1945359309bSGuokai Chen def checkNotTakenConsecutive = { 1955359309bSGuokai Chen val prevNotTakenValid = RegInit(0.B) 1965359309bSGuokai Chen val prevNotTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 1975359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 1985359309bSGuokai Chen // for instrs that is not the last, if a not-taken br, the next instr should have the same ftqPtr 1995359309bSGuokai Chen // for instrs that is the last, record and check next request 2005359309bSGuokai Chen when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr) { 2015359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2025359309bSGuokai Chen // not last br, check now 2035359309bSGuokai Chen XSError(checkTargetIdx(i) =/= checkTargetIdx(i+1), "not-taken br should have same ftqPtr\n") 2045359309bSGuokai Chen } .otherwise { 2055359309bSGuokai Chen // last br, record its info 2065359309bSGuokai Chen prevNotTakenValid := true.B 2075359309bSGuokai Chen prevNotTakenFtqIdx := checkTargetIdx(i) 2085359309bSGuokai Chen } 2095359309bSGuokai Chen } 2105359309bSGuokai Chen } 2115359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr) { 2125359309bSGuokai Chen // last instr is a br, record its info 2135359309bSGuokai Chen prevNotTakenValid := true.B 2145359309bSGuokai Chen prevNotTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 2155359309bSGuokai Chen } 2165359309bSGuokai Chen when (prevNotTakenValid && ibuffer.io.out(0).fire) { 2175359309bSGuokai Chen XSError(prevNotTakenFtqIdx =/= checkTargetIdx(0), "not-taken br should have same ftqPtr\n") 2185359309bSGuokai Chen prevNotTakenValid := false.B 2195359309bSGuokai Chen } 2205359309bSGuokai Chen when (needFlush) { 2215359309bSGuokai Chen prevNotTakenValid := false.B 2225359309bSGuokai Chen } 2235359309bSGuokai Chen } 2245359309bSGuokai Chen 2255359309bSGuokai Chen def checkTakenNotConsecutive = { 2265359309bSGuokai Chen val prevTakenValid = RegInit(0.B) 2275359309bSGuokai Chen val prevTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 2285359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2295359309bSGuokai Chen // for instrs that is not the last, if a taken br, the next instr should not have the same ftqPtr 2305359309bSGuokai Chen // for instrs that is the last, record and check next request 2315359309bSGuokai Chen when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && ibuffer.io.out(i).bits.pred_taken) { 2325359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2335359309bSGuokai Chen // not last br, check now 2345359309bSGuokai Chen XSError(checkTargetIdx(i) + 1.U =/= checkTargetIdx(i+1), "taken br should have consecutive ftqPtr\n") 2355359309bSGuokai Chen } .otherwise { 2365359309bSGuokai Chen // last br, record its info 2375359309bSGuokai Chen prevTakenValid := true.B 2385359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(i) 2395359309bSGuokai Chen } 2405359309bSGuokai Chen } 2415359309bSGuokai Chen } 2425359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 2435359309bSGuokai Chen // last instr is a br, record its info 2445359309bSGuokai Chen prevTakenValid := true.B 2455359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 2465359309bSGuokai Chen } 2475359309bSGuokai Chen when (prevTakenValid && ibuffer.io.out(0).fire) { 2485359309bSGuokai Chen XSError(prevTakenFtqIdx + 1.U =/= checkTargetIdx(0), "taken br should have consecutive ftqPtr\n") 2495359309bSGuokai Chen prevTakenValid := false.B 2505359309bSGuokai Chen } 2515359309bSGuokai Chen when (needFlush) { 2525359309bSGuokai Chen prevTakenValid := false.B 2535359309bSGuokai Chen } 2545359309bSGuokai Chen } 2555359309bSGuokai Chen 2565359309bSGuokai Chen def checkNotTakenPC = { 2575359309bSGuokai Chen val prevNotTakenPC = Reg(UInt(VAddrBits.W)) 2585359309bSGuokai Chen val prevIsRVC = Reg(Bool()) 2595359309bSGuokai Chen val prevNotTakenValid = RegInit(0.B) 2605359309bSGuokai Chen 2615359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2625359309bSGuokai Chen when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && !ibuffer.io.out(i).bits.pred_taken) { 2635359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2645359309bSGuokai Chen XSError(ibuffer.io.out(i).bits.pc + Mux(ibuffer.io.out(i).bits.pd.isRVC, 2.U, 4.U) =/= ibuffer.io.out(i+1).bits.pc, "not-taken br should have consecutive pc\n") 2655359309bSGuokai Chen } .otherwise { 2665359309bSGuokai Chen prevNotTakenValid := true.B 2675359309bSGuokai Chen prevIsRVC := ibuffer.io.out(i).bits.pd.isRVC 2685359309bSGuokai Chen prevNotTakenPC := ibuffer.io.out(i).bits.pc 2695359309bSGuokai Chen } 2705359309bSGuokai Chen } 2715359309bSGuokai Chen } 2725359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && !ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 2735359309bSGuokai Chen prevNotTakenValid := true.B 2745359309bSGuokai Chen prevIsRVC := ibuffer.io.out(DecodeWidth - 1).bits.pd.isRVC 2755359309bSGuokai Chen prevNotTakenPC := ibuffer.io.out(DecodeWidth - 1).bits.pc 2765359309bSGuokai Chen } 2775359309bSGuokai Chen when (prevNotTakenValid && ibuffer.io.out(0).fire) { 2785359309bSGuokai Chen XSError(prevNotTakenPC + Mux(prevIsRVC, 2.U, 4.U) =/= ibuffer.io.out(0).bits.pc, "not-taken br should have same pc\n") 2795359309bSGuokai Chen prevNotTakenValid := false.B 2805359309bSGuokai Chen } 2815359309bSGuokai Chen when (needFlush) { 2825359309bSGuokai Chen prevNotTakenValid := false.B 2835359309bSGuokai Chen } 2845359309bSGuokai Chen } 2855359309bSGuokai Chen 2865359309bSGuokai Chen def checkTakenPC = { 2875359309bSGuokai Chen val prevTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 2885359309bSGuokai Chen val prevTakenValid = RegInit(0.B) 2895359309bSGuokai Chen val prevTakenTarget = Wire(UInt(VAddrBits.W)) 2905359309bSGuokai Chen prevTakenTarget := checkPcMem(prevTakenFtqIdx + 1.U).startAddr 2915359309bSGuokai Chen 2925359309bSGuokai Chen for (i <- 0 until DecodeWidth - 1) { 2935359309bSGuokai Chen when (ibuffer.io.out(i).fire && !ibuffer.io.out(i).bits.pd.notCFI && ibuffer.io.out(i).bits.pred_taken) { 2945359309bSGuokai Chen when (ibuffer.io.out(i+1).fire) { 2955359309bSGuokai Chen XSError(checkTarget(i) =/= ibuffer.io.out(i+1).bits.pc, "taken instr should follow target pc\n") 2965359309bSGuokai Chen } .otherwise { 2975359309bSGuokai Chen prevTakenValid := true.B 2985359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(i) 2995359309bSGuokai Chen } 3005359309bSGuokai Chen } 3015359309bSGuokai Chen } 3025359309bSGuokai Chen when (ibuffer.io.out(DecodeWidth - 1).fire && !ibuffer.io.out(DecodeWidth - 1).bits.pd.notCFI && ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 3035359309bSGuokai Chen prevTakenValid := true.B 3045359309bSGuokai Chen prevTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 3055359309bSGuokai Chen } 3065359309bSGuokai Chen when (prevTakenValid && ibuffer.io.out(0).fire) { 3075359309bSGuokai Chen XSError(prevTakenTarget =/= ibuffer.io.out(0).bits.pc, "taken instr should follow target pc\n") 3085359309bSGuokai Chen prevTakenValid := false.B 3095359309bSGuokai Chen } 3105359309bSGuokai Chen when (needFlush) { 3115359309bSGuokai Chen prevTakenValid := false.B 3125359309bSGuokai Chen } 3135359309bSGuokai Chen } 3145359309bSGuokai Chen 3155359309bSGuokai Chen //checkNotTakenConsecutive 3165359309bSGuokai Chen checkTakenNotConsecutive 3175359309bSGuokai Chen checkTakenPC 3185359309bSGuokai Chen checkNotTakenPC 3195359309bSGuokai Chen 320a37fbf10SJay ifu.io.rob_commits <> io.backend.toFtq.rob_commits 321a37fbf10SJay 32209c6f1ddSLingrui98 ibuffer.io.flush := needFlush 323d2b20d1aSTang Haojin ibuffer.io.ControlRedirect := FlushControlRedirect 324d2b20d1aSTang Haojin ibuffer.io.MemVioRedirect := FlushMemVioRedirect 325d2b20d1aSTang Haojin ibuffer.io.ControlBTBMissBubble := FlushControlBTBMiss 326d2b20d1aSTang Haojin ibuffer.io.TAGEMissBubble := FlushTAGEMiss 327d2b20d1aSTang Haojin ibuffer.io.SCMissBubble := FlushSCMiss 328d2b20d1aSTang Haojin ibuffer.io.ITTAGEMissBubble := FlushITTAGEMiss 329d2b20d1aSTang Haojin ibuffer.io.RASMissBubble := FlushRASMiss 33005cc2a4eSXuan Hu ibuffer.io.decodeCanAccept := io.backend.canAccept 331d2b20d1aSTang Haojin 332d2b20d1aSTang Haojin FlushControlBTBMiss := ftq.io.ControlBTBMissBubble 333d2b20d1aSTang Haojin FlushTAGEMiss := ftq.io.TAGEMissBubble 334d2b20d1aSTang Haojin FlushSCMiss := ftq.io.SCMissBubble 335d2b20d1aSTang Haojin FlushITTAGEMiss := ftq.io.ITTAGEMissBubble 336d2b20d1aSTang Haojin FlushRASMiss := ftq.io.RASMissBubble 337d2b20d1aSTang Haojin 33809c6f1ddSLingrui98 io.backend.cfVec <> ibuffer.io.out 339d2b20d1aSTang Haojin io.backend.stallReason <> ibuffer.io.stallReason 34009c6f1ddSLingrui98 3410be662e4SJay instrUncache.io.req <> ifu.io.uncacheInter.toUncache 3420be662e4SJay ifu.io.uncacheInter.fromUncache <> instrUncache.io.resp 34358dbdfc2SJay instrUncache.io.flush := false.B 34458dbdfc2SJay io.error <> RegNext(RegNext(icache.io.error)) 34509c6f1ddSLingrui98 34641cb8b61SJenius icache.io.hartId := io.hartId 34741cb8b61SJenius 34860ebee38STang Haojin itlbRepeater1.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr 34960ebee38STang Haojin 3509c55e669SEaston Man val frontendBubble = Mux(io.backend.canAccept, DecodeWidth.U - PopCount(ibuffer.io.out.map(_.valid)), 0.U) 35109c6f1ddSLingrui98 XSPerfAccumulate("FrontendBubble", frontendBubble) 35209c6f1ddSLingrui98 io.frontendInfo.ibufFull := RegNext(ibuffer.io.full) 353233f2ad0Szhanglinjuan io.resetInFrontend := reset.asBool 354cd365d4cSrvcoresjw 3551ca0e4f3SYinan Xu // PFEvent 3561ca0e4f3SYinan Xu val pfevent = Module(new PFEvent) 3571ca0e4f3SYinan Xu pfevent.io.distribute_csr := io.csrCtrl.distribute_csr 3581ca0e4f3SYinan Xu val csrevents = pfevent.io.hpmevent.take(8) 359cd365d4cSrvcoresjw 3609a128342SHaoyuan Feng val perfFromUnits = Seq(ifu, ibuffer, icache, ftq, bpu).flatMap(_.getPerfEvents) 3619a128342SHaoyuan Feng val perfFromIO = Seq() 3629a128342SHaoyuan Feng val perfBlock = Seq() 3639a128342SHaoyuan Feng // let index = 0 be no event 3649a128342SHaoyuan Feng val allPerfEvents = Seq(("noEvent", 0.U)) ++ perfFromUnits ++ perfFromIO ++ perfBlock 3659a128342SHaoyuan Feng 3669a128342SHaoyuan Feng if (printEventCoding) { 3679a128342SHaoyuan Feng for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 3689a128342SHaoyuan Feng println("Frontend perfEvents Set", name, inc, i) 3699a128342SHaoyuan Feng } 3709a128342SHaoyuan Feng } 3719a128342SHaoyuan Feng 3729a128342SHaoyuan Feng val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent)) 3739a128342SHaoyuan Feng override val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents 3741ca0e4f3SYinan Xu generatePerfEvent() 37509c6f1ddSLingrui98} 376