xref: /XiangShan/src/main/scala/xiangshan/frontend/Frontend.scala (revision 1d1e6d4dfe5cd75fd09ea5faaac3809d32a89746)
109c6f1ddSLingrui98/***************************************************************************************
209c6f1ddSLingrui98* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
309c6f1ddSLingrui98* Copyright (c) 2020-2021 Peng Cheng Laboratory
409c6f1ddSLingrui98*
509c6f1ddSLingrui98* XiangShan is licensed under Mulan PSL v2.
609c6f1ddSLingrui98* You can use this software according to the terms and conditions of the Mulan PSL v2.
709c6f1ddSLingrui98* You may obtain a copy of Mulan PSL v2 at:
809c6f1ddSLingrui98*          http://license.coscl.org.cn/MulanPSL2
909c6f1ddSLingrui98*
1009c6f1ddSLingrui98* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1109c6f1ddSLingrui98* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1209c6f1ddSLingrui98* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1309c6f1ddSLingrui98*
1409c6f1ddSLingrui98* See the Mulan PSL v2 for more details.
1509c6f1ddSLingrui98***************************************************************************************/
1609c6f1ddSLingrui98
1709c6f1ddSLingrui98package xiangshan.frontend
186ab6918fSYinan Xuimport chipsalliance.rocketchip.config.Parameters
1909c6f1ddSLingrui98import chisel3._
2009c6f1ddSLingrui98import chisel3.util._
2109c6f1ddSLingrui98import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
226ab6918fSYinan Xuimport utils._
2309c6f1ddSLingrui98import xiangshan._
24ee175d78SJayimport xiangshan.backend.fu.{PFEvent, PMP, PMPChecker,PMPReqBundle}
25ee175d78SJayimport xiangshan.cache.mmu._
261d8f4dcbSJayimport xiangshan.frontend.icache._
2709c6f1ddSLingrui98
2809c6f1ddSLingrui98
2909c6f1ddSLingrui98class Frontend()(implicit p: Parameters) extends LazyModule with HasXSParameter{
3009c6f1ddSLingrui98
3109c6f1ddSLingrui98  val instrUncache  = LazyModule(new InstrUncache())
3209c6f1ddSLingrui98  val icache        = LazyModule(new ICache())
3309c6f1ddSLingrui98
3409c6f1ddSLingrui98  lazy val module = new FrontendImp(this)
3509c6f1ddSLingrui98}
3609c6f1ddSLingrui98
3709c6f1ddSLingrui98
3809c6f1ddSLingrui98class FrontendImp (outer: Frontend) extends LazyModuleImp(outer)
3909c6f1ddSLingrui98  with HasXSParameter
401ca0e4f3SYinan Xu  with HasPerfEvents
4109c6f1ddSLingrui98{
4209c6f1ddSLingrui98  val io = IO(new Bundle() {
4341cb8b61SJenius    val hartId = Input(UInt(8.W))
44c4b44470SGuokai Chen    val reset_vector = Input(UInt(PAddrBits.W))
4509c6f1ddSLingrui98    val fencei = Input(Bool())
46f1fe8698SLemover    val ptw = new VectorTlbPtwIO(4)
4709c6f1ddSLingrui98    val backend = new FrontendToCtrlIO
4809c6f1ddSLingrui98    val sfence = Input(new SfenceBundle)
4909c6f1ddSLingrui98    val tlbCsr = Input(new TlbCsrBundle)
5009c6f1ddSLingrui98    val csrCtrl = Input(new CustomCSRCtrlIO)
51e19f7967SWilliam Wang    val csrUpdate = new DistributedCSRUpdateReq
5209c6f1ddSLingrui98    val error  = new L1CacheErrorInfo
5309c6f1ddSLingrui98    val frontendInfo = new Bundle {
5409c6f1ddSLingrui98      val ibufFull  = Output(Bool())
5509c6f1ddSLingrui98      val bpuInfo = new Bundle {
5609c6f1ddSLingrui98        val bpRight = Output(UInt(XLEN.W))
5709c6f1ddSLingrui98        val bpWrong = Output(UInt(XLEN.W))
5809c6f1ddSLingrui98      }
5909c6f1ddSLingrui98    }
6009c6f1ddSLingrui98  })
6109c6f1ddSLingrui98
6209c6f1ddSLingrui98  //decouped-frontend modules
631d8f4dcbSJay  val instrUncache = outer.instrUncache.module
641d8f4dcbSJay  val icache       = outer.icache.module
6509c6f1ddSLingrui98  val bpu     = Module(new Predictor)
6609c6f1ddSLingrui98  val ifu     = Module(new NewIFU)
6709c6f1ddSLingrui98  val ibuffer =  Module(new Ibuffer)
6809c6f1ddSLingrui98  val ftq = Module(new Ftq)
6909c6f1ddSLingrui98
70f1fe8698SLemover  val needFlush = RegNext(io.backend.toFtq.redirect.valid)
71f1fe8698SLemover
726f688dacSYinan Xu  val tlbCsr = DelayN(io.tlbCsr, 2)
736f688dacSYinan Xu  val csrCtrl = DelayN(io.csrCtrl, 2)
74fa9f9690SLemover  val sfence = RegNext(RegNext(io.sfence))
7572951335SLi Qianruo
7672951335SLi Qianruo  // trigger
776f688dacSYinan Xu  ifu.io.frontendTrigger := csrCtrl.frontend_trigger
786f688dacSYinan Xu  val triggerEn = csrCtrl.trigger_enable
7972951335SLi Qianruo  ifu.io.csrTriggerEnable := VecInit(triggerEn(0), triggerEn(1), triggerEn(6), triggerEn(8))
8072951335SLi Qianruo
816ee06c7aSSteve Gou  // bpu ctrl
826ee06c7aSSteve Gou  bpu.io.ctrl := csrCtrl.bp_ctrl
83c4b44470SGuokai Chen  bpu.io.reset_vector := io.reset_vector
846ee06c7aSSteve Gou
85b6982e83SLemover// pmp
86b6982e83SLemover  val pmp = Module(new PMP())
8761e1db30SJay  val pmp_check = VecInit(Seq.fill(4)(Module(new PMPChecker(3, sameCycle = true)).io))
886f688dacSYinan Xu  pmp.io.distribute_csr := csrCtrl.distribute_csr
8961e1db30SJay  val pmp_req_vec     = Wire(Vec(4, Valid(new PMPReqBundle())))
90ee175d78SJay  pmp_req_vec(0) <> icache.io.pmp(0).req
9161e1db30SJay  pmp_req_vec(1) <> icache.io.pmp(1).req
9261e1db30SJay  pmp_req_vec(2) <> icache.io.pmp(2).req
9361e1db30SJay  pmp_req_vec(3) <> ifu.io.pmp.req
94ee175d78SJay
95b6982e83SLemover  for (i <- pmp_check.indices) {
96ee175d78SJay    pmp_check(i).apply(tlbCsr.priv.imode, pmp.io.pmp, pmp.io.pma, pmp_req_vec(i))
97b6982e83SLemover  }
9861e1db30SJay  icache.io.pmp(0).resp <> pmp_check(0).resp
9961e1db30SJay  icache.io.pmp(1).resp <> pmp_check(1).resp
10061e1db30SJay  icache.io.pmp(2).resp <> pmp_check(2).resp
10161e1db30SJay  ifu.io.pmp.resp <> pmp_check(3).resp
102ee175d78SJay
10303efd994Shappy-lx  val itlb = Module(new TLB(4, nRespDups = 1, Seq(true, true, false, true), itlbParams))
104f1fe8698SLemover  itlb.io.requestor.take(3) zip icache.io.itlb foreach {case (a,b) => a <> b}
105f1fe8698SLemover  itlb.io.requestor(3) <> ifu.io.iTLBInter // mmio may need re-tlb, blocked
106f1fe8698SLemover  itlb.io.base_connect(io.sfence, tlbCsr)
107f1fe8698SLemover  io.ptw.connect(itlb.io.ptw)
108f1fe8698SLemover  itlb.io.ptw_replenish <> DontCare
109f1fe8698SLemover  itlb.io.flushPipe.map(_ := needFlush)
11009c6f1ddSLingrui98
1117052722fSJay  icache.io.prefetch <> ftq.io.toPrefetch
112efcb3cd3SJinYue
11309c6f1ddSLingrui98
11409c6f1ddSLingrui98  //IFU-Ftq
11509c6f1ddSLingrui98  ifu.io.ftqInter.fromFtq <> ftq.io.toIfu
116c5c5edaeSJenius  ftq.io.toIfu.req.ready :=  ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready
117c5c5edaeSJenius
11809c6f1ddSLingrui98  ftq.io.fromIfu          <> ifu.io.ftqInter.toFtq
11909c6f1ddSLingrui98  bpu.io.ftq_to_bpu       <> ftq.io.toBpu
12009c6f1ddSLingrui98  ftq.io.fromBpu          <> bpu.io.bpu_to_ftq
121*1d1e6d4dSJenius
122*1d1e6d4dSJenius  ftq.io.mmioCommitRead   <> ifu.io.mmioCommitRead
12309c6f1ddSLingrui98  //IFU-ICache
124c5c5edaeSJenius
125c5c5edaeSJenius  icache.io.fetch.req <> ftq.io.toICache.req
126c5c5edaeSJenius  ftq.io.toICache.req.ready :=  ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready
127c5c5edaeSJenius
128c5c5edaeSJenius  ifu.io.icacheInter.resp <>    icache.io.fetch.resp
12950780602SJenius  ifu.io.icacheInter.icacheReady :=  icache.io.toIFU
1301d8f4dcbSJay  icache.io.stop := ifu.io.icacheStop
13109c6f1ddSLingrui98
1321d8f4dcbSJay  ifu.io.icachePerfInfo := icache.io.perfInfo
1331d8f4dcbSJay
1346f688dacSYinan Xu  icache.io.csr.distribute_csr <> csrCtrl.distribute_csr
13570899835SWilliam Wang  io.csrUpdate := RegNext(icache.io.csr.update)
136e19f7967SWilliam Wang
137ecccf78fSJay  icache.io.csr_pf_enable     := RegNext(csrCtrl.l1I_pf_enable)
138ecccf78fSJay  icache.io.csr_parity_enable := RegNext(csrCtrl.icache_parity_enable)
139ecccf78fSJay
14009c6f1ddSLingrui98  //IFU-Ibuffer
14109c6f1ddSLingrui98  ifu.io.toIbuffer    <> ibuffer.io.in
14209c6f1ddSLingrui98
14309c6f1ddSLingrui98  ftq.io.fromBackend <> io.backend.toFtq
14409c6f1ddSLingrui98  io.backend.fromFtq <> ftq.io.toBackend
14509c6f1ddSLingrui98  io.frontendInfo.bpuInfo <> ftq.io.bpuInfo
14609c6f1ddSLingrui98
147a37fbf10SJay  ifu.io.rob_commits <> io.backend.toFtq.rob_commits
148a37fbf10SJay
14909c6f1ddSLingrui98  ibuffer.io.flush := needFlush
15009c6f1ddSLingrui98  io.backend.cfVec <> ibuffer.io.out
15109c6f1ddSLingrui98
1520be662e4SJay  instrUncache.io.req   <> ifu.io.uncacheInter.toUncache
1530be662e4SJay  ifu.io.uncacheInter.fromUncache <> instrUncache.io.resp
15458dbdfc2SJay  instrUncache.io.flush := false.B
15558dbdfc2SJay  io.error <> RegNext(RegNext(icache.io.error))
15609c6f1ddSLingrui98
15741cb8b61SJenius  icache.io.hartId := io.hartId
15841cb8b61SJenius
15909c6f1ddSLingrui98  val frontendBubble = PopCount((0 until DecodeWidth).map(i => io.backend.cfVec(i).ready && !ibuffer.io.out(i).valid))
16009c6f1ddSLingrui98  XSPerfAccumulate("FrontendBubble", frontendBubble)
16109c6f1ddSLingrui98  io.frontendInfo.ibufFull := RegNext(ibuffer.io.full)
162cd365d4cSrvcoresjw
1631ca0e4f3SYinan Xu  // PFEvent
1641ca0e4f3SYinan Xu  val pfevent = Module(new PFEvent)
1651ca0e4f3SYinan Xu  pfevent.io.distribute_csr := io.csrCtrl.distribute_csr
1661ca0e4f3SYinan Xu  val csrevents = pfevent.io.hpmevent.take(8)
167cd365d4cSrvcoresjw
1681ca0e4f3SYinan Xu  val allPerfEvents = Seq(ifu, ibuffer, icache, ftq, bpu).flatMap(_.getPerf)
1691ca0e4f3SYinan Xu  override val perfEvents = HPerfMonitor(csrevents, allPerfEvents).getPerfEvents
1701ca0e4f3SYinan Xu  generatePerfEvent()
17109c6f1ddSLingrui98}
172