xref: /XiangShan/src/main/scala/xiangshan/frontend/FauFTB.scala (revision bb2f3f51dd67f6e16e0cc1ffe43368c9fc7e4aef)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.frontend
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan._
25import scala.{Tuple2 => &}
26
27trait FauFTBParams extends HasXSParameter with HasBPUConst {
28  val numWays = 32
29  val tagSize = 16
30
31  val TAR_STAT_SZ = 2
32  def TAR_FIT = 0.U(TAR_STAT_SZ.W)
33  def TAR_OVF = 1.U(TAR_STAT_SZ.W)
34  def TAR_UDF = 2.U(TAR_STAT_SZ.W)
35
36  def BR_OFFSET_LEN = 12
37  def JMP_OFFSET_LEN = 20
38
39  def getTag(pc: UInt) = pc(tagSize+instOffsetBits-1, instOffsetBits)
40}
41
42class FauFTBEntry(implicit p: Parameters) extends FTBEntry()(p) {}
43
44class FauFTBWay(implicit p: Parameters) extends XSModule with FauFTBParams {
45  val io = IO(new Bundle{
46    val req_tag = Input(UInt(tagSize.W))
47    val resp = Output(new FauFTBEntry)
48    val resp_hit = Output(Bool())
49    val update_req_tag = Input(UInt(tagSize.W))
50    val update_hit = Output(Bool())
51    val write_valid = Input(Bool())
52    val write_entry = Input(new FauFTBEntry)
53    val write_tag = Input(UInt(tagSize.W))
54    val tag_read = Output(UInt(tagSize.W))
55  })
56
57  val data = Reg(new FauFTBEntry)
58  val tag = Reg(UInt(tagSize.W))
59  val valid = RegInit(false.B)
60
61  io.resp := data
62  io.resp_hit := tag === io.req_tag && valid
63  // write bypass to avoid multiple hit
64  io.update_hit := ((tag === io.update_req_tag) && valid) ||
65                   ((io.write_tag === io.update_req_tag) && io.write_valid)
66  io.tag_read := tag
67
68  when (io.write_valid) {
69    when (!valid) {
70      valid := true.B
71    }
72    tag   := io.write_tag
73    data  := io.write_entry
74  }
75}
76
77
78class FauFTB(implicit p: Parameters) extends BasePredictor with FauFTBParams {
79
80  class FauFTBMeta(implicit p: Parameters) extends XSBundle with FauFTBParams {
81    val pred_way = if (!env.FPGAPlatform) Some(UInt(log2Ceil(numWays).W)) else None
82    val hit = Bool()
83  }
84  val resp_meta = Wire(new FauFTBMeta)
85  override val meta_size = resp_meta.getWidth
86  override val is_fast_pred = true
87
88
89
90  val ways = Seq.tabulate(numWays)(w => Module(new FauFTBWay))
91  // numWays * numBr
92  val ctrs = Seq.tabulate(numWays)(w => Seq.tabulate(numBr)(b => RegInit(2.U(2.W))))
93  val replacer = ReplacementPolicy.fromString("plru", numWays)
94  val replacer_touch_ways = Wire(Vec(2, Valid(UInt(log2Ceil(numWays).W))))
95
96
97  // pred req
98  ways.foreach(_.io.req_tag := getTag(s1_pc_dup(0)))
99
100  // pred resp
101  val s1_hit_oh = VecInit(ways.map(_.io.resp_hit)).asUInt
102  val s1_hit = s1_hit_oh.orR
103  val s1_hit_way = OHToUInt(s1_hit_oh)
104  val s1_possible_full_preds = Wire(Vec(numWays, new FullBranchPrediction))
105
106  val s1_all_entries = VecInit(ways.map(_.io.resp))
107  for (c & fp & e <- ctrs zip s1_possible_full_preds zip s1_all_entries) {
108    fp.hit := DontCare
109    fp.multiHit := false.B
110    fp.fromFtbEntry(e, s1_pc_dup(0))
111    for (i <- 0 until numBr) {
112      fp.br_taken_mask(i) := c(i)(1) || e.always_taken(i)
113    }
114  }
115  val s1_hit_full_pred = Mux1H(s1_hit_oh, s1_possible_full_preds)
116  val s1_hit_fauftbentry  = Mux1H(s1_hit_oh, s1_all_entries)
117  XSError(PopCount(s1_hit_oh) > 1.U, "fauftb has multiple hits!\n")
118  val fauftb_enable = RegNext(io.ctrl.ubtb_enable)
119  io.out.s1.full_pred.map(_ := s1_hit_full_pred)
120  io.out.s1.full_pred.map(_ .hit := s1_hit && fauftb_enable)
121  io.fauftb_entry_out := s1_hit_fauftbentry
122  io.fauftb_entry_hit_out := s1_hit && fauftb_enable
123
124  // Illegal check for FTB entry reading
125  val uftb_read_fallThrough = s1_hit_fauftbentry.getFallThrough(s1_pc_dup(0))
126  when(io.s1_fire(0) && s1_hit){
127    assert(s1_pc_dup(0) + (FetchWidth * 4).U >= uftb_read_fallThrough, s"FauFTB entry fallThrough address error!")
128  }
129
130  // assign metas
131  io.out.last_stage_meta := resp_meta.asUInt
132  resp_meta.hit := RegEnable(RegEnable(s1_hit, io.s1_fire(0)), io.s2_fire(0))
133  if(resp_meta.pred_way.isDefined) {resp_meta.pred_way.get := RegEnable(RegEnable(s1_hit_way, io.s1_fire(0)), io.s2_fire(0))}
134
135  // pred update replacer state
136  val s1_fire = io.s1_fire(0)
137  replacer_touch_ways(0).valid := RegNext(s1_fire(0) && s1_hit)
138  replacer_touch_ways(0).bits  := RegEnable(s1_hit_way, s1_fire(0) && s1_hit)
139
140  /********************** update ***********************/
141  // s0: update_valid, read and tag comparison
142  // s1: alloc_way and write
143
144  // s0
145  val u = io.update
146  val u_meta = u.bits.meta.asTypeOf(new FauFTBMeta)
147  val u_s0_tag = getTag(u.bits.pc)
148  ways.foreach(_.io.update_req_tag := u_s0_tag)
149  val u_s0_hit_oh = VecInit(ways.map(_.io.update_hit)).asUInt
150  val u_s0_hit = u_s0_hit_oh.orR
151  val u_s0_br_update_valids =
152    VecInit((0 until numBr).map(w =>
153      u.bits.ftb_entry.brValids(w) && u.valid && !u.bits.ftb_entry.always_taken(w) &&
154      !(PriorityEncoder(u.bits.br_taken_mask) < w.U)))
155
156  // s1
157  val u_s1_valid = RegNext(u.valid)
158  val u_s1_tag       = RegEnable(u_s0_tag, u.valid)
159  val u_s1_hit_oh    = RegEnable(u_s0_hit_oh, u.valid)
160  val u_s1_hit       = RegEnable(u_s0_hit, u.valid)
161  val u_s1_alloc_way = replacer.way
162  val u_s1_write_way_oh = Mux(u_s1_hit, u_s1_hit_oh, UIntToOH(u_s1_alloc_way))
163  val u_s1_ftb_entry = RegEnable(u.bits.ftb_entry, u.valid)
164  val u_s1_ways_write_valid = VecInit((0 until numWays).map(w => u_s1_write_way_oh(w).asBool && u_s1_valid))
165  for (w <- 0 until numWays) {
166    ways(w).io.write_valid := u_s1_ways_write_valid(w)
167    ways(w).io.write_tag   := u_s1_tag
168    ways(w).io.write_entry := u_s1_ftb_entry
169  }
170
171  // Illegal check for FTB entry writing
172  val uftb_write_pc = RegEnable(u.bits.pc, u.valid)
173  val uftb_write_fallThrough = u_s1_ftb_entry.getFallThrough(uftb_write_pc)
174  when(u_s1_valid && u_s1_hit){
175    assert(uftb_write_pc + (FetchWidth * 4).U >= uftb_write_fallThrough, s"FauFTB write entry fallThrough address error!")
176  }
177
178  // update saturating counters
179  val u_s1_br_update_valids = RegEnable(u_s0_br_update_valids, u.valid)
180  val u_s1_br_takens        = RegEnable(u.bits.br_taken_mask,  u.valid)
181  for (w <- 0 until numWays) {
182    when (u_s1_ways_write_valid(w)) {
183      for (br <- 0 until numBr) {
184        when (u_s1_br_update_valids(br)) {
185          ctrs(w)(br) := satUpdate(ctrs(w)(br), 2, u_s1_br_takens(br))
186        }
187      }
188    }
189  }
190
191  // commit update replacer state
192  replacer_touch_ways(1).valid := u_s1_valid
193  replacer_touch_ways(1).bits  := OHToUInt(u_s1_write_way_oh)
194
195  /******** update replacer *********/
196  replacer.access(replacer_touch_ways)
197
198
199  /********************** perf counters **********************/
200  val s0_fire_next_cycle = RegNext(io.s0_fire(0))
201  val u_pred_hit_way_map   = (0 until numWays).map(w => s0_fire_next_cycle && s1_hit && s1_hit_way === w.U)
202  XSPerfAccumulate("uftb_read_hits",   s0_fire_next_cycle &&  s1_hit)
203  XSPerfAccumulate("uftb_read_misses", s0_fire_next_cycle && !s1_hit)
204  XSPerfAccumulate("uftb_commit_hits",   u.valid &&  u_meta.hit)
205  XSPerfAccumulate("uftb_commit_misses", u.valid && !u_meta.hit)
206  XSPerfAccumulate("uftb_commit_read_hit_pred_miss", u.valid && !u_meta.hit && u_s0_hit_oh.orR)
207  for (w <- 0 until numWays) {
208    XSPerfAccumulate(f"uftb_pred_hit_way_${w}",   u_pred_hit_way_map(w))
209    XSPerfAccumulate(f"uftb_replace_way_${w}", !u_s1_hit && u_s1_alloc_way === w.U)
210  }
211
212  if(u_meta.pred_way.isDefined) {
213    val u_commit_hit_way_map = (0 until numWays).map(w => u.valid && u_meta.hit && u_meta.pred_way.get === w.U)
214    for (w <- 0 until numWays) {
215      XSPerfAccumulate(f"uftb_commit_hit_way_${w}", u_commit_hit_way_map(w))
216    }
217  }
218
219  override val perfEvents = Seq(
220    ("fauftb_commit_hit       ", u.valid &&  u_meta.hit),
221    ("fauftb_commit_miss      ", u.valid && !u_meta.hit),
222  )
223  generatePerfEvent()
224
225}