xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableWalker.scala (revision 63d67ef394a75d15e5563d86c0d007cfc3c1d9d3)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache.mmu
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
24import utils._
25import utility._
26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
27import freechips.rocketchip.tilelink._
28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
29
30/** Page Table Walk is divided into two parts
31  * One,   PTW: page walk for pde, except for leaf entries, one by one
32  * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel
33  */
34
35
36/** PTW : page table walker
37  * a finite state machine
38  * only take 1GB and 2MB page walks
39  * or in other words, except the last level(leaf)
40  **/
41class PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
42  val req = Flipped(DecoupledIO(new Bundle {
43    val req_info = new L2TlbInnerBundle()
44    val l3Hit = if (EnableSv48) Some(new Bool()) else None
45    val l2Hit = Bool()
46    val ppn = UInt(ptePPNLen.W)
47    val stage1Hit = Bool()
48    val stage1 = new PtwMergeResp
49  }))
50  val resp = DecoupledIO(new Bundle {
51    val source = UInt(bSourceWidth.W)
52    val s2xlate = UInt(2.W)
53    val resp = new PtwMergeResp
54    val h_resp = new HptwResp
55  })
56
57  val llptw = DecoupledIO(new LLPTWInBundle())
58  // NOTE: llptw change from "connect to llptw" to "connect to page cache"
59  // to avoid corner case that caused duplicate entries
60
61  val hptw = new Bundle {
62    val req = DecoupledIO(new Bundle {
63      val source = UInt(bSourceWidth.W)
64      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
65      val gvpn = UInt(ptePPNLen.W)
66    })
67    val resp = Flipped(Valid(new Bundle {
68      val h_resp = Output(new HptwResp)
69    }))
70  }
71  val mem = new Bundle {
72    val req = DecoupledIO(new L2TlbMemReqBundle())
73    val resp = Flipped(ValidIO(UInt(XLEN.W)))
74    val mask = Input(Bool())
75  }
76  val pmp = new Bundle {
77    val req = ValidIO(new PMPReqBundle())
78    val resp = Flipped(new PMPRespBundle())
79  }
80
81  val refill = Output(new Bundle {
82    val req_info = new L2TlbInnerBundle()
83    val level = UInt(log2Up(Level + 1).W)
84  })
85}
86
87class PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
88  val io = IO(new PTWIO)
89  val sfence = io.sfence
90  val mem = io.mem
91  val req_s2xlate = Reg(UInt(2.W))
92  val enableS2xlate = req_s2xlate =/= noS2xlate
93  val onlyS1xlate = req_s2xlate === onlyStage1
94  val onlyS2xlate = req_s2xlate === onlyStage2
95  val satp = Wire(new TlbSatpBundle())
96  when (io.req.fire) {
97    satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp)
98  } .otherwise {
99    satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
100  }
101  val s1Pbmte = Mux(req_s2xlate =/= noS2xlate, io.csr.hPBMTE, io.csr.mPBMTE)
102
103  val mode = satp.mode
104  val hgatp = io.csr.hgatp
105  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
106  val s2xlate = enableS2xlate && !onlyS1xlate
107  val level = RegInit(3.U(log2Up(Level + 1).W))
108  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
109  val gpf_level = RegInit(3.U(log2Up(Level + 1).W))
110  val ppn = Reg(UInt(ptePPNLen.W))
111  val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate)
112  val levelNext = level - 1.U
113  val l3Hit = Reg(Bool())
114  val l2Hit = Reg(Bool())
115  val pte = mem.resp.bits.asTypeOf(new PteBundle())
116
117  // s/w register
118  val s_pmp_check = RegInit(true.B)
119  val s_mem_req = RegInit(true.B)
120  val s_llptw_req = RegInit(true.B)
121  val w_mem_resp = RegInit(true.B)
122  val s_hptw_req = RegInit(true.B)
123  val w_hptw_resp = RegInit(true.B)
124  val s_last_hptw_req = RegInit(true.B)
125  val w_last_hptw_resp = RegInit(true.B)
126  // for updating "level"
127  val mem_addr_update = RegInit(false.B)
128
129  val idle = RegInit(true.B)
130  val finish = WireInit(false.B)
131  val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish
132
133  val pageFault = pte.isPf(level, s1Pbmte)
134  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp)
135
136  val hptw_pageFault = RegInit(false.B)
137  val hptw_accessFault = RegInit(false.B)
138  val last_s2xlate = RegInit(false.B)
139  val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire)
140  val stage1 = RegEnable(io.req.bits.stage1, io.req.fire)
141  val hptw_resp_stage2 = Reg(Bool())
142
143  val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf(), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high
144  val find_pte = pte.isLeaf() || ppn_af || pageFault
145  val to_find_pte = level === 1.U && find_pte === false.B
146  val source = RegEnable(io.req.bits.req_info.source, io.req.fire)
147
148  val l3addr = Wire(UInt(PAddrBits.W))
149  val l2addr = Wire(UInt(PAddrBits.W))
150  val l1addr = Wire(UInt(PAddrBits.W))
151  val mem_addr = Wire(UInt(PAddrBits.W))
152
153  l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3))
154  if (EnableSv48) {
155    when (mode === Sv48) {
156      l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2))
157    } .otherwise {
158      l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
159    }
160  } else {
161    l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
162  }
163  l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1))
164  mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr))
165
166  val hptw_resp = Reg(new HptwResp)
167  val gpaddr = MuxCase(mem_addr, Seq(
168    stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)),
169    onlyS2xlate -> Cat(vpn, 0.U(offLen.W)),
170    !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq(
171      3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
172      2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
173      1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0)
174    ))),
175    0.U(offLen.W))
176  ))
177  val gvpn_gpf = Mux(s2xlate && io.csr.hgatp.mode === Sv39x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(s2xlate && io.csr.hgatp.mode === Sv48x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B))
178  val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf
179  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
180  val fake_h_resp = 0.U.asTypeOf(new HptwResp)
181  fake_h_resp.entry.tag := get_pn(gpaddr)
182  fake_h_resp.entry.vmid.map(_ := io.csr.hgatp.vmid)
183  fake_h_resp.gpf := true.B
184
185  val pte_valid = RegInit(false.B)  // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW
186  val fake_pte = 0.U.asTypeOf(new PteBundle())
187  fake_pte.perm.v := false.B // tell L1TLB this is fake pte
188  fake_pte.ppn := ppn(ppnLen - 1, 0)
189  fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen)
190
191  io.req.ready := idle
192  val ptw_resp = Wire(new PtwMergeResp)
193  ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault, false.B), accessFault || (ppn_af && !(pte_valid && (pageFault || guestFault))), Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false, not_merge = false)
194
195  val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate )
196  val stageHit_resp = idle === false.B && hptw_resp_stage2
197  io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp)
198  io.resp.bits.source := source
199  io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp)
200  io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp)
201  io.resp.bits.s2xlate := req_s2xlate
202
203  io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault
204  io.llptw.bits.req_info.source := source
205  io.llptw.bits.req_info.vpn := vpn
206  io.llptw.bits.req_info.s2xlate := req_s2xlate
207  io.llptw.bits.ppn := DontCare
208
209  io.pmp.req.valid := DontCare // samecycle, do not use valid
210  io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
211  io.pmp.req.bits.size := 3.U // TODO: fix it
212  io.pmp.req.bits.cmd := TlbCmd.read
213
214  mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check
215  mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
216  mem.req.bits.id := FsmReqID.U(bMemID.W)
217  mem.req.bits.hptw_bypassed := false.B
218
219  io.refill.req_info.s2xlate := req_s2xlate
220  io.refill.req_info.vpn := vpn
221  io.refill.level := level
222  io.refill.req_info.source := source
223
224  io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req
225  io.hptw.req.bits.id := FsmReqID.U(bMemID.W)
226  io.hptw.req.bits.gvpn := get_pn(gpaddr)
227  io.hptw.req.bits.source := source
228
229  when (io.req.fire && io.req.bits.stage1Hit){
230    idle := false.B
231    req_s2xlate := io.req.bits.req_info.s2xlate
232    s_last_hptw_req := false.B
233    hptw_resp_stage2 := false.B
234    last_s2xlate := false.B
235    hptw_pageFault := false.B
236    hptw_accessFault := false.B
237  }
238
239  when (io.resp.fire && stage1Hit){
240    idle := true.B
241  }
242
243  when (io.req.fire && !io.req.bits.stage1Hit){
244    val req = io.req.bits
245    if (EnableSv48) {
246      when (mode === Sv48) {
247        level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
248        af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
249        gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 0.U))
250        ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn)
251        l3Hit := req.l3Hit.get
252      } .otherwise {
253        level := Mux(req.l2Hit, 1.U, 2.U)
254        af_level := Mux(req.l2Hit, 1.U, 2.U)
255        gpf_level := 0.U
256        ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
257        l3Hit := false.B
258      }
259    } else {
260      level := Mux(req.l2Hit, 1.U, 2.U)
261      af_level := Mux(req.l2Hit, 1.U, 2.U)
262      gpf_level := 0.U
263      ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
264      l3Hit := false.B
265    }
266    vpn := io.req.bits.req_info.vpn
267    l2Hit := req.l2Hit
268    accessFault := false.B
269    idle := false.B
270    hptw_pageFault := false.B
271    hptw_accessFault := false.B
272    pte_valid := false.B
273    req_s2xlate := io.req.bits.req_info.s2xlate
274    when(io.req.bits.req_info.s2xlate === onlyStage2){
275      val onlys2_gpaddr = Cat(io.req.bits.req_info.vpn, 0.U(offLen.W)) // is 50 bits, don't need to check high bits when sv48x4 is enabled
276      val check_gpa_high_fail = Mux(io.req.bits.req_info.s2xlate === onlyStage2 && io.csr.hgatp.mode === Sv39x4, onlys2_gpaddr(onlys2_gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, false.B)
277      last_s2xlate := false.B
278      when(check_gpa_high_fail){
279        mem_addr_update := true.B
280      }.otherwise{
281        s_last_hptw_req := false.B
282      }
283    }.elsewhen(io.req.bits.req_info.s2xlate === allStage){
284      last_s2xlate := true.B
285      s_hptw_req := false.B
286    }.otherwise {
287      last_s2xlate := false.B
288      s_pmp_check := false.B
289    }
290  }
291
292  when(io.hptw.req.fire && s_hptw_req === false.B){
293    s_hptw_req := true.B
294    w_hptw_resp := false.B
295  }
296
297  when(io.hptw.resp.fire && w_hptw_resp === false.B) {
298    w_hptw_resp := true.B
299    val g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x))
300    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf || g_perm_fail
301    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
302    hptw_resp := io.hptw.resp.bits.h_resp
303    hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || g_perm_fail
304    when(!(g_perm_fail || io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) {
305      s_pmp_check := false.B
306    }
307  }
308
309  when(io.hptw.req.fire && s_last_hptw_req === false.B) {
310    w_last_hptw_resp := false.B
311    s_last_hptw_req := true.B
312  }
313
314  when (io.hptw.resp.fire && w_last_hptw_resp === false.B && stage1Hit){
315    w_last_hptw_resp := true.B
316    hptw_resp_stage2 := true.B
317    hptw_resp := io.hptw.resp.bits.h_resp
318  }
319
320  when(io.hptw.resp.fire && w_last_hptw_resp === false.B && !stage1Hit){
321    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
322    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
323    hptw_resp := io.hptw.resp.bits.h_resp
324    w_last_hptw_resp := true.B
325    mem_addr_update := true.B
326    last_s2xlate := false.B
327  }
328
329  when(sent_to_pmp && mem_addr_update === false.B){
330    s_mem_req := false.B
331    s_pmp_check := true.B
332  }
333
334  when(accessFault && idle === false.B){
335    s_pmp_check := true.B
336    s_mem_req := true.B
337    w_mem_resp := true.B
338    s_llptw_req := true.B
339    s_hptw_req := true.B
340    w_hptw_resp := true.B
341    s_last_hptw_req := true.B
342    w_last_hptw_resp := true.B
343    mem_addr_update := true.B
344    last_s2xlate := false.B
345  }
346
347  when(guestFault && idle === false.B){
348    s_pmp_check := true.B
349    s_mem_req := true.B
350    w_mem_resp := true.B
351    s_llptw_req := true.B
352    s_hptw_req := true.B
353    w_hptw_resp := true.B
354    s_last_hptw_req := true.B
355    w_last_hptw_resp := true.B
356    mem_addr_update := true.B
357    last_s2xlate := false.B
358  }
359
360  when (mem.req.fire){
361    s_mem_req := true.B
362    w_mem_resp := false.B
363  }
364
365  when(mem.resp.fire && w_mem_resp === false.B){
366    w_mem_resp := true.B
367    af_level := af_level - 1.U
368    s_llptw_req := false.B
369    mem_addr_update := true.B
370    gpf_level := Mux(mode === Sv39 && !pte_valid && !(l3Hit || l2Hit), gpf_level - 2.U, gpf_level - 1.U)
371    pte_valid := true.B
372  }
373
374  when(mem_addr_update){
375    when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) {
376      level := levelNext
377      when(s2xlate){
378        s_hptw_req := false.B
379      }.otherwise{
380        s_mem_req := false.B
381      }
382      s_llptw_req := true.B
383      mem_addr_update := false.B
384    }.elsewhen(io.llptw.valid){
385      when(io.llptw.fire) {
386        idle := true.B
387        s_llptw_req := true.B
388        mem_addr_update := false.B
389        last_s2xlate := false.B
390      }
391      finish := true.B
392    }.elsewhen(s2xlate && last_s2xlate === true.B) {
393      when(accessFault || pageFault || ppn_af){
394        last_s2xlate := false.B
395      }.otherwise{
396        s_last_hptw_req := false.B
397        mem_addr_update := false.B
398      }
399    }.elsewhen(io.resp.valid){
400      when(io.resp.fire) {
401        idle := true.B
402        s_llptw_req := true.B
403        mem_addr_update := false.B
404        accessFault := false.B
405      }
406      finish := true.B
407    }
408  }
409
410
411  when (flush) {
412    idle := true.B
413    s_pmp_check := true.B
414    s_mem_req := true.B
415    s_llptw_req := true.B
416    w_mem_resp := true.B
417    accessFault := false.B
418    mem_addr_update := false.B
419    s_hptw_req := true.B
420    w_hptw_resp := true.B
421    s_last_hptw_req := true.B
422    w_last_hptw_resp := true.B
423  }
424
425
426  XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n")
427
428  // perf
429  XSPerfAccumulate("fsm_count", io.req.fire)
430  for (i <- 0 until PtwWidth) {
431    XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U)
432  }
433  XSPerfAccumulate("fsm_busy", !idle)
434  XSPerfAccumulate("fsm_idle", idle)
435  XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready)
436  XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af)
437  XSPerfAccumulate("mem_count", mem.req.fire)
438  XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true))
439  XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready)
440
441  TimeOutAssert(!idle, timeOutThreshold, "page table walker time out")
442
443  val perfEvents = Seq(
444    ("fsm_count         ", io.req.fire                                     ),
445    ("fsm_busy          ", !idle                                             ),
446    ("fsm_idle          ", idle                                              ),
447    ("resp_blocked      ", io.resp.valid && !io.resp.ready                   ),
448    ("mem_count         ", mem.req.fire                                    ),
449    ("mem_cycle         ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)),
450    ("mem_blocked       ", mem.req.valid && !mem.req.ready                   ),
451  )
452  generatePerfEvent()
453}
454
455/*========================= LLPTW ==============================*/
456
457/** LLPTW : Last Level Page Table Walker
458  * the page walker that only takes 4KB(last level) page walk.
459  **/
460
461class LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst {
462  val req_info = Output(new L2TlbInnerBundle())
463  val ppn = Output(UInt(ptePPNLen.W))
464}
465
466class LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
467  val in = Flipped(DecoupledIO(new LLPTWInBundle()))
468  val out = DecoupledIO(new Bundle {
469    val req_info = Output(new L2TlbInnerBundle())
470    val id = Output(UInt(bMemID.W))
471    val h_resp = Output(new HptwResp)
472    val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af
473    val af = Output(Bool())
474  })
475  val mem = new Bundle {
476    val req = DecoupledIO(new L2TlbMemReqBundle())
477    val resp = Flipped(Valid(new Bundle {
478      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
479      val value = Output(UInt(blockBits.W))
480    }))
481    val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W))
482    val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool()))
483    val refill = Output(new L2TlbInnerBundle())
484    val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool()))
485    val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool()))
486  }
487  val cache = DecoupledIO(new L2TlbInnerBundle())
488  val pmp = new Bundle {
489    val req = Valid(new PMPReqBundle())
490    val resp = Flipped(new PMPRespBundle())
491  }
492  val hptw = new Bundle {
493    val req = DecoupledIO(new Bundle{
494      val source = UInt(bSourceWidth.W)
495      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
496      val gvpn = UInt(ptePPNLen.W)
497    })
498    val resp = Flipped(Valid(new Bundle {
499      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
500      val h_resp = Output(new HptwResp)
501    }))
502  }
503}
504
505class LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst {
506  val req_info = new L2TlbInnerBundle()
507  val ppn = UInt(ptePPNLen.W)
508  val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W)
509  val af = Bool()
510  val hptw_resp = new HptwResp()
511  val first_s2xlate_fault = Output(Bool())
512}
513
514
515class LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
516  val io = IO(new LLPTWIO())
517  val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate
518  val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
519  val s1Pbmte = Mux(enableS2xlate, io.csr.hPBMTE, io.csr.mPBMTE)
520
521  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
522  val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry()))))
523  val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10)
524  val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle)))
525
526  val is_emptys = state.map(_ === state_idle)
527  val is_mems = state.map(_ === state_mem_req)
528  val is_waiting = state.map(_ === state_mem_waiting)
529  val is_having = state.map(_ === state_mem_out)
530  val is_cache = state.map(_ === state_cache)
531  val is_hptw_req = state.map(_ === state_hptw_req)
532  val is_last_hptw_req = state.map(_ === state_last_hptw_req)
533  val is_hptw_resp = state.map(_ === state_hptw_resp)
534  val is_last_hptw_resp = state.map(_ === state_last_hptw_resp)
535
536  val full = !ParallelOR(is_emptys).asBool
537  val enq_ptr = ParallelPriorityEncoder(is_emptys)
538
539  val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry
540  val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
541  for (i <- 0 until l2tlbParams.llptwsize) {
542    mem_arb.io.in(i).bits := entries(i)
543    mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i)
544  }
545
546  // process hptw requests in serial
547  val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
548  for (i <- 0 until l2tlbParams.llptwsize) {
549    hyper_arb1.io.in(i).bits := entries(i)
550    hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
551  }
552  val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
553  for(i <- 0 until l2tlbParams.llptwsize) {
554    hyper_arb2.io.in(i).bits := entries(i)
555    hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
556  }
557
558  val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W)))
559
560  // duplicate req
561  // to_wait: wait for the last to access mem, set to mem_resp
562  // to_cache: the last is back just right now, set to mem_cache
563  val dup_vec = state.indices.map(i =>
564    dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate
565  )
566  val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry
567  val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already
568  val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now
569  val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))}
570  val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id)))
571  val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle
572  val to_wait = Cat(dup_vec_wait).orR || dup_req_fire
573  val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1))
574  val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR
575  val to_hptw_req = io.in.bits.req_info.s2xlate === allStage
576  val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage
577  val last_hptw_req_id = io.mem.resp.bits.id
578  val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0))
579  val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0))
580  val index =  Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
581  val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN()
582  XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed")
583
584  XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem")
585  val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B)))
586  val enq_state_normal = MuxCase(state_addr_check, Seq(
587    to_mem_out -> state_mem_out, // same to the blew, but the mem resp now
588    to_last_hptw_req -> state_last_hptw_req,
589    to_wait -> state_mem_waiting,
590    to_cache -> state_cache,
591    to_hptw_req -> state_hptw_req
592  ))
593  val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal)
594  when (io.in.fire) {
595    // if prefetch req does not need mem access, just give it up.
596    // so there will be at most 1 + FilterSize entries that needs re-access page cache
597    // so 2 + FilterSize is enough to avoid dead-lock
598    state(enq_ptr) := enq_state
599    entries(enq_ptr).req_info := io.in.bits.req_info
600    entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn)
601    entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr)
602    entries(enq_ptr).af := false.B
603    entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp))
604    entries(enq_ptr).first_s2xlate_fault := false.B
605    mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req
606  }
607
608  val enq_ptr_reg = RegNext(enq_ptr)
609  val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush)
610
611  val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool
612  val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id)
613  val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check
614
615  val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))
616  val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0))
617  val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp
618  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
619  val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire)
620  io.pmp.req.valid := need_addr_check || hptw_need_addr_check
621  io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr)
622  io.pmp.req.bits.cmd := TlbCmd.read
623  io.pmp.req.bits.size := 3.U // TODO: fix it
624  val pmp_resp_valid = io.pmp.req.valid // same cycle
625  when (pmp_resp_valid) {
626    // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before
627    //       when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare
628    val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg);
629    val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio
630    entries(ptr).af := accessFault
631    state(ptr) := Mux(accessFault, state_mem_out, state_mem_req)
632  }
633
634  when (mem_arb.io.out.fire) {
635    for (i <- state.indices) {
636      when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp
637      && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate
638      && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) {
639        // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait"
640        state(i) := state_mem_waiting
641        entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp
642        entries(i).wait_id := mem_arb.io.chosen
643      }
644    }
645  }
646  when (io.mem.resp.fire) {
647    state.indices.map{i =>
648      when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) {
649        val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0))
650        val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0))
651        val index =  Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
652        state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U, s1Pbmte) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf(io.csr.vsatp.mode))
653                , state_last_hptw_req, state_mem_out)
654        mem_resp_hit(i) := true.B
655        entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation
656        entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage, ptes(index).isStage1Gpf(io.csr.vsatp.mode), false.B)
657      }
658    }
659  }
660
661  when (hyper_arb1.io.out.fire) {
662    for (i <- state.indices) {
663      when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) {
664        state(i) := state_hptw_resp
665        entries(i).wait_id := hyper_arb1.io.chosen
666      }
667    }
668  }
669
670  when (hyper_arb2.io.out.fire) {
671    for (i <- state.indices) {
672      when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) {
673        state(i) := state_last_hptw_resp
674        entries(i).wait_id := hyper_arb2.io.chosen
675      }
676    }
677  }
678
679  when (io.hptw.resp.fire) {
680    for (i <- state.indices) {
681      when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
682        val check_g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x))
683        when (check_g_perm_fail || io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) {
684          state(i) := state_mem_out
685          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
686          entries(i).hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || check_g_perm_fail
687          entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf
688        }.otherwise{ // change the entry that is waiting hptw resp
689          val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn))
690          val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id))
691          state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check)
692          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
693          entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id)
694          //To do: change the entry that is having the same hptw req
695        }
696      }
697      when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
698        state(i) := state_mem_out
699        entries(i).hptw_resp := io.hptw.resp.bits.h_resp
700        //To do: change the entry that is having the same hptw req
701      }
702    }
703  }
704  when (io.out.fire) {
705    assert(state(mem_ptr) === state_mem_out)
706    state(mem_ptr) := state_idle
707  }
708  mem_resp_hit.map(a => when (a) { a := false.B } )
709
710  when (io.cache.fire) {
711    state(cache_ptr) := state_idle
712  }
713  XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry")
714
715  when (flush) {
716    state.map(_ := state_idle)
717  }
718
719  io.in.ready := !full
720
721  io.out.valid := ParallelOR(is_having).asBool
722  io.out.bits.req_info := entries(mem_ptr).req_info
723  io.out.bits.id := mem_ptr
724  io.out.bits.af := entries(mem_ptr).af
725  io.out.bits.h_resp := entries(mem_ptr).hptw_resp
726  io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault
727
728  val hptw_req_arb = Module(new Arbiter(new Bundle{
729      val source = UInt(bSourceWidth.W)
730      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
731      val ppn = UInt(ptePPNLen.W)
732    } , 2))
733  // first stage 2 translation
734  hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid
735  hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source
736  hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn
737  hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen
738  hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready
739  // last stage 2 translation
740  hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid
741  hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source
742  hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn
743  hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen
744  hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready
745  hptw_req_arb.io.out.ready := io.hptw.req.ready
746  io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush
747  io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn
748  io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id
749  io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source
750
751  io.mem.req.valid := mem_arb.io.out.valid && !flush
752  val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
753  val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
754  io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr)
755  io.mem.req.bits.id := mem_arb.io.chosen
756  io.mem.req.bits.hptw_bypassed := false.B
757  mem_arb.io.out.ready := io.mem.req.ready
758  val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0))
759  io.mem.refill := entries(mem_refill_id).req_info
760  io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate
761  io.mem.buffer_it := mem_resp_hit
762  io.mem.enq_ptr := enq_ptr
763
764  io.cache.valid := Cat(is_cache).orR
765  io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info))
766
767  XSPerfAccumulate("llptw_in_count", io.in.fire)
768  XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready)
769  for (i <- 0 until 7) {
770    XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U)
771  }
772  for (i <- 0 until (l2tlbParams.llptwsize + 1)) {
773    XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U)
774    XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U)
775    XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U)
776  }
777  XSPerfAccumulate("mem_count", io.mem.req.fire)
778  XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U)
779  XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready)
780
781  for (i <- 0 until l2tlbParams.llptwsize) {
782    TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}")
783  }
784
785  val perfEvents = Seq(
786    ("tlbllptw_incount           ", io.in.fire               ),
787    ("tlbllptw_inblock           ", io.in.valid && !io.in.ready),
788    ("tlbllptw_memcount          ", io.mem.req.fire          ),
789    ("tlbllptw_memcycle          ", PopCount(is_waiting)       ),
790  )
791  generatePerfEvent()
792}
793
794/*========================= HPTW ==============================*/
795
796/** HPTW : Hypervisor Page Table Walker
797  * the page walker take the virtual machine's page walk.
798  * guest physical address translation, guest physical address -> host physical address
799  **/
800class HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
801  val req = Flipped(DecoupledIO(new Bundle {
802    val source = UInt(bSourceWidth.W)
803    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
804    val gvpn = UInt(gvpnLen.W)
805    val ppn = UInt(ppnLen.W)
806    val l3Hit = if (EnableSv48) Some(new Bool()) else None
807    val l2Hit = Bool()
808    val l1Hit = Bool()
809    val bypassed = Bool() // if bypass, don't refill
810  }))
811  val resp = DecoupledIO(new Bundle {
812    val source = UInt(bSourceWidth.W)
813    val resp = Output(new HptwResp())
814    val id = Output(UInt(bMemID.W))
815  })
816
817  val mem = new Bundle {
818    val req = DecoupledIO(new L2TlbMemReqBundle())
819    val resp = Flipped(ValidIO(UInt(XLEN.W)))
820    val mask = Input(Bool())
821  }
822  val refill = Output(new Bundle {
823    val req_info = new L2TlbInnerBundle()
824    val level = UInt(log2Up(Level + 1).W)
825  })
826  val pmp = new Bundle {
827    val req = ValidIO(new PMPReqBundle())
828    val resp = Flipped(new PMPRespBundle())
829  }
830}
831
832class HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst {
833  val io = IO(new HPTWIO)
834  val hgatp = io.csr.hgatp
835  val mpbmte = io.csr.mPBMTE
836  val sfence = io.sfence
837  val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed
838  val mode = hgatp.mode
839
840  val level = RegInit(3.U(log2Up(Level + 1).W))
841  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
842  val gpaddr = Reg(UInt(GPAddrBits.W))
843  val req_ppn = Reg(UInt(ppnLen.W))
844  val vpn = gpaddr(GPAddrBits-1, offLen)
845  val levelNext = level - 1.U
846  val l3Hit = Reg(Bool())
847  val l2Hit = Reg(Bool())
848  val l1Hit = Reg(Bool())
849  val bypassed = Reg(Bool())
850//  val pte = io.mem.resp.bits.MergeRespToPte()
851  val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)
852  val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn)
853  val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn)
854  val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn)
855  val ppn = Wire(UInt(PAddrBits.W))
856  val p_pte = MakeAddr(ppn, getVpnn(vpn, level))
857  val pg_base = Wire(UInt(PAddrBits.W))
858  val mem_addr = Wire(UInt(PAddrBits.W))
859  if (EnableSv48) {
860    when (mode === Sv48) {
861      ppn := Mux(af_level === 2.U, ppn_l3, Mux(af_level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3
862      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3
863      mem_addr := Mux(af_level === 3.U, pg_base, p_pte)
864    } .otherwise {
865      ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
866      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
867      mem_addr := Mux(af_level === 2.U, pg_base, p_pte)
868    }
869  } else {
870    ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
871    pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
872    mem_addr := Mux(af_level === 2.U, pg_base, p_pte)
873  }
874
875  //s/w register
876  val s_pmp_check = RegInit(true.B)
877  val s_mem_req = RegInit(true.B)
878  val w_mem_resp = RegInit(true.B)
879  val idle = RegInit(true.B)
880  val mem_addr_update = RegInit(false.B)
881  val finish = WireInit(false.B)
882
883  val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish
884  val pageFault = pte.isGpf(level, mpbmte) || (!pte.isLeaf() && level === 0.U)
885  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp)
886
887  val ppn_af = pte.isAf()
888  val find_pte = pte.isLeaf() || ppn_af || pageFault
889
890  val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault))
891  val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W))
892  val source = RegEnable(io.req.bits.source, io.req.fire)
893
894  io.req.ready := idle
895  val resp = Wire(new HptwResp())
896  // accessFault > pageFault > ppn_af
897  resp.apply(
898    gpf = pageFault && !accessFault,
899    gaf = accessFault || (ppn_af && !pageFault),
900    level = Mux(accessFault, af_level, level),
901    pte = pte,
902    vpn = vpn,
903    vmid = hgatp.vmid
904  )
905  io.resp.valid := resp_valid
906  io.resp.bits.id := id
907  io.resp.bits.resp := resp
908  io.resp.bits.source := source
909
910  io.pmp.req.valid := DontCare
911  io.pmp.req.bits.addr := mem_addr
912  io.pmp.req.bits.size := 3.U
913  io.pmp.req.bits.cmd := TlbCmd.read
914
915  io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check
916  io.mem.req.bits.addr := mem_addr
917  io.mem.req.bits.id := HptwReqId.U(bMemID.W)
918  io.mem.req.bits.hptw_bypassed := bypassed
919
920  io.refill.req_info.vpn := vpn
921  io.refill.level := level
922  io.refill.req_info.source := source
923  io.refill.req_info.s2xlate := onlyStage2
924  when (idle){
925    when(io.req.fire){
926      bypassed := io.req.bits.bypassed
927      idle := false.B
928      gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W))
929      accessFault := false.B
930      s_pmp_check := false.B
931      id := io.req.bits.id
932      req_ppn := io.req.bits.ppn
933      if (EnableSv48) {
934        when (mode === Sv48) {
935          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
936          af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
937          l3Hit := io.req.bits.l3Hit.get
938        } .otherwise {
939          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
940          af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
941          l3Hit := false.B
942        }
943      } else {
944        level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
945        af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
946        l3Hit := false.B
947      }
948      l2Hit := io.req.bits.l2Hit
949      l1Hit := io.req.bits.l1Hit
950    }
951  }
952
953  when(sent_to_pmp && !mem_addr_update){
954    s_mem_req := false.B
955    s_pmp_check := true.B
956  }
957
958  when(accessFault && !idle){
959    s_pmp_check := true.B
960    s_mem_req := true.B
961    w_mem_resp := true.B
962    mem_addr_update := true.B
963  }
964
965  when(io.mem.req.fire){
966    s_mem_req := true.B
967    w_mem_resp := false.B
968  }
969
970  when(io.mem.resp.fire && !w_mem_resp){
971    w_mem_resp := true.B
972    af_level := af_level - 1.U
973    mem_addr_update := true.B
974  }
975
976  when(mem_addr_update){
977    when(!(find_pte || accessFault)){
978      level := levelNext
979      s_mem_req := false.B
980      mem_addr_update := false.B
981    }.elsewhen(resp_valid){
982      when(io.resp.fire){
983        idle := true.B
984        mem_addr_update := false.B
985        accessFault := false.B
986      }
987      finish := true.B
988    }
989  }
990   when (flush) {
991    idle := true.B
992    s_pmp_check := true.B
993    s_mem_req := true.B
994    w_mem_resp := true.B
995    accessFault := false.B
996    mem_addr_update := false.B
997  }
998}
999