1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 24import utils._ 25import utility._ 26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 27import freechips.rocketchip.tilelink._ 28import xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 29 30/** Page Table Walk is divided into two parts 31 * One, PTW: page walk for pde, except for leaf entries, one by one 32 * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel 33 */ 34 35 36/** PTW : page table walker 37 * a finite state machine 38 * only take 1GB and 2MB page walks 39 * or in other words, except the last level(leaf) 40 **/ 41class PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 42 val req = Flipped(DecoupledIO(new Bundle { 43 val req_info = new L2TlbInnerBundle() 44 val l3Hit = if (EnableSv48) Some(new Bool()) else None 45 val l2Hit = Bool() 46 val ppn = UInt(ptePPNLen.W) 47 val stage1Hit = Bool() 48 val stage1 = new PtwMergeResp 49 })) 50 val resp = DecoupledIO(new Bundle { 51 val source = UInt(bSourceWidth.W) 52 val s2xlate = UInt(2.W) 53 val resp = new PtwMergeResp 54 val h_resp = new HptwResp 55 }) 56 57 val llptw = DecoupledIO(new LLPTWInBundle()) 58 // NOTE: llptw change from "connect to llptw" to "connect to page cache" 59 // to avoid corner case that caused duplicate entries 60 61 val hptw = new Bundle { 62 val req = DecoupledIO(new Bundle { 63 val source = UInt(bSourceWidth.W) 64 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 65 val gvpn = UInt(ptePPNLen.W) 66 }) 67 val resp = Flipped(Valid(new Bundle { 68 val h_resp = Output(new HptwResp) 69 })) 70 } 71 val mem = new Bundle { 72 val req = DecoupledIO(new L2TlbMemReqBundle()) 73 val resp = Flipped(ValidIO(UInt(XLEN.W))) 74 val mask = Input(Bool()) 75 } 76 val pmp = new Bundle { 77 val req = ValidIO(new PMPReqBundle()) 78 val resp = Flipped(new PMPRespBundle()) 79 } 80 81 val refill = Output(new Bundle { 82 val req_info = new L2TlbInnerBundle() 83 val level = UInt(log2Up(Level + 1).W) 84 }) 85} 86 87class PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 88 val io = IO(new PTWIO) 89 val sfence = io.sfence 90 val mem = io.mem 91 val req_s2xlate = Reg(UInt(2.W)) 92 val enableS2xlate = req_s2xlate =/= noS2xlate 93 val onlyS1xlate = req_s2xlate === onlyStage1 94 val onlyS2xlate = req_s2xlate === onlyStage2 95 96 val satp = Wire(new TlbSatpBundle()) 97 when (io.req.fire) { 98 satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp) 99 } .otherwise { 100 satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 101 } 102 103 val mode = satp.mode 104 val hgatp = io.csr.hgatp 105 val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 106 val s2xlate = enableS2xlate && !onlyS1xlate 107 val level = RegInit(3.U(log2Up(Level + 1).W)) 108 val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 109 val gpf_level = RegInit(3.U(log2Up(Level + 1).W)) 110 val ppn = Reg(UInt(ptePPNLen.W)) 111 val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate) 112 val levelNext = level - 1.U 113 val l3Hit = Reg(Bool()) 114 val l2Hit = Reg(Bool()) 115 val pte = mem.resp.bits.asTypeOf(new PteBundle()) 116 117 // s/w register 118 val s_pmp_check = RegInit(true.B) 119 val s_mem_req = RegInit(true.B) 120 val s_llptw_req = RegInit(true.B) 121 val w_mem_resp = RegInit(true.B) 122 val s_hptw_req = RegInit(true.B) 123 val w_hptw_resp = RegInit(true.B) 124 val s_last_hptw_req = RegInit(true.B) 125 val w_last_hptw_resp = RegInit(true.B) 126 // for updating "level" 127 val mem_addr_update = RegInit(false.B) 128 129 val idle = RegInit(true.B) 130 val finish = WireInit(false.B) 131 val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish 132 133 val pageFault = pte.isPf(level) 134 val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp) 135 136 val hptw_pageFault = RegInit(false.B) 137 val hptw_accessFault = RegInit(false.B) 138 val last_s2xlate = RegInit(false.B) 139 val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire) 140 val stage1 = RegEnable(io.req.bits.stage1, io.req.fire) 141 val hptw_resp_stage2 = Reg(Bool()) 142 143 val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf() && !pte.isStage1Gpf(), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high 144 val find_pte = pte.isLeaf() || ppn_af || pageFault 145 val to_find_pte = level === 1.U && find_pte === false.B 146 val source = RegEnable(io.req.bits.req_info.source, io.req.fire) 147 148 val l3addr = Wire(UInt(PAddrBits.W)) 149 val l2addr = Wire(UInt(PAddrBits.W)) 150 val l1addr = Wire(UInt(PAddrBits.W)) 151 val mem_addr = Wire(UInt(PAddrBits.W)) 152 153 l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3)) 154 if (EnableSv48) { 155 when (mode === Sv48) { 156 l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2)) 157 } .otherwise { 158 l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 159 } 160 } else { 161 l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 162 } 163 l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1)) 164 mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr)) 165 166 val hptw_resp = Reg(new HptwResp) 167 val gpaddr = MuxCase(mem_addr, Seq( 168 stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)), 169 onlyS2xlate -> Cat(vpn, 0.U(offLen.W)), 170 !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq( 171 3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 172 2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 173 1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0) 174 ))), 175 0.U(offLen.W)) 176 )) 177 val gvpn_gpf = Mux(enableS2xlate, gpaddr(gpaddr.getWidth - 1, GPAddrBits) =/= 0.U, false.B) 178 val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf 179 val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 180 val fake_h_resp = 0.U.asTypeOf(new HptwResp) 181 fake_h_resp.gpf := true.B 182 183 val pte_valid = RegInit(false.B) // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW 184 val fake_pte = 0.U.asTypeOf(new PteBundle()) 185 fake_pte.perm.v := true.B 186 fake_pte.perm.r := true.B 187 fake_pte.perm.w := true.B 188 fake_pte.perm.x := true.B 189 190 io.req.ready := idle 191 val ptw_resp = Wire(new PtwMergeResp) 192 ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault && !ppn_af, false.B), accessFault || ppn_af, Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false) 193 194 val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate ) 195 val stageHit_resp = idle === false.B && hptw_resp_stage2 196 io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp) 197 io.resp.bits.source := source 198 io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp) 199 io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp) 200 io.resp.bits.s2xlate := req_s2xlate 201 202 io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault 203 io.llptw.bits.req_info.source := source 204 io.llptw.bits.req_info.vpn := vpn 205 io.llptw.bits.req_info.s2xlate := req_s2xlate 206 io.llptw.bits.ppn := DontCare 207 208 io.pmp.req.valid := DontCare // samecycle, do not use valid 209 io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 210 io.pmp.req.bits.size := 3.U // TODO: fix it 211 io.pmp.req.bits.cmd := TlbCmd.read 212 213 mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check 214 mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 215 mem.req.bits.id := FsmReqID.U(bMemID.W) 216 mem.req.bits.hptw_bypassed := false.B 217 218 io.refill.req_info.s2xlate := req_s2xlate 219 io.refill.req_info.vpn := vpn 220 io.refill.level := level 221 io.refill.req_info.source := source 222 223 io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 224 io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 225 io.hptw.req.bits.gvpn := get_pn(gpaddr) 226 io.hptw.req.bits.source := source 227 228 when (io.req.fire && io.req.bits.stage1Hit){ 229 idle := false.B 230 req_s2xlate := io.req.bits.req_info.s2xlate 231 s_hptw_req := false.B 232 hptw_resp_stage2 := false.B 233 last_s2xlate := false.B 234 hptw_pageFault := false.B 235 hptw_accessFault := false.B 236 } 237 238 when (io.hptw.resp.fire && w_hptw_resp === false.B && stage1Hit){ 239 w_hptw_resp := true.B 240 hptw_resp_stage2 := true.B 241 hptw_resp := io.hptw.resp.bits.h_resp 242 } 243 244 when (io.resp.fire && stage1Hit){ 245 idle := true.B 246 } 247 248 when (io.req.fire && !io.req.bits.stage1Hit){ 249 val req = io.req.bits 250 if (EnableSv48) { 251 when (mode === Sv48) { 252 level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 253 af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 254 gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 3.U)) 255 ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn) 256 l3Hit := req.l3Hit.get 257 } .otherwise { 258 level := Mux(req.l2Hit, 1.U, 2.U) 259 af_level := Mux(req.l2Hit, 1.U, 2.U) 260 gpf_level := 2.U 261 ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 262 l3Hit := false.B 263 } 264 } else { 265 level := Mux(req.l2Hit, 1.U, 2.U) 266 af_level := Mux(req.l2Hit, 1.U, 2.U) 267 gpf_level := 2.U 268 ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 269 l3Hit := false.B 270 } 271 vpn := io.req.bits.req_info.vpn 272 l2Hit := req.l2Hit 273 accessFault := false.B 274 idle := false.B 275 hptw_pageFault := false.B 276 hptw_accessFault := false.B 277 pte_valid := false.B 278 req_s2xlate := io.req.bits.req_info.s2xlate 279 when(io.req.bits.req_info.s2xlate =/= noS2xlate && io.req.bits.req_info.s2xlate =/= onlyStage1){ 280 last_s2xlate := true.B 281 s_hptw_req := false.B 282 }.otherwise { 283 last_s2xlate := false.B 284 s_pmp_check := false.B 285 } 286 } 287 288 when(io.hptw.req.fire && s_hptw_req === false.B){ 289 s_hptw_req := true.B 290 w_hptw_resp := false.B 291 } 292 293 when(io.hptw.resp.fire && w_hptw_resp === false.B && !stage1Hit) { 294 hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 295 hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 296 hptw_resp := io.hptw.resp.bits.h_resp 297 w_hptw_resp := true.B 298 when(onlyS2xlate){ 299 mem_addr_update := true.B 300 last_s2xlate := false.B 301 }.elsewhen(!(io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) { 302 s_pmp_check := false.B 303 } 304 } 305 306 when(io.hptw.req.fire && s_last_hptw_req === false.B) { 307 w_last_hptw_resp := false.B 308 s_last_hptw_req := true.B 309 } 310 311 when(io.hptw.resp.fire && w_last_hptw_resp === false.B){ 312 hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 313 hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 314 hptw_resp := io.hptw.resp.bits.h_resp 315 w_last_hptw_resp := true.B 316 mem_addr_update := true.B 317 last_s2xlate := false.B 318 } 319 320 when(sent_to_pmp && mem_addr_update === false.B){ 321 s_mem_req := false.B 322 s_pmp_check := true.B 323 } 324 325 when(accessFault && idle === false.B){ 326 s_pmp_check := true.B 327 s_mem_req := true.B 328 w_mem_resp := true.B 329 s_llptw_req := true.B 330 s_hptw_req := true.B 331 w_hptw_resp := true.B 332 s_last_hptw_req := true.B 333 w_last_hptw_resp := true.B 334 mem_addr_update := true.B 335 last_s2xlate := false.B 336 } 337 338 when(guestFault && idle === false.B){ 339 s_pmp_check := true.B 340 s_mem_req := true.B 341 w_mem_resp := true.B 342 s_llptw_req := true.B 343 s_hptw_req := true.B 344 w_hptw_resp := true.B 345 s_last_hptw_req := true.B 346 w_last_hptw_resp := true.B 347 mem_addr_update := true.B 348 last_s2xlate := false.B 349 } 350 351 when (mem.req.fire){ 352 s_mem_req := true.B 353 w_mem_resp := false.B 354 } 355 356 when(mem.resp.fire && w_mem_resp === false.B){ 357 w_mem_resp := true.B 358 af_level := af_level - 1.U 359 s_llptw_req := false.B 360 mem_addr_update := true.B 361 gpf_level := Mux(!pte_valid && !(l3Hit || l2Hit), gpf_level, gpf_level - 1.U) 362 pte_valid := true.B 363 } 364 365 when(mem_addr_update){ 366 when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) { 367 level := levelNext 368 when(s2xlate){ 369 s_hptw_req := false.B 370 }.otherwise{ 371 s_mem_req := false.B 372 } 373 s_llptw_req := true.B 374 mem_addr_update := false.B 375 }.elsewhen(io.llptw.valid){ 376 when(io.llptw.fire) { 377 idle := true.B 378 s_llptw_req := true.B 379 mem_addr_update := false.B 380 last_s2xlate := false.B 381 } 382 finish := true.B 383 }.elsewhen(s2xlate && last_s2xlate === true.B) { 384 when(accessFault || pageFault || ppn_af){ 385 last_s2xlate := false.B 386 }.otherwise{ 387 s_last_hptw_req := false.B 388 mem_addr_update := false.B 389 } 390 }.elsewhen(io.resp.valid){ 391 when(io.resp.fire) { 392 idle := true.B 393 s_llptw_req := true.B 394 mem_addr_update := false.B 395 accessFault := false.B 396 } 397 finish := true.B 398 } 399 } 400 401 402 when (flush) { 403 idle := true.B 404 s_pmp_check := true.B 405 s_mem_req := true.B 406 s_llptw_req := true.B 407 w_mem_resp := true.B 408 accessFault := false.B 409 mem_addr_update := false.B 410 s_hptw_req := true.B 411 w_hptw_resp := true.B 412 s_last_hptw_req := true.B 413 w_last_hptw_resp := true.B 414 } 415 416 417 XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n") 418 419 // perf 420 XSPerfAccumulate("fsm_count", io.req.fire) 421 for (i <- 0 until PtwWidth) { 422 XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U) 423 } 424 XSPerfAccumulate("fsm_busy", !idle) 425 XSPerfAccumulate("fsm_idle", idle) 426 XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 427 XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af) 428 XSPerfAccumulate("mem_count", mem.req.fire) 429 XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true)) 430 XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 431 432 TimeOutAssert(!idle, timeOutThreshold, "page table walker time out") 433 434 val perfEvents = Seq( 435 ("fsm_count ", io.req.fire ), 436 ("fsm_busy ", !idle ), 437 ("fsm_idle ", idle ), 438 ("resp_blocked ", io.resp.valid && !io.resp.ready ), 439 ("mem_count ", mem.req.fire ), 440 ("mem_cycle ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)), 441 ("mem_blocked ", mem.req.valid && !mem.req.ready ), 442 ) 443 generatePerfEvent() 444} 445 446/*========================= LLPTW ==============================*/ 447 448/** LLPTW : Last Level Page Table Walker 449 * the page walker that only takes 4KB(last level) page walk. 450 **/ 451 452class LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst { 453 val req_info = Output(new L2TlbInnerBundle()) 454 val ppn = Output(UInt(ptePPNLen.W)) 455} 456 457class LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 458 val in = Flipped(DecoupledIO(new LLPTWInBundle())) 459 val out = DecoupledIO(new Bundle { 460 val req_info = Output(new L2TlbInnerBundle()) 461 val id = Output(UInt(bMemID.W)) 462 val h_resp = Output(new HptwResp) 463 val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af 464 val af = Output(Bool()) 465 }) 466 val mem = new Bundle { 467 val req = DecoupledIO(new L2TlbMemReqBundle()) 468 val resp = Flipped(Valid(new Bundle { 469 val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 470 val value = Output(UInt(blockBits.W)) 471 })) 472 val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W)) 473 val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool())) 474 val refill = Output(new L2TlbInnerBundle()) 475 val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool())) 476 val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool())) 477 } 478 val cache = DecoupledIO(new L2TlbInnerBundle()) 479 val pmp = new Bundle { 480 val req = Valid(new PMPReqBundle()) 481 val resp = Flipped(new PMPRespBundle()) 482 } 483 val hptw = new Bundle { 484 val req = DecoupledIO(new Bundle{ 485 val source = UInt(bSourceWidth.W) 486 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 487 val gvpn = UInt(ptePPNLen.W) 488 }) 489 val resp = Flipped(Valid(new Bundle { 490 val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 491 val h_resp = Output(new HptwResp) 492 })) 493 } 494} 495 496class LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst { 497 val req_info = new L2TlbInnerBundle() 498 val ppn = UInt(ptePPNLen.W) 499 val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W) 500 val af = Bool() 501 val hptw_resp = new HptwResp() 502 val first_s2xlate_fault = Output(Bool()) 503} 504 505 506class LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 507 val io = IO(new LLPTWIO()) 508 val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate 509 val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 510 511 val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 512 val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry())))) 513 val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10) 514 val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle))) 515 516 val is_emptys = state.map(_ === state_idle) 517 val is_mems = state.map(_ === state_mem_req) 518 val is_waiting = state.map(_ === state_mem_waiting) 519 val is_having = state.map(_ === state_mem_out) 520 val is_cache = state.map(_ === state_cache) 521 val is_hptw_req = state.map(_ === state_hptw_req) 522 val is_last_hptw_req = state.map(_ === state_last_hptw_req) 523 val is_hptw_resp = state.map(_ === state_hptw_resp) 524 val is_last_hptw_resp = state.map(_ === state_last_hptw_resp) 525 526 val full = !ParallelOR(is_emptys).asBool 527 val enq_ptr = ParallelPriorityEncoder(is_emptys) 528 529 val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry 530 val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 531 for (i <- 0 until l2tlbParams.llptwsize) { 532 mem_arb.io.in(i).bits := entries(i) 533 mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i) 534 } 535 536 // process hptw requests in serial 537 val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 538 for (i <- 0 until l2tlbParams.llptwsize) { 539 hyper_arb1.io.in(i).bits := entries(i) 540 hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 541 } 542 val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 543 for(i <- 0 until l2tlbParams.llptwsize) { 544 hyper_arb2.io.in(i).bits := entries(i) 545 hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 546 } 547 548 val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W))) 549 550 // duplicate req 551 // to_wait: wait for the last to access mem, set to mem_resp 552 // to_cache: the last is back just right now, set to mem_cache 553 val dup_vec = state.indices.map(i => 554 dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate 555 ) 556 val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry 557 val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already 558 val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now 559 val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))} 560 val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id))) 561 val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle 562 val to_wait = Cat(dup_vec_wait).orR || dup_req_fire 563 val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1)) 564 val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR 565 val to_hptw_req = io.in.bits.req_info.s2xlate === allStage 566 val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage 567 val last_hptw_req_id = io.mem.resp.bits.id 568 val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0)) 569 val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0)) 570 val index = Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 571 val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN() 572 XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed") 573 574 XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem") 575 val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B))) 576 val enq_state_normal = MuxCase(state_addr_check, Seq( 577 to_mem_out -> state_mem_out, // same to the blew, but the mem resp now 578 to_last_hptw_req -> state_last_hptw_req, 579 to_wait -> state_mem_waiting, 580 to_cache -> state_cache, 581 to_hptw_req -> state_hptw_req 582 )) 583 val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal) 584 when (io.in.fire) { 585 // if prefetch req does not need mem access, just give it up. 586 // so there will be at most 1 + FilterSize entries that needs re-access page cache 587 // so 2 + FilterSize is enough to avoid dead-lock 588 state(enq_ptr) := enq_state 589 entries(enq_ptr).req_info := io.in.bits.req_info 590 entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn) 591 entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr) 592 entries(enq_ptr).af := false.B 593 entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp)) 594 entries(enq_ptr).first_s2xlate_fault := false.B 595 mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req 596 } 597 598 val enq_ptr_reg = RegNext(enq_ptr) 599 val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush) 600 601 val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool 602 val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id) 603 val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check 604 605 val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle())) 606 val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0)) 607 val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp 608 val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 609 val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire) 610 io.pmp.req.valid := need_addr_check || hptw_need_addr_check 611 io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr) 612 io.pmp.req.bits.cmd := TlbCmd.read 613 io.pmp.req.bits.size := 3.U // TODO: fix it 614 val pmp_resp_valid = io.pmp.req.valid // same cycle 615 when (pmp_resp_valid) { 616 // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before 617 // when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare 618 val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg); 619 val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio 620 entries(ptr).af := accessFault 621 state(ptr) := Mux(accessFault, state_mem_out, state_mem_req) 622 } 623 624 when (mem_arb.io.out.fire) { 625 for (i <- state.indices) { 626 when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp 627 && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate 628 && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) { 629 // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait" 630 state(i) := state_mem_waiting 631 entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp 632 entries(i).wait_id := mem_arb.io.chosen 633 } 634 } 635 } 636 when (io.mem.resp.fire) { 637 state.indices.map{i => 638 when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) { 639 val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0)) 640 val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0)) 641 val index = Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 642 state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf()) 643 , state_last_hptw_req, state_mem_out) 644 mem_resp_hit(i) := true.B 645 entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation 646 // when onlystage1, gpf has higher priority 647 entries(i).af := Mux(entries(i).req_info.s2xlate === allStage, false.B, Mux(entries(i).req_info.s2xlate === onlyStage1, ptes(index).isAf() && !ptes(index).isStage1Gpf(), ptes(index).isAf())) 648 entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage || entries(i).req_info.s2xlate === onlyStage1, ptes(index).isStage1Gpf(), false.B) 649 } 650 } 651 } 652 653 when (hyper_arb1.io.out.fire) { 654 for (i <- state.indices) { 655 when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) { 656 state(i) := state_hptw_resp 657 entries(i).wait_id := hyper_arb1.io.chosen 658 } 659 } 660 } 661 662 when (hyper_arb2.io.out.fire) { 663 for (i <- state.indices) { 664 when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) { 665 state(i) := state_last_hptw_resp 666 entries(i).wait_id := hyper_arb2.io.chosen 667 } 668 } 669 } 670 671 when (io.hptw.resp.fire) { 672 for (i <- state.indices) { 673 when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 674 when (io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) { 675 state(i) := state_mem_out 676 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 677 entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf 678 }.otherwise{ // change the entry that is waiting hptw resp 679 val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn)) 680 val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id)) 681 state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check) 682 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 683 entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id) 684 //To do: change the entry that is having the same hptw req 685 } 686 } 687 when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 688 state(i) := state_mem_out 689 entries(i).hptw_resp := io.hptw.resp.bits.h_resp 690 //To do: change the entry that is having the same hptw req 691 } 692 } 693 } 694 when (io.out.fire) { 695 assert(state(mem_ptr) === state_mem_out) 696 state(mem_ptr) := state_idle 697 } 698 mem_resp_hit.map(a => when (a) { a := false.B } ) 699 700 when (io.cache.fire) { 701 state(cache_ptr) := state_idle 702 } 703 XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry") 704 705 when (flush) { 706 state.map(_ := state_idle) 707 } 708 709 io.in.ready := !full 710 711 io.out.valid := ParallelOR(is_having).asBool 712 io.out.bits.req_info := entries(mem_ptr).req_info 713 io.out.bits.id := mem_ptr 714 io.out.bits.af := entries(mem_ptr).af 715 io.out.bits.h_resp := entries(mem_ptr).hptw_resp 716 io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault 717 718 val hptw_req_arb = Module(new Arbiter(new Bundle{ 719 val source = UInt(bSourceWidth.W) 720 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 721 val ppn = UInt(ptePPNLen.W) 722 } , 2)) 723 // first stage 2 translation 724 hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid 725 hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source 726 hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn 727 hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen 728 hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready 729 // last stage 2 translation 730 hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid 731 hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source 732 hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn 733 hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen 734 hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready 735 hptw_req_arb.io.out.ready := io.hptw.req.ready 736 io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush 737 io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn 738 io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id 739 io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source 740 741 io.mem.req.valid := mem_arb.io.out.valid && !flush 742 val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 743 val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 744 io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr) 745 io.mem.req.bits.id := mem_arb.io.chosen 746 io.mem.req.bits.hptw_bypassed := false.B 747 mem_arb.io.out.ready := io.mem.req.ready 748 val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0)) 749 io.mem.refill := entries(mem_refill_id).req_info 750 io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate 751 io.mem.buffer_it := mem_resp_hit 752 io.mem.enq_ptr := enq_ptr 753 754 io.cache.valid := Cat(is_cache).orR 755 io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info)) 756 757 XSPerfAccumulate("llptw_in_count", io.in.fire) 758 XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready) 759 for (i <- 0 until 7) { 760 XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U) 761 } 762 for (i <- 0 until (l2tlbParams.llptwsize + 1)) { 763 XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U) 764 XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U) 765 XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U) 766 } 767 XSPerfAccumulate("mem_count", io.mem.req.fire) 768 XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U) 769 XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready) 770 771 for (i <- 0 until l2tlbParams.llptwsize) { 772 TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}") 773 } 774 775 val perfEvents = Seq( 776 ("tlbllptw_incount ", io.in.fire ), 777 ("tlbllptw_inblock ", io.in.valid && !io.in.ready), 778 ("tlbllptw_memcount ", io.mem.req.fire ), 779 ("tlbllptw_memcycle ", PopCount(is_waiting) ), 780 ) 781 generatePerfEvent() 782} 783 784/*========================= HPTW ==============================*/ 785 786/** HPTW : Hypervisor Page Table Walker 787 * the page walker take the virtual machine's page walk. 788 * guest physical address translation, guest physical address -> host physical address 789 **/ 790class HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 791 val req = Flipped(DecoupledIO(new Bundle { 792 val source = UInt(bSourceWidth.W) 793 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 794 val gvpn = UInt(gvpnLen.W) 795 val ppn = UInt(ppnLen.W) 796 val l3Hit = if (EnableSv48) Some(new Bool()) else None 797 val l2Hit = Bool() 798 val l1Hit = Bool() 799 val bypassed = Bool() // if bypass, don't refill 800 })) 801 val resp = DecoupledIO(new Bundle { 802 val source = UInt(bSourceWidth.W) 803 val resp = Output(new HptwResp()) 804 val id = Output(UInt(bMemID.W)) 805 }) 806 807 val mem = new Bundle { 808 val req = DecoupledIO(new L2TlbMemReqBundle()) 809 val resp = Flipped(ValidIO(UInt(XLEN.W))) 810 val mask = Input(Bool()) 811 } 812 val refill = Output(new Bundle { 813 val req_info = new L2TlbInnerBundle() 814 val level = UInt(log2Up(Level + 1).W) 815 }) 816 val pmp = new Bundle { 817 val req = ValidIO(new PMPReqBundle()) 818 val resp = Flipped(new PMPRespBundle()) 819 } 820} 821 822class HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 823 val io = IO(new HPTWIO) 824 val hgatp = io.csr.hgatp 825 val sfence = io.sfence 826 val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed 827 val mode = hgatp.mode 828 829 val level = RegInit(3.U(log2Up(Level + 1).W)) 830 val gpaddr = Reg(UInt(GPAddrBits.W)) 831 val req_ppn = Reg(UInt(ppnLen.W)) 832 val vpn = gpaddr(GPAddrBits-1, offLen) 833 val levelNext = level - 1.U 834 val l3Hit = Reg(Bool()) 835 val l2Hit = Reg(Bool()) 836 val l1Hit = Reg(Bool()) 837 val bypassed = Reg(Bool()) 838// val pte = io.mem.resp.bits.MergeRespToPte() 839 val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType) 840 val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn) 841 val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn) 842 val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn) 843 val ppn = Wire(UInt(PAddrBits.W)) 844 val p_pte = MakeAddr(ppn, getVpnn(vpn, level)) 845 val pg_base = Wire(UInt(PAddrBits.W)) 846 val mem_addr = Wire(UInt(PAddrBits.W)) 847 if (EnableSv48) { 848 when (mode === Sv48) { 849 ppn := Mux(level === 2.U, ppn_l3, Mux(level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3 850 pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3 851 mem_addr := Mux(level === 3.U, pg_base, p_pte) 852 } .otherwise { 853 ppn := Mux(level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 854 pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 855 mem_addr := Mux(level === 2.U, pg_base, p_pte) 856 } 857 } else { 858 ppn := Mux(level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 859 pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 860 mem_addr := Mux(level === 2.U, pg_base, p_pte) 861 } 862 863 //s/w register 864 val s_pmp_check = RegInit(true.B) 865 val s_mem_req = RegInit(true.B) 866 val w_mem_resp = RegInit(true.B) 867 val idle = RegInit(true.B) 868 val mem_addr_update = RegInit(false.B) 869 val finish = WireInit(false.B) 870 871 val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish 872 val pageFault = pte.isPf(level) || (!pte.isLeaf() && level === 0.U) 873 val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 874 875 val ppn_af = pte.isAf() 876 val find_pte = pte.isLeaf() || ppn_af || pageFault 877 878 val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault)) 879 val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W)) 880 val source = RegEnable(io.req.bits.source, io.req.fire) 881 882 io.req.ready := idle 883 val resp = Wire(new HptwResp()) 884 resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, level, pte, vpn, hgatp.vmid) 885 io.resp.valid := resp_valid 886 io.resp.bits.id := id 887 io.resp.bits.resp := resp 888 io.resp.bits.source := source 889 890 io.pmp.req.valid := DontCare 891 io.pmp.req.bits.addr := mem_addr 892 io.pmp.req.bits.size := 3.U 893 io.pmp.req.bits.cmd := TlbCmd.read 894 895 io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check 896 io.mem.req.bits.addr := mem_addr 897 io.mem.req.bits.id := HptwReqId.U(bMemID.W) 898 io.mem.req.bits.hptw_bypassed := bypassed 899 900 io.refill.req_info.vpn := vpn 901 io.refill.level := level 902 io.refill.req_info.source := source 903 io.refill.req_info.s2xlate := onlyStage2 904 when (idle){ 905 when(io.req.fire){ 906 bypassed := io.req.bits.bypassed 907 idle := false.B 908 gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 909 accessFault := false.B 910 s_pmp_check := false.B 911 id := io.req.bits.id 912 req_ppn := io.req.bits.ppn 913 if (EnableSv48) { 914 when (mode === Sv48) { 915 level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 916 l3Hit := io.req.bits.l3Hit.get 917 } .otherwise { 918 level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 919 l3Hit := false.B 920 } 921 } else { 922 level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 923 l3Hit := false.B 924 } 925 l2Hit := io.req.bits.l2Hit 926 l1Hit := io.req.bits.l1Hit 927 } 928 } 929 930 when(sent_to_pmp && !mem_addr_update){ 931 s_mem_req := false.B 932 s_pmp_check := true.B 933 } 934 935 when(accessFault && !idle){ 936 s_pmp_check := true.B 937 s_mem_req := true.B 938 w_mem_resp := true.B 939 mem_addr_update := true.B 940 } 941 942 when(io.mem.req.fire){ 943 s_mem_req := true.B 944 w_mem_resp := false.B 945 } 946 947 when(io.mem.resp.fire && !w_mem_resp){ 948 w_mem_resp := true.B 949 mem_addr_update := true.B 950 } 951 952 when(mem_addr_update){ 953 when(!(find_pte || accessFault)){ 954 level := levelNext 955 s_mem_req := false.B 956 mem_addr_update := false.B 957 }.elsewhen(resp_valid){ 958 when(io.resp.fire){ 959 idle := true.B 960 mem_addr_update := false.B 961 accessFault := false.B 962 } 963 finish := true.B 964 } 965 } 966 when (flush) { 967 idle := true.B 968 s_pmp_check := true.B 969 s_mem_req := true.B 970 w_mem_resp := true.B 971 accessFault := false.B 972 mem_addr_update := false.B 973 } 974} 975